lpd270.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516
  1. /*
  2. * linux/arch/arm/mach-pxa/lpd270.c
  3. *
  4. * Support for the LogicPD PXA270 Card Engine.
  5. * Derived from the mainstone code, which carries these notices:
  6. *
  7. * Author: Nicolas Pitre
  8. * Created: Nov 05, 2002
  9. * Copyright: MontaVista Software Inc.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/sysdev.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/sched.h>
  20. #include <linux/bitops.h>
  21. #include <linux/fb.h>
  22. #include <linux/ioport.h>
  23. #include <linux/mtd/mtd.h>
  24. #include <linux/mtd/partitions.h>
  25. #include <linux/pwm_backlight.h>
  26. #include <asm/types.h>
  27. #include <asm/setup.h>
  28. #include <asm/memory.h>
  29. #include <asm/mach-types.h>
  30. #include <mach/hardware.h>
  31. #include <asm/irq.h>
  32. #include <asm/sizes.h>
  33. #include <asm/mach/arch.h>
  34. #include <asm/mach/map.h>
  35. #include <asm/mach/irq.h>
  36. #include <asm/mach/flash.h>
  37. #include <mach/pxa27x.h>
  38. #include <mach/gpio.h>
  39. #include <mach/lpd270.h>
  40. #include <mach/audio.h>
  41. #include <mach/pxafb.h>
  42. #include <mach/mmc.h>
  43. #include <mach/irda.h>
  44. #include <mach/ohci.h>
  45. #include <mach/smemc.h>
  46. #include "generic.h"
  47. #include "devices.h"
  48. static unsigned long lpd270_pin_config[] __initdata = {
  49. /* Chip Selects */
  50. GPIO15_nCS_1, /* Mainboard Flash */
  51. GPIO78_nCS_2, /* CPLD + Ethernet */
  52. /* LCD - 16bpp Active TFT */
  53. GPIO58_LCD_LDD_0,
  54. GPIO59_LCD_LDD_1,
  55. GPIO60_LCD_LDD_2,
  56. GPIO61_LCD_LDD_3,
  57. GPIO62_LCD_LDD_4,
  58. GPIO63_LCD_LDD_5,
  59. GPIO64_LCD_LDD_6,
  60. GPIO65_LCD_LDD_7,
  61. GPIO66_LCD_LDD_8,
  62. GPIO67_LCD_LDD_9,
  63. GPIO68_LCD_LDD_10,
  64. GPIO69_LCD_LDD_11,
  65. GPIO70_LCD_LDD_12,
  66. GPIO71_LCD_LDD_13,
  67. GPIO72_LCD_LDD_14,
  68. GPIO73_LCD_LDD_15,
  69. GPIO74_LCD_FCLK,
  70. GPIO75_LCD_LCLK,
  71. GPIO76_LCD_PCLK,
  72. GPIO77_LCD_BIAS,
  73. GPIO16_PWM0_OUT, /* Backlight */
  74. /* USB Host */
  75. GPIO88_USBH1_PWR,
  76. GPIO89_USBH1_PEN,
  77. /* AC97 */
  78. GPIO28_AC97_BITCLK,
  79. GPIO29_AC97_SDATA_IN_0,
  80. GPIO30_AC97_SDATA_OUT,
  81. GPIO31_AC97_SYNC,
  82. GPIO45_AC97_SYSCLK,
  83. GPIO1_GPIO | WAKEUP_ON_EDGE_BOTH,
  84. };
  85. static unsigned int lpd270_irq_enabled;
  86. static void lpd270_mask_irq(struct irq_data *d)
  87. {
  88. int lpd270_irq = d->irq - LPD270_IRQ(0);
  89. __raw_writew(~(1 << lpd270_irq), LPD270_INT_STATUS);
  90. lpd270_irq_enabled &= ~(1 << lpd270_irq);
  91. __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
  92. }
  93. static void lpd270_unmask_irq(struct irq_data *d)
  94. {
  95. int lpd270_irq = d->irq - LPD270_IRQ(0);
  96. lpd270_irq_enabled |= 1 << lpd270_irq;
  97. __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
  98. }
  99. static struct irq_chip lpd270_irq_chip = {
  100. .name = "CPLD",
  101. .irq_ack = lpd270_mask_irq,
  102. .irq_mask = lpd270_mask_irq,
  103. .irq_unmask = lpd270_unmask_irq,
  104. };
  105. static void lpd270_irq_handler(unsigned int irq, struct irq_desc *desc)
  106. {
  107. unsigned long pending;
  108. pending = __raw_readw(LPD270_INT_STATUS) & lpd270_irq_enabled;
  109. do {
  110. /* clear useless edge notification */
  111. desc->irq_data.chip->irq_ack(&desc->irq_data);
  112. if (likely(pending)) {
  113. irq = LPD270_IRQ(0) + __ffs(pending);
  114. generic_handle_irq(irq);
  115. pending = __raw_readw(LPD270_INT_STATUS) &
  116. lpd270_irq_enabled;
  117. }
  118. } while (pending);
  119. }
  120. static void __init lpd270_init_irq(void)
  121. {
  122. int irq;
  123. pxa27x_init_irq();
  124. __raw_writew(0, LPD270_INT_MASK);
  125. __raw_writew(0, LPD270_INT_STATUS);
  126. /* setup extra LogicPD PXA270 irqs */
  127. for (irq = LPD270_IRQ(2); irq <= LPD270_IRQ(4); irq++) {
  128. irq_set_chip_and_handler(irq, &lpd270_irq_chip,
  129. handle_level_irq);
  130. set_irq_flags(irq, IRQF_VALID | IRQF_PROBE);
  131. }
  132. irq_set_chained_handler(IRQ_GPIO(0), lpd270_irq_handler);
  133. irq_set_irq_type(IRQ_GPIO(0), IRQ_TYPE_EDGE_FALLING);
  134. }
  135. #ifdef CONFIG_PM
  136. static int lpd270_irq_resume(struct sys_device *dev)
  137. {
  138. __raw_writew(lpd270_irq_enabled, LPD270_INT_MASK);
  139. return 0;
  140. }
  141. static struct sysdev_class lpd270_irq_sysclass = {
  142. .name = "cpld_irq",
  143. .resume = lpd270_irq_resume,
  144. };
  145. static struct sys_device lpd270_irq_device = {
  146. .cls = &lpd270_irq_sysclass,
  147. };
  148. static int __init lpd270_irq_device_init(void)
  149. {
  150. int ret = -ENODEV;
  151. if (machine_is_logicpd_pxa270()) {
  152. ret = sysdev_class_register(&lpd270_irq_sysclass);
  153. if (ret == 0)
  154. ret = sysdev_register(&lpd270_irq_device);
  155. }
  156. return ret;
  157. }
  158. device_initcall(lpd270_irq_device_init);
  159. #endif
  160. static struct resource smc91x_resources[] = {
  161. [0] = {
  162. .start = LPD270_ETH_PHYS,
  163. .end = (LPD270_ETH_PHYS + 0xfffff),
  164. .flags = IORESOURCE_MEM,
  165. },
  166. [1] = {
  167. .start = LPD270_ETHERNET_IRQ,
  168. .end = LPD270_ETHERNET_IRQ,
  169. .flags = IORESOURCE_IRQ,
  170. },
  171. };
  172. static struct platform_device smc91x_device = {
  173. .name = "smc91x",
  174. .id = 0,
  175. .num_resources = ARRAY_SIZE(smc91x_resources),
  176. .resource = smc91x_resources,
  177. };
  178. static struct resource lpd270_flash_resources[] = {
  179. [0] = {
  180. .start = PXA_CS0_PHYS,
  181. .end = PXA_CS0_PHYS + SZ_64M - 1,
  182. .flags = IORESOURCE_MEM,
  183. },
  184. [1] = {
  185. .start = PXA_CS1_PHYS,
  186. .end = PXA_CS1_PHYS + SZ_64M - 1,
  187. .flags = IORESOURCE_MEM,
  188. },
  189. };
  190. static struct mtd_partition lpd270_flash0_partitions[] = {
  191. {
  192. .name = "Bootloader",
  193. .size = 0x00040000,
  194. .offset = 0,
  195. .mask_flags = MTD_WRITEABLE /* force read-only */
  196. }, {
  197. .name = "Kernel",
  198. .size = 0x00400000,
  199. .offset = 0x00040000,
  200. }, {
  201. .name = "Filesystem",
  202. .size = MTDPART_SIZ_FULL,
  203. .offset = 0x00440000
  204. },
  205. };
  206. static struct flash_platform_data lpd270_flash_data[2] = {
  207. {
  208. .name = "processor-flash",
  209. .map_name = "cfi_probe",
  210. .parts = lpd270_flash0_partitions,
  211. .nr_parts = ARRAY_SIZE(lpd270_flash0_partitions),
  212. }, {
  213. .name = "mainboard-flash",
  214. .map_name = "cfi_probe",
  215. .parts = NULL,
  216. .nr_parts = 0,
  217. }
  218. };
  219. static struct platform_device lpd270_flash_device[2] = {
  220. {
  221. .name = "pxa2xx-flash",
  222. .id = 0,
  223. .dev = {
  224. .platform_data = &lpd270_flash_data[0],
  225. },
  226. .resource = &lpd270_flash_resources[0],
  227. .num_resources = 1,
  228. }, {
  229. .name = "pxa2xx-flash",
  230. .id = 1,
  231. .dev = {
  232. .platform_data = &lpd270_flash_data[1],
  233. },
  234. .resource = &lpd270_flash_resources[1],
  235. .num_resources = 1,
  236. },
  237. };
  238. static struct platform_pwm_backlight_data lpd270_backlight_data = {
  239. .pwm_id = 0,
  240. .max_brightness = 1,
  241. .dft_brightness = 1,
  242. .pwm_period_ns = 78770,
  243. };
  244. static struct platform_device lpd270_backlight_device = {
  245. .name = "pwm-backlight",
  246. .dev = {
  247. .parent = &pxa27x_device_pwm0.dev,
  248. .platform_data = &lpd270_backlight_data,
  249. },
  250. };
  251. /* 5.7" TFT QVGA (LoLo display number 1) */
  252. static struct pxafb_mode_info sharp_lq057q3dc02_mode = {
  253. .pixclock = 150000,
  254. .xres = 320,
  255. .yres = 240,
  256. .bpp = 16,
  257. .hsync_len = 0x14,
  258. .left_margin = 0x28,
  259. .right_margin = 0x0a,
  260. .vsync_len = 0x02,
  261. .upper_margin = 0x08,
  262. .lower_margin = 0x14,
  263. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  264. };
  265. static struct pxafb_mach_info sharp_lq057q3dc02 = {
  266. .modes = &sharp_lq057q3dc02_mode,
  267. .num_modes = 1,
  268. .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
  269. LCD_ALTERNATE_MAPPING,
  270. };
  271. /* 12.1" TFT SVGA (LoLo display number 2) */
  272. static struct pxafb_mode_info sharp_lq121s1dg31_mode = {
  273. .pixclock = 50000,
  274. .xres = 800,
  275. .yres = 600,
  276. .bpp = 16,
  277. .hsync_len = 0x05,
  278. .left_margin = 0x52,
  279. .right_margin = 0x05,
  280. .vsync_len = 0x04,
  281. .upper_margin = 0x14,
  282. .lower_margin = 0x0a,
  283. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  284. };
  285. static struct pxafb_mach_info sharp_lq121s1dg31 = {
  286. .modes = &sharp_lq121s1dg31_mode,
  287. .num_modes = 1,
  288. .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
  289. LCD_ALTERNATE_MAPPING,
  290. };
  291. /* 3.6" TFT QVGA (LoLo display number 3) */
  292. static struct pxafb_mode_info sharp_lq036q1da01_mode = {
  293. .pixclock = 150000,
  294. .xres = 320,
  295. .yres = 240,
  296. .bpp = 16,
  297. .hsync_len = 0x0e,
  298. .left_margin = 0x04,
  299. .right_margin = 0x0a,
  300. .vsync_len = 0x03,
  301. .upper_margin = 0x03,
  302. .lower_margin = 0x03,
  303. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  304. };
  305. static struct pxafb_mach_info sharp_lq036q1da01 = {
  306. .modes = &sharp_lq036q1da01_mode,
  307. .num_modes = 1,
  308. .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
  309. LCD_ALTERNATE_MAPPING,
  310. };
  311. /* 6.4" TFT VGA (LoLo display number 5) */
  312. static struct pxafb_mode_info sharp_lq64d343_mode = {
  313. .pixclock = 25000,
  314. .xres = 640,
  315. .yres = 480,
  316. .bpp = 16,
  317. .hsync_len = 0x31,
  318. .left_margin = 0x89,
  319. .right_margin = 0x19,
  320. .vsync_len = 0x12,
  321. .upper_margin = 0x22,
  322. .lower_margin = 0x00,
  323. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  324. };
  325. static struct pxafb_mach_info sharp_lq64d343 = {
  326. .modes = &sharp_lq64d343_mode,
  327. .num_modes = 1,
  328. .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
  329. LCD_ALTERNATE_MAPPING,
  330. };
  331. /* 10.4" TFT VGA (LoLo display number 7) */
  332. static struct pxafb_mode_info sharp_lq10d368_mode = {
  333. .pixclock = 25000,
  334. .xres = 640,
  335. .yres = 480,
  336. .bpp = 16,
  337. .hsync_len = 0x31,
  338. .left_margin = 0x89,
  339. .right_margin = 0x19,
  340. .vsync_len = 0x12,
  341. .upper_margin = 0x22,
  342. .lower_margin = 0x00,
  343. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  344. };
  345. static struct pxafb_mach_info sharp_lq10d368 = {
  346. .modes = &sharp_lq10d368_mode,
  347. .num_modes = 1,
  348. .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
  349. LCD_ALTERNATE_MAPPING,
  350. };
  351. /* 3.5" TFT QVGA (LoLo display number 8) */
  352. static struct pxafb_mode_info sharp_lq035q7db02_20_mode = {
  353. .pixclock = 150000,
  354. .xres = 240,
  355. .yres = 320,
  356. .bpp = 16,
  357. .hsync_len = 0x0e,
  358. .left_margin = 0x0a,
  359. .right_margin = 0x0a,
  360. .vsync_len = 0x03,
  361. .upper_margin = 0x05,
  362. .lower_margin = 0x14,
  363. .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
  364. };
  365. static struct pxafb_mach_info sharp_lq035q7db02_20 = {
  366. .modes = &sharp_lq035q7db02_20_mode,
  367. .num_modes = 1,
  368. .lcd_conn = LCD_COLOR_TFT_16BPP | LCD_PCLK_EDGE_FALL |
  369. LCD_ALTERNATE_MAPPING,
  370. };
  371. static struct pxafb_mach_info *lpd270_lcd_to_use;
  372. static int __init lpd270_set_lcd(char *str)
  373. {
  374. if (!strnicmp(str, "lq057q3dc02", 11)) {
  375. lpd270_lcd_to_use = &sharp_lq057q3dc02;
  376. } else if (!strnicmp(str, "lq121s1dg31", 11)) {
  377. lpd270_lcd_to_use = &sharp_lq121s1dg31;
  378. } else if (!strnicmp(str, "lq036q1da01", 11)) {
  379. lpd270_lcd_to_use = &sharp_lq036q1da01;
  380. } else if (!strnicmp(str, "lq64d343", 8)) {
  381. lpd270_lcd_to_use = &sharp_lq64d343;
  382. } else if (!strnicmp(str, "lq10d368", 8)) {
  383. lpd270_lcd_to_use = &sharp_lq10d368;
  384. } else if (!strnicmp(str, "lq035q7db02-20", 14)) {
  385. lpd270_lcd_to_use = &sharp_lq035q7db02_20;
  386. } else {
  387. printk(KERN_INFO "lpd270: unknown lcd panel [%s]\n", str);
  388. }
  389. return 1;
  390. }
  391. __setup("lcd=", lpd270_set_lcd);
  392. static struct platform_device *platform_devices[] __initdata = {
  393. &smc91x_device,
  394. &lpd270_backlight_device,
  395. &lpd270_flash_device[0],
  396. &lpd270_flash_device[1],
  397. };
  398. static struct pxaohci_platform_data lpd270_ohci_platform_data = {
  399. .port_mode = PMM_PERPORT_MODE,
  400. .flags = ENABLE_PORT_ALL | POWER_CONTROL_LOW | POWER_SENSE_LOW,
  401. };
  402. static void __init lpd270_init(void)
  403. {
  404. pxa2xx_mfp_config(ARRAY_AND_SIZE(lpd270_pin_config));
  405. pxa_set_ffuart_info(NULL);
  406. pxa_set_btuart_info(NULL);
  407. pxa_set_stuart_info(NULL);
  408. lpd270_flash_data[0].width = (__raw_readl(BOOT_DEF) & 1) ? 2 : 4;
  409. lpd270_flash_data[1].width = 4;
  410. /*
  411. * System bus arbiter setting:
  412. * - Core_Park
  413. * - LCD_wt:DMA_wt:CORE_Wt = 2:3:4
  414. */
  415. ARB_CNTRL = ARB_CORE_PARK | 0x234;
  416. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  417. pxa_set_ac97_info(NULL);
  418. if (lpd270_lcd_to_use != NULL)
  419. set_pxa_fb_info(lpd270_lcd_to_use);
  420. pxa_set_ohci_info(&lpd270_ohci_platform_data);
  421. }
  422. static struct map_desc lpd270_io_desc[] __initdata = {
  423. {
  424. .virtual = LPD270_CPLD_VIRT,
  425. .pfn = __phys_to_pfn(LPD270_CPLD_PHYS),
  426. .length = LPD270_CPLD_SIZE,
  427. .type = MT_DEVICE,
  428. },
  429. };
  430. static void __init lpd270_map_io(void)
  431. {
  432. pxa27x_map_io();
  433. iotable_init(lpd270_io_desc, ARRAY_SIZE(lpd270_io_desc));
  434. /* for use I SRAM as framebuffer. */
  435. PSLR |= 0x00000F04;
  436. PCFR = 0x00000066;
  437. }
  438. MACHINE_START(LOGICPD_PXA270, "LogicPD PXA270 Card Engine")
  439. /* Maintainer: Peter Barada */
  440. .boot_params = 0xa0000100,
  441. .map_io = lpd270_map_io,
  442. .nr_irqs = LPD270_NR_IRQS,
  443. .init_irq = lpd270_init_irq,
  444. .timer = &pxa_timer,
  445. .init_machine = lpd270_init,
  446. MACHINE_END