powerdomain2xxx_3xxx.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241
  1. /*
  2. * OMAP2 and OMAP3 powerdomain control
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2009 Nokia Corporation
  6. *
  7. * Derived from mach-omap2/powerdomain.c written by Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/io.h>
  15. #include <linux/errno.h>
  16. #include <linux/delay.h>
  17. #include <plat/prcm.h>
  18. #include "powerdomain.h"
  19. #include "prm.h"
  20. #include "prm-regbits-24xx.h"
  21. #include "prm-regbits-34xx.h"
  22. /* Common functions across OMAP2 and OMAP3 */
  23. static int omap2_pwrdm_set_next_pwrst(struct powerdomain *pwrdm, u8 pwrst)
  24. {
  25. omap2_prm_rmw_mod_reg_bits(OMAP_POWERSTATE_MASK,
  26. (pwrst << OMAP_POWERSTATE_SHIFT),
  27. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  28. return 0;
  29. }
  30. static int omap2_pwrdm_read_next_pwrst(struct powerdomain *pwrdm)
  31. {
  32. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  33. OMAP2_PM_PWSTCTRL,
  34. OMAP_POWERSTATE_MASK);
  35. }
  36. static int omap2_pwrdm_read_pwrst(struct powerdomain *pwrdm)
  37. {
  38. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  39. OMAP2_PM_PWSTST,
  40. OMAP_POWERSTATEST_MASK);
  41. }
  42. static int omap2_pwrdm_set_mem_onst(struct powerdomain *pwrdm, u8 bank,
  43. u8 pwrst)
  44. {
  45. u32 m;
  46. m = omap2_pwrdm_get_mem_bank_onstate_mask(bank);
  47. omap2_prm_rmw_mod_reg_bits(m, (pwrst << __ffs(m)), pwrdm->prcm_offs,
  48. OMAP2_PM_PWSTCTRL);
  49. return 0;
  50. }
  51. static int omap2_pwrdm_set_mem_retst(struct powerdomain *pwrdm, u8 bank,
  52. u8 pwrst)
  53. {
  54. u32 m;
  55. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  56. omap2_prm_rmw_mod_reg_bits(m, (pwrst << __ffs(m)), pwrdm->prcm_offs,
  57. OMAP2_PM_PWSTCTRL);
  58. return 0;
  59. }
  60. static int omap2_pwrdm_read_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  61. {
  62. u32 m;
  63. m = omap2_pwrdm_get_mem_bank_stst_mask(bank);
  64. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs, OMAP2_PM_PWSTST,
  65. m);
  66. }
  67. static int omap2_pwrdm_read_mem_retst(struct powerdomain *pwrdm, u8 bank)
  68. {
  69. u32 m;
  70. m = omap2_pwrdm_get_mem_bank_retst_mask(bank);
  71. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  72. OMAP2_PM_PWSTCTRL, m);
  73. }
  74. static int omap2_pwrdm_set_logic_retst(struct powerdomain *pwrdm, u8 pwrst)
  75. {
  76. u32 v;
  77. v = pwrst << __ffs(OMAP3430_LOGICL1CACHERETSTATE_MASK);
  78. omap2_prm_rmw_mod_reg_bits(OMAP3430_LOGICL1CACHERETSTATE_MASK, v,
  79. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  80. return 0;
  81. }
  82. static int omap2_pwrdm_wait_transition(struct powerdomain *pwrdm)
  83. {
  84. u32 c = 0;
  85. /*
  86. * REVISIT: pwrdm_wait_transition() may be better implemented
  87. * via a callback and a periodic timer check -- how long do we expect
  88. * powerdomain transitions to take?
  89. */
  90. /* XXX Is this udelay() value meaningful? */
  91. while ((omap2_prm_read_mod_reg(pwrdm->prcm_offs, OMAP2_PM_PWSTST) &
  92. OMAP_INTRANSITION_MASK) &&
  93. (c++ < PWRDM_TRANSITION_BAILOUT))
  94. udelay(1);
  95. if (c > PWRDM_TRANSITION_BAILOUT) {
  96. printk(KERN_ERR "powerdomain: waited too long for "
  97. "powerdomain %s to complete transition\n", pwrdm->name);
  98. return -EAGAIN;
  99. }
  100. pr_debug("powerdomain: completed transition in %d loops\n", c);
  101. return 0;
  102. }
  103. /* Applicable only for OMAP3. Not supported on OMAP2 */
  104. static int omap3_pwrdm_read_prev_pwrst(struct powerdomain *pwrdm)
  105. {
  106. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  107. OMAP3430_PM_PREPWSTST,
  108. OMAP3430_LASTPOWERSTATEENTERED_MASK);
  109. }
  110. static int omap3_pwrdm_read_logic_pwrst(struct powerdomain *pwrdm)
  111. {
  112. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  113. OMAP2_PM_PWSTST,
  114. OMAP3430_LOGICSTATEST_MASK);
  115. }
  116. static int omap3_pwrdm_read_logic_retst(struct powerdomain *pwrdm)
  117. {
  118. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  119. OMAP2_PM_PWSTCTRL,
  120. OMAP3430_LOGICSTATEST_MASK);
  121. }
  122. static int omap3_pwrdm_read_prev_logic_pwrst(struct powerdomain *pwrdm)
  123. {
  124. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  125. OMAP3430_PM_PREPWSTST,
  126. OMAP3430_LASTLOGICSTATEENTERED_MASK);
  127. }
  128. static int omap3_get_mem_bank_lastmemst_mask(u8 bank)
  129. {
  130. switch (bank) {
  131. case 0:
  132. return OMAP3430_LASTMEM1STATEENTERED_MASK;
  133. case 1:
  134. return OMAP3430_LASTMEM2STATEENTERED_MASK;
  135. case 2:
  136. return OMAP3430_LASTSHAREDL2CACHEFLATSTATEENTERED_MASK;
  137. case 3:
  138. return OMAP3430_LASTL2FLATMEMSTATEENTERED_MASK;
  139. default:
  140. WARN_ON(1); /* should never happen */
  141. return -EEXIST;
  142. }
  143. return 0;
  144. }
  145. static int omap3_pwrdm_read_prev_mem_pwrst(struct powerdomain *pwrdm, u8 bank)
  146. {
  147. u32 m;
  148. m = omap3_get_mem_bank_lastmemst_mask(bank);
  149. return omap2_prm_read_mod_bits_shift(pwrdm->prcm_offs,
  150. OMAP3430_PM_PREPWSTST, m);
  151. }
  152. static int omap3_pwrdm_clear_all_prev_pwrst(struct powerdomain *pwrdm)
  153. {
  154. omap2_prm_write_mod_reg(0, pwrdm->prcm_offs, OMAP3430_PM_PREPWSTST);
  155. return 0;
  156. }
  157. static int omap3_pwrdm_enable_hdwr_sar(struct powerdomain *pwrdm)
  158. {
  159. return omap2_prm_rmw_mod_reg_bits(0,
  160. 1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  161. pwrdm->prcm_offs, OMAP2_PM_PWSTCTRL);
  162. }
  163. static int omap3_pwrdm_disable_hdwr_sar(struct powerdomain *pwrdm)
  164. {
  165. return omap2_prm_rmw_mod_reg_bits(1 << OMAP3430ES2_SAVEANDRESTORE_SHIFT,
  166. 0, pwrdm->prcm_offs,
  167. OMAP2_PM_PWSTCTRL);
  168. }
  169. struct pwrdm_ops omap2_pwrdm_operations = {
  170. .pwrdm_set_next_pwrst = omap2_pwrdm_set_next_pwrst,
  171. .pwrdm_read_next_pwrst = omap2_pwrdm_read_next_pwrst,
  172. .pwrdm_read_pwrst = omap2_pwrdm_read_pwrst,
  173. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  174. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  175. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  176. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  177. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  178. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  179. };
  180. struct pwrdm_ops omap3_pwrdm_operations = {
  181. .pwrdm_set_next_pwrst = omap2_pwrdm_set_next_pwrst,
  182. .pwrdm_read_next_pwrst = omap2_pwrdm_read_next_pwrst,
  183. .pwrdm_read_pwrst = omap2_pwrdm_read_pwrst,
  184. .pwrdm_read_prev_pwrst = omap3_pwrdm_read_prev_pwrst,
  185. .pwrdm_set_logic_retst = omap2_pwrdm_set_logic_retst,
  186. .pwrdm_read_logic_pwrst = omap3_pwrdm_read_logic_pwrst,
  187. .pwrdm_read_logic_retst = omap3_pwrdm_read_logic_retst,
  188. .pwrdm_read_prev_logic_pwrst = omap3_pwrdm_read_prev_logic_pwrst,
  189. .pwrdm_set_mem_onst = omap2_pwrdm_set_mem_onst,
  190. .pwrdm_set_mem_retst = omap2_pwrdm_set_mem_retst,
  191. .pwrdm_read_mem_pwrst = omap2_pwrdm_read_mem_pwrst,
  192. .pwrdm_read_mem_retst = omap2_pwrdm_read_mem_retst,
  193. .pwrdm_read_prev_mem_pwrst = omap3_pwrdm_read_prev_mem_pwrst,
  194. .pwrdm_clear_all_prev_pwrst = omap3_pwrdm_clear_all_prev_pwrst,
  195. .pwrdm_enable_hdwr_sar = omap3_pwrdm_enable_hdwr_sar,
  196. .pwrdm_disable_hdwr_sar = omap3_pwrdm_disable_hdwr_sar,
  197. .pwrdm_wait_transition = omap2_pwrdm_wait_transition,
  198. };