omap_hwmod_2420_data.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197
  1. /*
  2. * omap_hwmod_2420_data.c - hardware modules present on the OMAP2420 chips
  3. *
  4. * Copyright (C) 2009-2010 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * XXX handle crossbar/shared link difference for L3?
  12. * XXX these should be marked initdata for multi-OMAP kernels
  13. */
  14. #include <plat/omap_hwmod.h>
  15. #include <mach/irqs.h>
  16. #include <plat/cpu.h>
  17. #include <plat/dma.h>
  18. #include <plat/serial.h>
  19. #include <plat/i2c.h>
  20. #include <plat/gpio.h>
  21. #include <plat/mcspi.h>
  22. #include <plat/dmtimer.h>
  23. #include <plat/l3_2xxx.h>
  24. #include <plat/l4_2xxx.h>
  25. #include "omap_hwmod_common_data.h"
  26. #include "cm-regbits-24xx.h"
  27. #include "prm-regbits-24xx.h"
  28. #include "wd_timer.h"
  29. /*
  30. * OMAP2420 hardware module integration data
  31. *
  32. * ALl of the data in this section should be autogeneratable from the
  33. * TI hardware database or other technical documentation. Data that
  34. * is driver-specific or driver-kernel integration-specific belongs
  35. * elsewhere.
  36. */
  37. static struct omap_hwmod omap2420_mpu_hwmod;
  38. static struct omap_hwmod omap2420_iva_hwmod;
  39. static struct omap_hwmod omap2420_l3_main_hwmod;
  40. static struct omap_hwmod omap2420_l4_core_hwmod;
  41. static struct omap_hwmod omap2420_dss_core_hwmod;
  42. static struct omap_hwmod omap2420_dss_dispc_hwmod;
  43. static struct omap_hwmod omap2420_dss_rfbi_hwmod;
  44. static struct omap_hwmod omap2420_dss_venc_hwmod;
  45. static struct omap_hwmod omap2420_wd_timer2_hwmod;
  46. static struct omap_hwmod omap2420_gpio1_hwmod;
  47. static struct omap_hwmod omap2420_gpio2_hwmod;
  48. static struct omap_hwmod omap2420_gpio3_hwmod;
  49. static struct omap_hwmod omap2420_gpio4_hwmod;
  50. static struct omap_hwmod omap2420_dma_system_hwmod;
  51. static struct omap_hwmod omap2420_mcspi1_hwmod;
  52. static struct omap_hwmod omap2420_mcspi2_hwmod;
  53. /* L3 -> L4_CORE interface */
  54. static struct omap_hwmod_ocp_if omap2420_l3_main__l4_core = {
  55. .master = &omap2420_l3_main_hwmod,
  56. .slave = &omap2420_l4_core_hwmod,
  57. .user = OCP_USER_MPU | OCP_USER_SDMA,
  58. };
  59. /* MPU -> L3 interface */
  60. static struct omap_hwmod_ocp_if omap2420_mpu__l3_main = {
  61. .master = &omap2420_mpu_hwmod,
  62. .slave = &omap2420_l3_main_hwmod,
  63. .user = OCP_USER_MPU,
  64. };
  65. /* Slave interfaces on the L3 interconnect */
  66. static struct omap_hwmod_ocp_if *omap2420_l3_main_slaves[] = {
  67. &omap2420_mpu__l3_main,
  68. };
  69. /* DSS -> l3 */
  70. static struct omap_hwmod_ocp_if omap2420_dss__l3 = {
  71. .master = &omap2420_dss_core_hwmod,
  72. .slave = &omap2420_l3_main_hwmod,
  73. .fw = {
  74. .omap2 = {
  75. .l3_perm_bit = OMAP2_L3_CORE_FW_CONNID_DSS,
  76. .flags = OMAP_FIREWALL_L3,
  77. }
  78. },
  79. .user = OCP_USER_MPU | OCP_USER_SDMA,
  80. };
  81. /* Master interfaces on the L3 interconnect */
  82. static struct omap_hwmod_ocp_if *omap2420_l3_main_masters[] = {
  83. &omap2420_l3_main__l4_core,
  84. };
  85. /* L3 */
  86. static struct omap_hwmod omap2420_l3_main_hwmod = {
  87. .name = "l3_main",
  88. .class = &l3_hwmod_class,
  89. .masters = omap2420_l3_main_masters,
  90. .masters_cnt = ARRAY_SIZE(omap2420_l3_main_masters),
  91. .slaves = omap2420_l3_main_slaves,
  92. .slaves_cnt = ARRAY_SIZE(omap2420_l3_main_slaves),
  93. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  94. .flags = HWMOD_NO_IDLEST,
  95. };
  96. static struct omap_hwmod omap2420_l4_wkup_hwmod;
  97. static struct omap_hwmod omap2420_uart1_hwmod;
  98. static struct omap_hwmod omap2420_uart2_hwmod;
  99. static struct omap_hwmod omap2420_uart3_hwmod;
  100. static struct omap_hwmod omap2420_i2c1_hwmod;
  101. static struct omap_hwmod omap2420_i2c2_hwmod;
  102. static struct omap_hwmod omap2420_mcbsp1_hwmod;
  103. static struct omap_hwmod omap2420_mcbsp2_hwmod;
  104. /* l4 core -> mcspi1 interface */
  105. static struct omap_hwmod_addr_space omap2420_mcspi1_addr_space[] = {
  106. {
  107. .pa_start = 0x48098000,
  108. .pa_end = 0x480980ff,
  109. .flags = ADDR_TYPE_RT,
  110. },
  111. };
  112. static struct omap_hwmod_ocp_if omap2420_l4_core__mcspi1 = {
  113. .master = &omap2420_l4_core_hwmod,
  114. .slave = &omap2420_mcspi1_hwmod,
  115. .clk = "mcspi1_ick",
  116. .addr = omap2420_mcspi1_addr_space,
  117. .addr_cnt = ARRAY_SIZE(omap2420_mcspi1_addr_space),
  118. .user = OCP_USER_MPU | OCP_USER_SDMA,
  119. };
  120. /* l4 core -> mcspi2 interface */
  121. static struct omap_hwmod_addr_space omap2420_mcspi2_addr_space[] = {
  122. {
  123. .pa_start = 0x4809a000,
  124. .pa_end = 0x4809a0ff,
  125. .flags = ADDR_TYPE_RT,
  126. },
  127. };
  128. static struct omap_hwmod_ocp_if omap2420_l4_core__mcspi2 = {
  129. .master = &omap2420_l4_core_hwmod,
  130. .slave = &omap2420_mcspi2_hwmod,
  131. .clk = "mcspi2_ick",
  132. .addr = omap2420_mcspi2_addr_space,
  133. .addr_cnt = ARRAY_SIZE(omap2420_mcspi2_addr_space),
  134. .user = OCP_USER_MPU | OCP_USER_SDMA,
  135. };
  136. /* L4_CORE -> L4_WKUP interface */
  137. static struct omap_hwmod_ocp_if omap2420_l4_core__l4_wkup = {
  138. .master = &omap2420_l4_core_hwmod,
  139. .slave = &omap2420_l4_wkup_hwmod,
  140. .user = OCP_USER_MPU | OCP_USER_SDMA,
  141. };
  142. /* L4 CORE -> UART1 interface */
  143. static struct omap_hwmod_addr_space omap2420_uart1_addr_space[] = {
  144. {
  145. .pa_start = OMAP2_UART1_BASE,
  146. .pa_end = OMAP2_UART1_BASE + SZ_8K - 1,
  147. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  148. },
  149. };
  150. static struct omap_hwmod_ocp_if omap2_l4_core__uart1 = {
  151. .master = &omap2420_l4_core_hwmod,
  152. .slave = &omap2420_uart1_hwmod,
  153. .clk = "uart1_ick",
  154. .addr = omap2420_uart1_addr_space,
  155. .addr_cnt = ARRAY_SIZE(omap2420_uart1_addr_space),
  156. .user = OCP_USER_MPU | OCP_USER_SDMA,
  157. };
  158. /* L4 CORE -> UART2 interface */
  159. static struct omap_hwmod_addr_space omap2420_uart2_addr_space[] = {
  160. {
  161. .pa_start = OMAP2_UART2_BASE,
  162. .pa_end = OMAP2_UART2_BASE + SZ_1K - 1,
  163. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  164. },
  165. };
  166. static struct omap_hwmod_ocp_if omap2_l4_core__uart2 = {
  167. .master = &omap2420_l4_core_hwmod,
  168. .slave = &omap2420_uart2_hwmod,
  169. .clk = "uart2_ick",
  170. .addr = omap2420_uart2_addr_space,
  171. .addr_cnt = ARRAY_SIZE(omap2420_uart2_addr_space),
  172. .user = OCP_USER_MPU | OCP_USER_SDMA,
  173. };
  174. /* L4 PER -> UART3 interface */
  175. static struct omap_hwmod_addr_space omap2420_uart3_addr_space[] = {
  176. {
  177. .pa_start = OMAP2_UART3_BASE,
  178. .pa_end = OMAP2_UART3_BASE + SZ_1K - 1,
  179. .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
  180. },
  181. };
  182. static struct omap_hwmod_ocp_if omap2_l4_core__uart3 = {
  183. .master = &omap2420_l4_core_hwmod,
  184. .slave = &omap2420_uart3_hwmod,
  185. .clk = "uart3_ick",
  186. .addr = omap2420_uart3_addr_space,
  187. .addr_cnt = ARRAY_SIZE(omap2420_uart3_addr_space),
  188. .user = OCP_USER_MPU | OCP_USER_SDMA,
  189. };
  190. /* I2C IP block address space length (in bytes) */
  191. #define OMAP2_I2C_AS_LEN 128
  192. /* L4 CORE -> I2C1 interface */
  193. static struct omap_hwmod_addr_space omap2420_i2c1_addr_space[] = {
  194. {
  195. .pa_start = 0x48070000,
  196. .pa_end = 0x48070000 + OMAP2_I2C_AS_LEN - 1,
  197. .flags = ADDR_TYPE_RT,
  198. },
  199. };
  200. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c1 = {
  201. .master = &omap2420_l4_core_hwmod,
  202. .slave = &omap2420_i2c1_hwmod,
  203. .clk = "i2c1_ick",
  204. .addr = omap2420_i2c1_addr_space,
  205. .addr_cnt = ARRAY_SIZE(omap2420_i2c1_addr_space),
  206. .user = OCP_USER_MPU | OCP_USER_SDMA,
  207. };
  208. /* L4 CORE -> I2C2 interface */
  209. static struct omap_hwmod_addr_space omap2420_i2c2_addr_space[] = {
  210. {
  211. .pa_start = 0x48072000,
  212. .pa_end = 0x48072000 + OMAP2_I2C_AS_LEN - 1,
  213. .flags = ADDR_TYPE_RT,
  214. },
  215. };
  216. static struct omap_hwmod_ocp_if omap2420_l4_core__i2c2 = {
  217. .master = &omap2420_l4_core_hwmod,
  218. .slave = &omap2420_i2c2_hwmod,
  219. .clk = "i2c2_ick",
  220. .addr = omap2420_i2c2_addr_space,
  221. .addr_cnt = ARRAY_SIZE(omap2420_i2c2_addr_space),
  222. .user = OCP_USER_MPU | OCP_USER_SDMA,
  223. };
  224. /* Slave interfaces on the L4_CORE interconnect */
  225. static struct omap_hwmod_ocp_if *omap2420_l4_core_slaves[] = {
  226. &omap2420_l3_main__l4_core,
  227. };
  228. /* Master interfaces on the L4_CORE interconnect */
  229. static struct omap_hwmod_ocp_if *omap2420_l4_core_masters[] = {
  230. &omap2420_l4_core__l4_wkup,
  231. &omap2_l4_core__uart1,
  232. &omap2_l4_core__uart2,
  233. &omap2_l4_core__uart3,
  234. &omap2420_l4_core__i2c1,
  235. &omap2420_l4_core__i2c2
  236. };
  237. /* L4 CORE */
  238. static struct omap_hwmod omap2420_l4_core_hwmod = {
  239. .name = "l4_core",
  240. .class = &l4_hwmod_class,
  241. .masters = omap2420_l4_core_masters,
  242. .masters_cnt = ARRAY_SIZE(omap2420_l4_core_masters),
  243. .slaves = omap2420_l4_core_slaves,
  244. .slaves_cnt = ARRAY_SIZE(omap2420_l4_core_slaves),
  245. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  246. .flags = HWMOD_NO_IDLEST,
  247. };
  248. /* Slave interfaces on the L4_WKUP interconnect */
  249. static struct omap_hwmod_ocp_if *omap2420_l4_wkup_slaves[] = {
  250. &omap2420_l4_core__l4_wkup,
  251. };
  252. /* Master interfaces on the L4_WKUP interconnect */
  253. static struct omap_hwmod_ocp_if *omap2420_l4_wkup_masters[] = {
  254. };
  255. /* L4 WKUP */
  256. static struct omap_hwmod omap2420_l4_wkup_hwmod = {
  257. .name = "l4_wkup",
  258. .class = &l4_hwmod_class,
  259. .masters = omap2420_l4_wkup_masters,
  260. .masters_cnt = ARRAY_SIZE(omap2420_l4_wkup_masters),
  261. .slaves = omap2420_l4_wkup_slaves,
  262. .slaves_cnt = ARRAY_SIZE(omap2420_l4_wkup_slaves),
  263. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  264. .flags = HWMOD_NO_IDLEST,
  265. };
  266. /* Master interfaces on the MPU device */
  267. static struct omap_hwmod_ocp_if *omap2420_mpu_masters[] = {
  268. &omap2420_mpu__l3_main,
  269. };
  270. /* MPU */
  271. static struct omap_hwmod omap2420_mpu_hwmod = {
  272. .name = "mpu",
  273. .class = &mpu_hwmod_class,
  274. .main_clk = "mpu_ck",
  275. .masters = omap2420_mpu_masters,
  276. .masters_cnt = ARRAY_SIZE(omap2420_mpu_masters),
  277. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  278. };
  279. /*
  280. * IVA1 interface data
  281. */
  282. /* IVA <- L3 interface */
  283. static struct omap_hwmod_ocp_if omap2420_l3__iva = {
  284. .master = &omap2420_l3_main_hwmod,
  285. .slave = &omap2420_iva_hwmod,
  286. .clk = "iva1_ifck",
  287. .user = OCP_USER_MPU | OCP_USER_SDMA,
  288. };
  289. static struct omap_hwmod_ocp_if *omap2420_iva_masters[] = {
  290. &omap2420_l3__iva,
  291. };
  292. /*
  293. * IVA2 (IVA2)
  294. */
  295. static struct omap_hwmod omap2420_iva_hwmod = {
  296. .name = "iva",
  297. .class = &iva_hwmod_class,
  298. .masters = omap2420_iva_masters,
  299. .masters_cnt = ARRAY_SIZE(omap2420_iva_masters),
  300. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  301. };
  302. /* Timer Common */
  303. static struct omap_hwmod_class_sysconfig omap2420_timer_sysc = {
  304. .rev_offs = 0x0000,
  305. .sysc_offs = 0x0010,
  306. .syss_offs = 0x0014,
  307. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
  308. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  309. SYSC_HAS_AUTOIDLE),
  310. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  311. .sysc_fields = &omap_hwmod_sysc_type1,
  312. };
  313. static struct omap_hwmod_class omap2420_timer_hwmod_class = {
  314. .name = "timer",
  315. .sysc = &omap2420_timer_sysc,
  316. .rev = OMAP_TIMER_IP_VERSION_1,
  317. };
  318. /* timer1 */
  319. static struct omap_hwmod omap2420_timer1_hwmod;
  320. static struct omap_hwmod_irq_info omap2420_timer1_mpu_irqs[] = {
  321. { .irq = 37, },
  322. };
  323. static struct omap_hwmod_addr_space omap2420_timer1_addrs[] = {
  324. {
  325. .pa_start = 0x48028000,
  326. .pa_end = 0x48028000 + SZ_1K - 1,
  327. .flags = ADDR_TYPE_RT
  328. },
  329. };
  330. /* l4_wkup -> timer1 */
  331. static struct omap_hwmod_ocp_if omap2420_l4_wkup__timer1 = {
  332. .master = &omap2420_l4_wkup_hwmod,
  333. .slave = &omap2420_timer1_hwmod,
  334. .clk = "gpt1_ick",
  335. .addr = omap2420_timer1_addrs,
  336. .addr_cnt = ARRAY_SIZE(omap2420_timer1_addrs),
  337. .user = OCP_USER_MPU | OCP_USER_SDMA,
  338. };
  339. /* timer1 slave port */
  340. static struct omap_hwmod_ocp_if *omap2420_timer1_slaves[] = {
  341. &omap2420_l4_wkup__timer1,
  342. };
  343. /* timer1 hwmod */
  344. static struct omap_hwmod omap2420_timer1_hwmod = {
  345. .name = "timer1",
  346. .mpu_irqs = omap2420_timer1_mpu_irqs,
  347. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer1_mpu_irqs),
  348. .main_clk = "gpt1_fck",
  349. .prcm = {
  350. .omap2 = {
  351. .prcm_reg_id = 1,
  352. .module_bit = OMAP24XX_EN_GPT1_SHIFT,
  353. .module_offs = WKUP_MOD,
  354. .idlest_reg_id = 1,
  355. .idlest_idle_bit = OMAP24XX_ST_GPT1_SHIFT,
  356. },
  357. },
  358. .slaves = omap2420_timer1_slaves,
  359. .slaves_cnt = ARRAY_SIZE(omap2420_timer1_slaves),
  360. .class = &omap2420_timer_hwmod_class,
  361. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  362. };
  363. /* timer2 */
  364. static struct omap_hwmod omap2420_timer2_hwmod;
  365. static struct omap_hwmod_irq_info omap2420_timer2_mpu_irqs[] = {
  366. { .irq = 38, },
  367. };
  368. static struct omap_hwmod_addr_space omap2420_timer2_addrs[] = {
  369. {
  370. .pa_start = 0x4802a000,
  371. .pa_end = 0x4802a000 + SZ_1K - 1,
  372. .flags = ADDR_TYPE_RT
  373. },
  374. };
  375. /* l4_core -> timer2 */
  376. static struct omap_hwmod_ocp_if omap2420_l4_core__timer2 = {
  377. .master = &omap2420_l4_core_hwmod,
  378. .slave = &omap2420_timer2_hwmod,
  379. .clk = "gpt2_ick",
  380. .addr = omap2420_timer2_addrs,
  381. .addr_cnt = ARRAY_SIZE(omap2420_timer2_addrs),
  382. .user = OCP_USER_MPU | OCP_USER_SDMA,
  383. };
  384. /* timer2 slave port */
  385. static struct omap_hwmod_ocp_if *omap2420_timer2_slaves[] = {
  386. &omap2420_l4_core__timer2,
  387. };
  388. /* timer2 hwmod */
  389. static struct omap_hwmod omap2420_timer2_hwmod = {
  390. .name = "timer2",
  391. .mpu_irqs = omap2420_timer2_mpu_irqs,
  392. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer2_mpu_irqs),
  393. .main_clk = "gpt2_fck",
  394. .prcm = {
  395. .omap2 = {
  396. .prcm_reg_id = 1,
  397. .module_bit = OMAP24XX_EN_GPT2_SHIFT,
  398. .module_offs = CORE_MOD,
  399. .idlest_reg_id = 1,
  400. .idlest_idle_bit = OMAP24XX_ST_GPT2_SHIFT,
  401. },
  402. },
  403. .slaves = omap2420_timer2_slaves,
  404. .slaves_cnt = ARRAY_SIZE(omap2420_timer2_slaves),
  405. .class = &omap2420_timer_hwmod_class,
  406. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  407. };
  408. /* timer3 */
  409. static struct omap_hwmod omap2420_timer3_hwmod;
  410. static struct omap_hwmod_irq_info omap2420_timer3_mpu_irqs[] = {
  411. { .irq = 39, },
  412. };
  413. static struct omap_hwmod_addr_space omap2420_timer3_addrs[] = {
  414. {
  415. .pa_start = 0x48078000,
  416. .pa_end = 0x48078000 + SZ_1K - 1,
  417. .flags = ADDR_TYPE_RT
  418. },
  419. };
  420. /* l4_core -> timer3 */
  421. static struct omap_hwmod_ocp_if omap2420_l4_core__timer3 = {
  422. .master = &omap2420_l4_core_hwmod,
  423. .slave = &omap2420_timer3_hwmod,
  424. .clk = "gpt3_ick",
  425. .addr = omap2420_timer3_addrs,
  426. .addr_cnt = ARRAY_SIZE(omap2420_timer3_addrs),
  427. .user = OCP_USER_MPU | OCP_USER_SDMA,
  428. };
  429. /* timer3 slave port */
  430. static struct omap_hwmod_ocp_if *omap2420_timer3_slaves[] = {
  431. &omap2420_l4_core__timer3,
  432. };
  433. /* timer3 hwmod */
  434. static struct omap_hwmod omap2420_timer3_hwmod = {
  435. .name = "timer3",
  436. .mpu_irqs = omap2420_timer3_mpu_irqs,
  437. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer3_mpu_irqs),
  438. .main_clk = "gpt3_fck",
  439. .prcm = {
  440. .omap2 = {
  441. .prcm_reg_id = 1,
  442. .module_bit = OMAP24XX_EN_GPT3_SHIFT,
  443. .module_offs = CORE_MOD,
  444. .idlest_reg_id = 1,
  445. .idlest_idle_bit = OMAP24XX_ST_GPT3_SHIFT,
  446. },
  447. },
  448. .slaves = omap2420_timer3_slaves,
  449. .slaves_cnt = ARRAY_SIZE(omap2420_timer3_slaves),
  450. .class = &omap2420_timer_hwmod_class,
  451. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  452. };
  453. /* timer4 */
  454. static struct omap_hwmod omap2420_timer4_hwmod;
  455. static struct omap_hwmod_irq_info omap2420_timer4_mpu_irqs[] = {
  456. { .irq = 40, },
  457. };
  458. static struct omap_hwmod_addr_space omap2420_timer4_addrs[] = {
  459. {
  460. .pa_start = 0x4807a000,
  461. .pa_end = 0x4807a000 + SZ_1K - 1,
  462. .flags = ADDR_TYPE_RT
  463. },
  464. };
  465. /* l4_core -> timer4 */
  466. static struct omap_hwmod_ocp_if omap2420_l4_core__timer4 = {
  467. .master = &omap2420_l4_core_hwmod,
  468. .slave = &omap2420_timer4_hwmod,
  469. .clk = "gpt4_ick",
  470. .addr = omap2420_timer4_addrs,
  471. .addr_cnt = ARRAY_SIZE(omap2420_timer4_addrs),
  472. .user = OCP_USER_MPU | OCP_USER_SDMA,
  473. };
  474. /* timer4 slave port */
  475. static struct omap_hwmod_ocp_if *omap2420_timer4_slaves[] = {
  476. &omap2420_l4_core__timer4,
  477. };
  478. /* timer4 hwmod */
  479. static struct omap_hwmod omap2420_timer4_hwmod = {
  480. .name = "timer4",
  481. .mpu_irqs = omap2420_timer4_mpu_irqs,
  482. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer4_mpu_irqs),
  483. .main_clk = "gpt4_fck",
  484. .prcm = {
  485. .omap2 = {
  486. .prcm_reg_id = 1,
  487. .module_bit = OMAP24XX_EN_GPT4_SHIFT,
  488. .module_offs = CORE_MOD,
  489. .idlest_reg_id = 1,
  490. .idlest_idle_bit = OMAP24XX_ST_GPT4_SHIFT,
  491. },
  492. },
  493. .slaves = omap2420_timer4_slaves,
  494. .slaves_cnt = ARRAY_SIZE(omap2420_timer4_slaves),
  495. .class = &omap2420_timer_hwmod_class,
  496. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  497. };
  498. /* timer5 */
  499. static struct omap_hwmod omap2420_timer5_hwmod;
  500. static struct omap_hwmod_irq_info omap2420_timer5_mpu_irqs[] = {
  501. { .irq = 41, },
  502. };
  503. static struct omap_hwmod_addr_space omap2420_timer5_addrs[] = {
  504. {
  505. .pa_start = 0x4807c000,
  506. .pa_end = 0x4807c000 + SZ_1K - 1,
  507. .flags = ADDR_TYPE_RT
  508. },
  509. };
  510. /* l4_core -> timer5 */
  511. static struct omap_hwmod_ocp_if omap2420_l4_core__timer5 = {
  512. .master = &omap2420_l4_core_hwmod,
  513. .slave = &omap2420_timer5_hwmod,
  514. .clk = "gpt5_ick",
  515. .addr = omap2420_timer5_addrs,
  516. .addr_cnt = ARRAY_SIZE(omap2420_timer5_addrs),
  517. .user = OCP_USER_MPU | OCP_USER_SDMA,
  518. };
  519. /* timer5 slave port */
  520. static struct omap_hwmod_ocp_if *omap2420_timer5_slaves[] = {
  521. &omap2420_l4_core__timer5,
  522. };
  523. /* timer5 hwmod */
  524. static struct omap_hwmod omap2420_timer5_hwmod = {
  525. .name = "timer5",
  526. .mpu_irqs = omap2420_timer5_mpu_irqs,
  527. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer5_mpu_irqs),
  528. .main_clk = "gpt5_fck",
  529. .prcm = {
  530. .omap2 = {
  531. .prcm_reg_id = 1,
  532. .module_bit = OMAP24XX_EN_GPT5_SHIFT,
  533. .module_offs = CORE_MOD,
  534. .idlest_reg_id = 1,
  535. .idlest_idle_bit = OMAP24XX_ST_GPT5_SHIFT,
  536. },
  537. },
  538. .slaves = omap2420_timer5_slaves,
  539. .slaves_cnt = ARRAY_SIZE(omap2420_timer5_slaves),
  540. .class = &omap2420_timer_hwmod_class,
  541. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  542. };
  543. /* timer6 */
  544. static struct omap_hwmod omap2420_timer6_hwmod;
  545. static struct omap_hwmod_irq_info omap2420_timer6_mpu_irqs[] = {
  546. { .irq = 42, },
  547. };
  548. static struct omap_hwmod_addr_space omap2420_timer6_addrs[] = {
  549. {
  550. .pa_start = 0x4807e000,
  551. .pa_end = 0x4807e000 + SZ_1K - 1,
  552. .flags = ADDR_TYPE_RT
  553. },
  554. };
  555. /* l4_core -> timer6 */
  556. static struct omap_hwmod_ocp_if omap2420_l4_core__timer6 = {
  557. .master = &omap2420_l4_core_hwmod,
  558. .slave = &omap2420_timer6_hwmod,
  559. .clk = "gpt6_ick",
  560. .addr = omap2420_timer6_addrs,
  561. .addr_cnt = ARRAY_SIZE(omap2420_timer6_addrs),
  562. .user = OCP_USER_MPU | OCP_USER_SDMA,
  563. };
  564. /* timer6 slave port */
  565. static struct omap_hwmod_ocp_if *omap2420_timer6_slaves[] = {
  566. &omap2420_l4_core__timer6,
  567. };
  568. /* timer6 hwmod */
  569. static struct omap_hwmod omap2420_timer6_hwmod = {
  570. .name = "timer6",
  571. .mpu_irqs = omap2420_timer6_mpu_irqs,
  572. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer6_mpu_irqs),
  573. .main_clk = "gpt6_fck",
  574. .prcm = {
  575. .omap2 = {
  576. .prcm_reg_id = 1,
  577. .module_bit = OMAP24XX_EN_GPT6_SHIFT,
  578. .module_offs = CORE_MOD,
  579. .idlest_reg_id = 1,
  580. .idlest_idle_bit = OMAP24XX_ST_GPT6_SHIFT,
  581. },
  582. },
  583. .slaves = omap2420_timer6_slaves,
  584. .slaves_cnt = ARRAY_SIZE(omap2420_timer6_slaves),
  585. .class = &omap2420_timer_hwmod_class,
  586. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  587. };
  588. /* timer7 */
  589. static struct omap_hwmod omap2420_timer7_hwmod;
  590. static struct omap_hwmod_irq_info omap2420_timer7_mpu_irqs[] = {
  591. { .irq = 43, },
  592. };
  593. static struct omap_hwmod_addr_space omap2420_timer7_addrs[] = {
  594. {
  595. .pa_start = 0x48080000,
  596. .pa_end = 0x48080000 + SZ_1K - 1,
  597. .flags = ADDR_TYPE_RT
  598. },
  599. };
  600. /* l4_core -> timer7 */
  601. static struct omap_hwmod_ocp_if omap2420_l4_core__timer7 = {
  602. .master = &omap2420_l4_core_hwmod,
  603. .slave = &omap2420_timer7_hwmod,
  604. .clk = "gpt7_ick",
  605. .addr = omap2420_timer7_addrs,
  606. .addr_cnt = ARRAY_SIZE(omap2420_timer7_addrs),
  607. .user = OCP_USER_MPU | OCP_USER_SDMA,
  608. };
  609. /* timer7 slave port */
  610. static struct omap_hwmod_ocp_if *omap2420_timer7_slaves[] = {
  611. &omap2420_l4_core__timer7,
  612. };
  613. /* timer7 hwmod */
  614. static struct omap_hwmod omap2420_timer7_hwmod = {
  615. .name = "timer7",
  616. .mpu_irqs = omap2420_timer7_mpu_irqs,
  617. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer7_mpu_irqs),
  618. .main_clk = "gpt7_fck",
  619. .prcm = {
  620. .omap2 = {
  621. .prcm_reg_id = 1,
  622. .module_bit = OMAP24XX_EN_GPT7_SHIFT,
  623. .module_offs = CORE_MOD,
  624. .idlest_reg_id = 1,
  625. .idlest_idle_bit = OMAP24XX_ST_GPT7_SHIFT,
  626. },
  627. },
  628. .slaves = omap2420_timer7_slaves,
  629. .slaves_cnt = ARRAY_SIZE(omap2420_timer7_slaves),
  630. .class = &omap2420_timer_hwmod_class,
  631. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  632. };
  633. /* timer8 */
  634. static struct omap_hwmod omap2420_timer8_hwmod;
  635. static struct omap_hwmod_irq_info omap2420_timer8_mpu_irqs[] = {
  636. { .irq = 44, },
  637. };
  638. static struct omap_hwmod_addr_space omap2420_timer8_addrs[] = {
  639. {
  640. .pa_start = 0x48082000,
  641. .pa_end = 0x48082000 + SZ_1K - 1,
  642. .flags = ADDR_TYPE_RT
  643. },
  644. };
  645. /* l4_core -> timer8 */
  646. static struct omap_hwmod_ocp_if omap2420_l4_core__timer8 = {
  647. .master = &omap2420_l4_core_hwmod,
  648. .slave = &omap2420_timer8_hwmod,
  649. .clk = "gpt8_ick",
  650. .addr = omap2420_timer8_addrs,
  651. .addr_cnt = ARRAY_SIZE(omap2420_timer8_addrs),
  652. .user = OCP_USER_MPU | OCP_USER_SDMA,
  653. };
  654. /* timer8 slave port */
  655. static struct omap_hwmod_ocp_if *omap2420_timer8_slaves[] = {
  656. &omap2420_l4_core__timer8,
  657. };
  658. /* timer8 hwmod */
  659. static struct omap_hwmod omap2420_timer8_hwmod = {
  660. .name = "timer8",
  661. .mpu_irqs = omap2420_timer8_mpu_irqs,
  662. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer8_mpu_irqs),
  663. .main_clk = "gpt8_fck",
  664. .prcm = {
  665. .omap2 = {
  666. .prcm_reg_id = 1,
  667. .module_bit = OMAP24XX_EN_GPT8_SHIFT,
  668. .module_offs = CORE_MOD,
  669. .idlest_reg_id = 1,
  670. .idlest_idle_bit = OMAP24XX_ST_GPT8_SHIFT,
  671. },
  672. },
  673. .slaves = omap2420_timer8_slaves,
  674. .slaves_cnt = ARRAY_SIZE(omap2420_timer8_slaves),
  675. .class = &omap2420_timer_hwmod_class,
  676. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  677. };
  678. /* timer9 */
  679. static struct omap_hwmod omap2420_timer9_hwmod;
  680. static struct omap_hwmod_irq_info omap2420_timer9_mpu_irqs[] = {
  681. { .irq = 45, },
  682. };
  683. static struct omap_hwmod_addr_space omap2420_timer9_addrs[] = {
  684. {
  685. .pa_start = 0x48084000,
  686. .pa_end = 0x48084000 + SZ_1K - 1,
  687. .flags = ADDR_TYPE_RT
  688. },
  689. };
  690. /* l4_core -> timer9 */
  691. static struct omap_hwmod_ocp_if omap2420_l4_core__timer9 = {
  692. .master = &omap2420_l4_core_hwmod,
  693. .slave = &omap2420_timer9_hwmod,
  694. .clk = "gpt9_ick",
  695. .addr = omap2420_timer9_addrs,
  696. .addr_cnt = ARRAY_SIZE(omap2420_timer9_addrs),
  697. .user = OCP_USER_MPU | OCP_USER_SDMA,
  698. };
  699. /* timer9 slave port */
  700. static struct omap_hwmod_ocp_if *omap2420_timer9_slaves[] = {
  701. &omap2420_l4_core__timer9,
  702. };
  703. /* timer9 hwmod */
  704. static struct omap_hwmod omap2420_timer9_hwmod = {
  705. .name = "timer9",
  706. .mpu_irqs = omap2420_timer9_mpu_irqs,
  707. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer9_mpu_irqs),
  708. .main_clk = "gpt9_fck",
  709. .prcm = {
  710. .omap2 = {
  711. .prcm_reg_id = 1,
  712. .module_bit = OMAP24XX_EN_GPT9_SHIFT,
  713. .module_offs = CORE_MOD,
  714. .idlest_reg_id = 1,
  715. .idlest_idle_bit = OMAP24XX_ST_GPT9_SHIFT,
  716. },
  717. },
  718. .slaves = omap2420_timer9_slaves,
  719. .slaves_cnt = ARRAY_SIZE(omap2420_timer9_slaves),
  720. .class = &omap2420_timer_hwmod_class,
  721. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  722. };
  723. /* timer10 */
  724. static struct omap_hwmod omap2420_timer10_hwmod;
  725. static struct omap_hwmod_irq_info omap2420_timer10_mpu_irqs[] = {
  726. { .irq = 46, },
  727. };
  728. static struct omap_hwmod_addr_space omap2420_timer10_addrs[] = {
  729. {
  730. .pa_start = 0x48086000,
  731. .pa_end = 0x48086000 + SZ_1K - 1,
  732. .flags = ADDR_TYPE_RT
  733. },
  734. };
  735. /* l4_core -> timer10 */
  736. static struct omap_hwmod_ocp_if omap2420_l4_core__timer10 = {
  737. .master = &omap2420_l4_core_hwmod,
  738. .slave = &omap2420_timer10_hwmod,
  739. .clk = "gpt10_ick",
  740. .addr = omap2420_timer10_addrs,
  741. .addr_cnt = ARRAY_SIZE(omap2420_timer10_addrs),
  742. .user = OCP_USER_MPU | OCP_USER_SDMA,
  743. };
  744. /* timer10 slave port */
  745. static struct omap_hwmod_ocp_if *omap2420_timer10_slaves[] = {
  746. &omap2420_l4_core__timer10,
  747. };
  748. /* timer10 hwmod */
  749. static struct omap_hwmod omap2420_timer10_hwmod = {
  750. .name = "timer10",
  751. .mpu_irqs = omap2420_timer10_mpu_irqs,
  752. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer10_mpu_irqs),
  753. .main_clk = "gpt10_fck",
  754. .prcm = {
  755. .omap2 = {
  756. .prcm_reg_id = 1,
  757. .module_bit = OMAP24XX_EN_GPT10_SHIFT,
  758. .module_offs = CORE_MOD,
  759. .idlest_reg_id = 1,
  760. .idlest_idle_bit = OMAP24XX_ST_GPT10_SHIFT,
  761. },
  762. },
  763. .slaves = omap2420_timer10_slaves,
  764. .slaves_cnt = ARRAY_SIZE(omap2420_timer10_slaves),
  765. .class = &omap2420_timer_hwmod_class,
  766. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  767. };
  768. /* timer11 */
  769. static struct omap_hwmod omap2420_timer11_hwmod;
  770. static struct omap_hwmod_irq_info omap2420_timer11_mpu_irqs[] = {
  771. { .irq = 47, },
  772. };
  773. static struct omap_hwmod_addr_space omap2420_timer11_addrs[] = {
  774. {
  775. .pa_start = 0x48088000,
  776. .pa_end = 0x48088000 + SZ_1K - 1,
  777. .flags = ADDR_TYPE_RT
  778. },
  779. };
  780. /* l4_core -> timer11 */
  781. static struct omap_hwmod_ocp_if omap2420_l4_core__timer11 = {
  782. .master = &omap2420_l4_core_hwmod,
  783. .slave = &omap2420_timer11_hwmod,
  784. .clk = "gpt11_ick",
  785. .addr = omap2420_timer11_addrs,
  786. .addr_cnt = ARRAY_SIZE(omap2420_timer11_addrs),
  787. .user = OCP_USER_MPU | OCP_USER_SDMA,
  788. };
  789. /* timer11 slave port */
  790. static struct omap_hwmod_ocp_if *omap2420_timer11_slaves[] = {
  791. &omap2420_l4_core__timer11,
  792. };
  793. /* timer11 hwmod */
  794. static struct omap_hwmod omap2420_timer11_hwmod = {
  795. .name = "timer11",
  796. .mpu_irqs = omap2420_timer11_mpu_irqs,
  797. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer11_mpu_irqs),
  798. .main_clk = "gpt11_fck",
  799. .prcm = {
  800. .omap2 = {
  801. .prcm_reg_id = 1,
  802. .module_bit = OMAP24XX_EN_GPT11_SHIFT,
  803. .module_offs = CORE_MOD,
  804. .idlest_reg_id = 1,
  805. .idlest_idle_bit = OMAP24XX_ST_GPT11_SHIFT,
  806. },
  807. },
  808. .slaves = omap2420_timer11_slaves,
  809. .slaves_cnt = ARRAY_SIZE(omap2420_timer11_slaves),
  810. .class = &omap2420_timer_hwmod_class,
  811. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  812. };
  813. /* timer12 */
  814. static struct omap_hwmod omap2420_timer12_hwmod;
  815. static struct omap_hwmod_irq_info omap2420_timer12_mpu_irqs[] = {
  816. { .irq = 48, },
  817. };
  818. static struct omap_hwmod_addr_space omap2420_timer12_addrs[] = {
  819. {
  820. .pa_start = 0x4808a000,
  821. .pa_end = 0x4808a000 + SZ_1K - 1,
  822. .flags = ADDR_TYPE_RT
  823. },
  824. };
  825. /* l4_core -> timer12 */
  826. static struct omap_hwmod_ocp_if omap2420_l4_core__timer12 = {
  827. .master = &omap2420_l4_core_hwmod,
  828. .slave = &omap2420_timer12_hwmod,
  829. .clk = "gpt12_ick",
  830. .addr = omap2420_timer12_addrs,
  831. .addr_cnt = ARRAY_SIZE(omap2420_timer12_addrs),
  832. .user = OCP_USER_MPU | OCP_USER_SDMA,
  833. };
  834. /* timer12 slave port */
  835. static struct omap_hwmod_ocp_if *omap2420_timer12_slaves[] = {
  836. &omap2420_l4_core__timer12,
  837. };
  838. /* timer12 hwmod */
  839. static struct omap_hwmod omap2420_timer12_hwmod = {
  840. .name = "timer12",
  841. .mpu_irqs = omap2420_timer12_mpu_irqs,
  842. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_timer12_mpu_irqs),
  843. .main_clk = "gpt12_fck",
  844. .prcm = {
  845. .omap2 = {
  846. .prcm_reg_id = 1,
  847. .module_bit = OMAP24XX_EN_GPT12_SHIFT,
  848. .module_offs = CORE_MOD,
  849. .idlest_reg_id = 1,
  850. .idlest_idle_bit = OMAP24XX_ST_GPT12_SHIFT,
  851. },
  852. },
  853. .slaves = omap2420_timer12_slaves,
  854. .slaves_cnt = ARRAY_SIZE(omap2420_timer12_slaves),
  855. .class = &omap2420_timer_hwmod_class,
  856. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420)
  857. };
  858. /* l4_wkup -> wd_timer2 */
  859. static struct omap_hwmod_addr_space omap2420_wd_timer2_addrs[] = {
  860. {
  861. .pa_start = 0x48022000,
  862. .pa_end = 0x4802207f,
  863. .flags = ADDR_TYPE_RT
  864. },
  865. };
  866. static struct omap_hwmod_ocp_if omap2420_l4_wkup__wd_timer2 = {
  867. .master = &omap2420_l4_wkup_hwmod,
  868. .slave = &omap2420_wd_timer2_hwmod,
  869. .clk = "mpu_wdt_ick",
  870. .addr = omap2420_wd_timer2_addrs,
  871. .addr_cnt = ARRAY_SIZE(omap2420_wd_timer2_addrs),
  872. .user = OCP_USER_MPU | OCP_USER_SDMA,
  873. };
  874. /*
  875. * 'wd_timer' class
  876. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  877. * overflow condition
  878. */
  879. static struct omap_hwmod_class_sysconfig omap2420_wd_timer_sysc = {
  880. .rev_offs = 0x0000,
  881. .sysc_offs = 0x0010,
  882. .syss_offs = 0x0014,
  883. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SOFTRESET |
  884. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  885. .sysc_fields = &omap_hwmod_sysc_type1,
  886. };
  887. static struct omap_hwmod_class omap2420_wd_timer_hwmod_class = {
  888. .name = "wd_timer",
  889. .sysc = &omap2420_wd_timer_sysc,
  890. .pre_shutdown = &omap2_wd_timer_disable
  891. };
  892. /* wd_timer2 */
  893. static struct omap_hwmod_ocp_if *omap2420_wd_timer2_slaves[] = {
  894. &omap2420_l4_wkup__wd_timer2,
  895. };
  896. static struct omap_hwmod omap2420_wd_timer2_hwmod = {
  897. .name = "wd_timer2",
  898. .class = &omap2420_wd_timer_hwmod_class,
  899. .main_clk = "mpu_wdt_fck",
  900. .prcm = {
  901. .omap2 = {
  902. .prcm_reg_id = 1,
  903. .module_bit = OMAP24XX_EN_MPU_WDT_SHIFT,
  904. .module_offs = WKUP_MOD,
  905. .idlest_reg_id = 1,
  906. .idlest_idle_bit = OMAP24XX_ST_MPU_WDT_SHIFT,
  907. },
  908. },
  909. .slaves = omap2420_wd_timer2_slaves,
  910. .slaves_cnt = ARRAY_SIZE(omap2420_wd_timer2_slaves),
  911. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  912. };
  913. /* UART */
  914. static struct omap_hwmod_class_sysconfig uart_sysc = {
  915. .rev_offs = 0x50,
  916. .sysc_offs = 0x54,
  917. .syss_offs = 0x58,
  918. .sysc_flags = (SYSC_HAS_SIDLEMODE |
  919. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  920. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  921. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  922. .sysc_fields = &omap_hwmod_sysc_type1,
  923. };
  924. static struct omap_hwmod_class uart_class = {
  925. .name = "uart",
  926. .sysc = &uart_sysc,
  927. };
  928. /* UART1 */
  929. static struct omap_hwmod_irq_info uart1_mpu_irqs[] = {
  930. { .irq = INT_24XX_UART1_IRQ, },
  931. };
  932. static struct omap_hwmod_dma_info uart1_sdma_reqs[] = {
  933. { .name = "rx", .dma_req = OMAP24XX_DMA_UART1_RX, },
  934. { .name = "tx", .dma_req = OMAP24XX_DMA_UART1_TX, },
  935. };
  936. static struct omap_hwmod_ocp_if *omap2420_uart1_slaves[] = {
  937. &omap2_l4_core__uart1,
  938. };
  939. static struct omap_hwmod omap2420_uart1_hwmod = {
  940. .name = "uart1",
  941. .mpu_irqs = uart1_mpu_irqs,
  942. .mpu_irqs_cnt = ARRAY_SIZE(uart1_mpu_irqs),
  943. .sdma_reqs = uart1_sdma_reqs,
  944. .sdma_reqs_cnt = ARRAY_SIZE(uart1_sdma_reqs),
  945. .main_clk = "uart1_fck",
  946. .prcm = {
  947. .omap2 = {
  948. .module_offs = CORE_MOD,
  949. .prcm_reg_id = 1,
  950. .module_bit = OMAP24XX_EN_UART1_SHIFT,
  951. .idlest_reg_id = 1,
  952. .idlest_idle_bit = OMAP24XX_EN_UART1_SHIFT,
  953. },
  954. },
  955. .slaves = omap2420_uart1_slaves,
  956. .slaves_cnt = ARRAY_SIZE(omap2420_uart1_slaves),
  957. .class = &uart_class,
  958. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  959. };
  960. /* UART2 */
  961. static struct omap_hwmod_irq_info uart2_mpu_irqs[] = {
  962. { .irq = INT_24XX_UART2_IRQ, },
  963. };
  964. static struct omap_hwmod_dma_info uart2_sdma_reqs[] = {
  965. { .name = "rx", .dma_req = OMAP24XX_DMA_UART2_RX, },
  966. { .name = "tx", .dma_req = OMAP24XX_DMA_UART2_TX, },
  967. };
  968. static struct omap_hwmod_ocp_if *omap2420_uart2_slaves[] = {
  969. &omap2_l4_core__uart2,
  970. };
  971. static struct omap_hwmod omap2420_uart2_hwmod = {
  972. .name = "uart2",
  973. .mpu_irqs = uart2_mpu_irqs,
  974. .mpu_irqs_cnt = ARRAY_SIZE(uart2_mpu_irqs),
  975. .sdma_reqs = uart2_sdma_reqs,
  976. .sdma_reqs_cnt = ARRAY_SIZE(uart2_sdma_reqs),
  977. .main_clk = "uart2_fck",
  978. .prcm = {
  979. .omap2 = {
  980. .module_offs = CORE_MOD,
  981. .prcm_reg_id = 1,
  982. .module_bit = OMAP24XX_EN_UART2_SHIFT,
  983. .idlest_reg_id = 1,
  984. .idlest_idle_bit = OMAP24XX_EN_UART2_SHIFT,
  985. },
  986. },
  987. .slaves = omap2420_uart2_slaves,
  988. .slaves_cnt = ARRAY_SIZE(omap2420_uart2_slaves),
  989. .class = &uart_class,
  990. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  991. };
  992. /* UART3 */
  993. static struct omap_hwmod_irq_info uart3_mpu_irqs[] = {
  994. { .irq = INT_24XX_UART3_IRQ, },
  995. };
  996. static struct omap_hwmod_dma_info uart3_sdma_reqs[] = {
  997. { .name = "rx", .dma_req = OMAP24XX_DMA_UART3_RX, },
  998. { .name = "tx", .dma_req = OMAP24XX_DMA_UART3_TX, },
  999. };
  1000. static struct omap_hwmod_ocp_if *omap2420_uart3_slaves[] = {
  1001. &omap2_l4_core__uart3,
  1002. };
  1003. static struct omap_hwmod omap2420_uart3_hwmod = {
  1004. .name = "uart3",
  1005. .mpu_irqs = uart3_mpu_irqs,
  1006. .mpu_irqs_cnt = ARRAY_SIZE(uart3_mpu_irqs),
  1007. .sdma_reqs = uart3_sdma_reqs,
  1008. .sdma_reqs_cnt = ARRAY_SIZE(uart3_sdma_reqs),
  1009. .main_clk = "uart3_fck",
  1010. .prcm = {
  1011. .omap2 = {
  1012. .module_offs = CORE_MOD,
  1013. .prcm_reg_id = 2,
  1014. .module_bit = OMAP24XX_EN_UART3_SHIFT,
  1015. .idlest_reg_id = 2,
  1016. .idlest_idle_bit = OMAP24XX_EN_UART3_SHIFT,
  1017. },
  1018. },
  1019. .slaves = omap2420_uart3_slaves,
  1020. .slaves_cnt = ARRAY_SIZE(omap2420_uart3_slaves),
  1021. .class = &uart_class,
  1022. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1023. };
  1024. /*
  1025. * 'dss' class
  1026. * display sub-system
  1027. */
  1028. static struct omap_hwmod_class_sysconfig omap2420_dss_sysc = {
  1029. .rev_offs = 0x0000,
  1030. .sysc_offs = 0x0010,
  1031. .syss_offs = 0x0014,
  1032. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1033. .sysc_fields = &omap_hwmod_sysc_type1,
  1034. };
  1035. static struct omap_hwmod_class omap2420_dss_hwmod_class = {
  1036. .name = "dss",
  1037. .sysc = &omap2420_dss_sysc,
  1038. };
  1039. static struct omap_hwmod_dma_info omap2420_dss_sdma_chs[] = {
  1040. { .name = "dispc", .dma_req = 5 },
  1041. };
  1042. /* dss */
  1043. /* dss master ports */
  1044. static struct omap_hwmod_ocp_if *omap2420_dss_masters[] = {
  1045. &omap2420_dss__l3,
  1046. };
  1047. static struct omap_hwmod_addr_space omap2420_dss_addrs[] = {
  1048. {
  1049. .pa_start = 0x48050000,
  1050. .pa_end = 0x480503FF,
  1051. .flags = ADDR_TYPE_RT
  1052. },
  1053. };
  1054. /* l4_core -> dss */
  1055. static struct omap_hwmod_ocp_if omap2420_l4_core__dss = {
  1056. .master = &omap2420_l4_core_hwmod,
  1057. .slave = &omap2420_dss_core_hwmod,
  1058. .clk = "dss_ick",
  1059. .addr = omap2420_dss_addrs,
  1060. .addr_cnt = ARRAY_SIZE(omap2420_dss_addrs),
  1061. .fw = {
  1062. .omap2 = {
  1063. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_CORE_REGION,
  1064. .flags = OMAP_FIREWALL_L4,
  1065. }
  1066. },
  1067. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1068. };
  1069. /* dss slave ports */
  1070. static struct omap_hwmod_ocp_if *omap2420_dss_slaves[] = {
  1071. &omap2420_l4_core__dss,
  1072. };
  1073. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  1074. { .role = "tv_clk", .clk = "dss_54m_fck" },
  1075. { .role = "sys_clk", .clk = "dss2_fck" },
  1076. };
  1077. static struct omap_hwmod omap2420_dss_core_hwmod = {
  1078. .name = "dss_core",
  1079. .class = &omap2420_dss_hwmod_class,
  1080. .main_clk = "dss1_fck", /* instead of dss_fck */
  1081. .sdma_reqs = omap2420_dss_sdma_chs,
  1082. .sdma_reqs_cnt = ARRAY_SIZE(omap2420_dss_sdma_chs),
  1083. .prcm = {
  1084. .omap2 = {
  1085. .prcm_reg_id = 1,
  1086. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1087. .module_offs = CORE_MOD,
  1088. .idlest_reg_id = 1,
  1089. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  1090. },
  1091. },
  1092. .opt_clks = dss_opt_clks,
  1093. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  1094. .slaves = omap2420_dss_slaves,
  1095. .slaves_cnt = ARRAY_SIZE(omap2420_dss_slaves),
  1096. .masters = omap2420_dss_masters,
  1097. .masters_cnt = ARRAY_SIZE(omap2420_dss_masters),
  1098. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1099. .flags = HWMOD_NO_IDLEST,
  1100. };
  1101. /*
  1102. * 'dispc' class
  1103. * display controller
  1104. */
  1105. static struct omap_hwmod_class_sysconfig omap2420_dispc_sysc = {
  1106. .rev_offs = 0x0000,
  1107. .sysc_offs = 0x0010,
  1108. .syss_offs = 0x0014,
  1109. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
  1110. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1111. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1112. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1113. .sysc_fields = &omap_hwmod_sysc_type1,
  1114. };
  1115. static struct omap_hwmod_class omap2420_dispc_hwmod_class = {
  1116. .name = "dispc",
  1117. .sysc = &omap2420_dispc_sysc,
  1118. };
  1119. static struct omap_hwmod_irq_info omap2420_dispc_irqs[] = {
  1120. { .irq = 25 },
  1121. };
  1122. static struct omap_hwmod_addr_space omap2420_dss_dispc_addrs[] = {
  1123. {
  1124. .pa_start = 0x48050400,
  1125. .pa_end = 0x480507FF,
  1126. .flags = ADDR_TYPE_RT
  1127. },
  1128. };
  1129. /* l4_core -> dss_dispc */
  1130. static struct omap_hwmod_ocp_if omap2420_l4_core__dss_dispc = {
  1131. .master = &omap2420_l4_core_hwmod,
  1132. .slave = &omap2420_dss_dispc_hwmod,
  1133. .clk = "dss_ick",
  1134. .addr = omap2420_dss_dispc_addrs,
  1135. .addr_cnt = ARRAY_SIZE(omap2420_dss_dispc_addrs),
  1136. .fw = {
  1137. .omap2 = {
  1138. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_DISPC_REGION,
  1139. .flags = OMAP_FIREWALL_L4,
  1140. }
  1141. },
  1142. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1143. };
  1144. /* dss_dispc slave ports */
  1145. static struct omap_hwmod_ocp_if *omap2420_dss_dispc_slaves[] = {
  1146. &omap2420_l4_core__dss_dispc,
  1147. };
  1148. static struct omap_hwmod omap2420_dss_dispc_hwmod = {
  1149. .name = "dss_dispc",
  1150. .class = &omap2420_dispc_hwmod_class,
  1151. .mpu_irqs = omap2420_dispc_irqs,
  1152. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_dispc_irqs),
  1153. .main_clk = "dss1_fck",
  1154. .prcm = {
  1155. .omap2 = {
  1156. .prcm_reg_id = 1,
  1157. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1158. .module_offs = CORE_MOD,
  1159. .idlest_reg_id = 1,
  1160. .idlest_stdby_bit = OMAP24XX_ST_DSS_SHIFT,
  1161. },
  1162. },
  1163. .slaves = omap2420_dss_dispc_slaves,
  1164. .slaves_cnt = ARRAY_SIZE(omap2420_dss_dispc_slaves),
  1165. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1166. .flags = HWMOD_NO_IDLEST,
  1167. };
  1168. /*
  1169. * 'rfbi' class
  1170. * remote frame buffer interface
  1171. */
  1172. static struct omap_hwmod_class_sysconfig omap2420_rfbi_sysc = {
  1173. .rev_offs = 0x0000,
  1174. .sysc_offs = 0x0010,
  1175. .syss_offs = 0x0014,
  1176. .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1177. SYSC_HAS_AUTOIDLE),
  1178. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1179. .sysc_fields = &omap_hwmod_sysc_type1,
  1180. };
  1181. static struct omap_hwmod_class omap2420_rfbi_hwmod_class = {
  1182. .name = "rfbi",
  1183. .sysc = &omap2420_rfbi_sysc,
  1184. };
  1185. static struct omap_hwmod_addr_space omap2420_dss_rfbi_addrs[] = {
  1186. {
  1187. .pa_start = 0x48050800,
  1188. .pa_end = 0x48050BFF,
  1189. .flags = ADDR_TYPE_RT
  1190. },
  1191. };
  1192. /* l4_core -> dss_rfbi */
  1193. static struct omap_hwmod_ocp_if omap2420_l4_core__dss_rfbi = {
  1194. .master = &omap2420_l4_core_hwmod,
  1195. .slave = &omap2420_dss_rfbi_hwmod,
  1196. .clk = "dss_ick",
  1197. .addr = omap2420_dss_rfbi_addrs,
  1198. .addr_cnt = ARRAY_SIZE(omap2420_dss_rfbi_addrs),
  1199. .fw = {
  1200. .omap2 = {
  1201. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_CORE_REGION,
  1202. .flags = OMAP_FIREWALL_L4,
  1203. }
  1204. },
  1205. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1206. };
  1207. /* dss_rfbi slave ports */
  1208. static struct omap_hwmod_ocp_if *omap2420_dss_rfbi_slaves[] = {
  1209. &omap2420_l4_core__dss_rfbi,
  1210. };
  1211. static struct omap_hwmod omap2420_dss_rfbi_hwmod = {
  1212. .name = "dss_rfbi",
  1213. .class = &omap2420_rfbi_hwmod_class,
  1214. .main_clk = "dss1_fck",
  1215. .prcm = {
  1216. .omap2 = {
  1217. .prcm_reg_id = 1,
  1218. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1219. .module_offs = CORE_MOD,
  1220. },
  1221. },
  1222. .slaves = omap2420_dss_rfbi_slaves,
  1223. .slaves_cnt = ARRAY_SIZE(omap2420_dss_rfbi_slaves),
  1224. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1225. .flags = HWMOD_NO_IDLEST,
  1226. };
  1227. /*
  1228. * 'venc' class
  1229. * video encoder
  1230. */
  1231. static struct omap_hwmod_class omap2420_venc_hwmod_class = {
  1232. .name = "venc",
  1233. };
  1234. /* dss_venc */
  1235. static struct omap_hwmod_addr_space omap2420_dss_venc_addrs[] = {
  1236. {
  1237. .pa_start = 0x48050C00,
  1238. .pa_end = 0x48050FFF,
  1239. .flags = ADDR_TYPE_RT
  1240. },
  1241. };
  1242. /* l4_core -> dss_venc */
  1243. static struct omap_hwmod_ocp_if omap2420_l4_core__dss_venc = {
  1244. .master = &omap2420_l4_core_hwmod,
  1245. .slave = &omap2420_dss_venc_hwmod,
  1246. .clk = "dss_54m_fck",
  1247. .addr = omap2420_dss_venc_addrs,
  1248. .addr_cnt = ARRAY_SIZE(omap2420_dss_venc_addrs),
  1249. .fw = {
  1250. .omap2 = {
  1251. .l4_fw_region = OMAP2420_L4_CORE_FW_DSS_VENC_REGION,
  1252. .flags = OMAP_FIREWALL_L4,
  1253. }
  1254. },
  1255. .flags = OCPIF_SWSUP_IDLE,
  1256. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1257. };
  1258. /* dss_venc slave ports */
  1259. static struct omap_hwmod_ocp_if *omap2420_dss_venc_slaves[] = {
  1260. &omap2420_l4_core__dss_venc,
  1261. };
  1262. static struct omap_hwmod omap2420_dss_venc_hwmod = {
  1263. .name = "dss_venc",
  1264. .class = &omap2420_venc_hwmod_class,
  1265. .main_clk = "dss1_fck",
  1266. .prcm = {
  1267. .omap2 = {
  1268. .prcm_reg_id = 1,
  1269. .module_bit = OMAP24XX_EN_DSS1_SHIFT,
  1270. .module_offs = CORE_MOD,
  1271. },
  1272. },
  1273. .slaves = omap2420_dss_venc_slaves,
  1274. .slaves_cnt = ARRAY_SIZE(omap2420_dss_venc_slaves),
  1275. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1276. .flags = HWMOD_NO_IDLEST,
  1277. };
  1278. /* I2C common */
  1279. static struct omap_hwmod_class_sysconfig i2c_sysc = {
  1280. .rev_offs = 0x00,
  1281. .sysc_offs = 0x20,
  1282. .syss_offs = 0x10,
  1283. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1284. .sysc_fields = &omap_hwmod_sysc_type1,
  1285. };
  1286. static struct omap_hwmod_class i2c_class = {
  1287. .name = "i2c",
  1288. .sysc = &i2c_sysc,
  1289. };
  1290. static struct omap_i2c_dev_attr i2c_dev_attr;
  1291. /* I2C1 */
  1292. static struct omap_hwmod_irq_info i2c1_mpu_irqs[] = {
  1293. { .irq = INT_24XX_I2C1_IRQ, },
  1294. };
  1295. static struct omap_hwmod_dma_info i2c1_sdma_reqs[] = {
  1296. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C1_TX },
  1297. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C1_RX },
  1298. };
  1299. static struct omap_hwmod_ocp_if *omap2420_i2c1_slaves[] = {
  1300. &omap2420_l4_core__i2c1,
  1301. };
  1302. static struct omap_hwmod omap2420_i2c1_hwmod = {
  1303. .name = "i2c1",
  1304. .mpu_irqs = i2c1_mpu_irqs,
  1305. .mpu_irqs_cnt = ARRAY_SIZE(i2c1_mpu_irqs),
  1306. .sdma_reqs = i2c1_sdma_reqs,
  1307. .sdma_reqs_cnt = ARRAY_SIZE(i2c1_sdma_reqs),
  1308. .main_clk = "i2c1_fck",
  1309. .prcm = {
  1310. .omap2 = {
  1311. .module_offs = CORE_MOD,
  1312. .prcm_reg_id = 1,
  1313. .module_bit = OMAP2420_EN_I2C1_SHIFT,
  1314. .idlest_reg_id = 1,
  1315. .idlest_idle_bit = OMAP2420_ST_I2C1_SHIFT,
  1316. },
  1317. },
  1318. .slaves = omap2420_i2c1_slaves,
  1319. .slaves_cnt = ARRAY_SIZE(omap2420_i2c1_slaves),
  1320. .class = &i2c_class,
  1321. .dev_attr = &i2c_dev_attr,
  1322. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1323. .flags = HWMOD_16BIT_REG,
  1324. };
  1325. /* I2C2 */
  1326. static struct omap_hwmod_irq_info i2c2_mpu_irqs[] = {
  1327. { .irq = INT_24XX_I2C2_IRQ, },
  1328. };
  1329. static struct omap_hwmod_dma_info i2c2_sdma_reqs[] = {
  1330. { .name = "tx", .dma_req = OMAP24XX_DMA_I2C2_TX },
  1331. { .name = "rx", .dma_req = OMAP24XX_DMA_I2C2_RX },
  1332. };
  1333. static struct omap_hwmod_ocp_if *omap2420_i2c2_slaves[] = {
  1334. &omap2420_l4_core__i2c2,
  1335. };
  1336. static struct omap_hwmod omap2420_i2c2_hwmod = {
  1337. .name = "i2c2",
  1338. .mpu_irqs = i2c2_mpu_irqs,
  1339. .mpu_irqs_cnt = ARRAY_SIZE(i2c2_mpu_irqs),
  1340. .sdma_reqs = i2c2_sdma_reqs,
  1341. .sdma_reqs_cnt = ARRAY_SIZE(i2c2_sdma_reqs),
  1342. .main_clk = "i2c2_fck",
  1343. .prcm = {
  1344. .omap2 = {
  1345. .module_offs = CORE_MOD,
  1346. .prcm_reg_id = 1,
  1347. .module_bit = OMAP2420_EN_I2C2_SHIFT,
  1348. .idlest_reg_id = 1,
  1349. .idlest_idle_bit = OMAP2420_ST_I2C2_SHIFT,
  1350. },
  1351. },
  1352. .slaves = omap2420_i2c2_slaves,
  1353. .slaves_cnt = ARRAY_SIZE(omap2420_i2c2_slaves),
  1354. .class = &i2c_class,
  1355. .dev_attr = &i2c_dev_attr,
  1356. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1357. .flags = HWMOD_16BIT_REG,
  1358. };
  1359. /* l4_wkup -> gpio1 */
  1360. static struct omap_hwmod_addr_space omap2420_gpio1_addr_space[] = {
  1361. {
  1362. .pa_start = 0x48018000,
  1363. .pa_end = 0x480181ff,
  1364. .flags = ADDR_TYPE_RT
  1365. },
  1366. };
  1367. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio1 = {
  1368. .master = &omap2420_l4_wkup_hwmod,
  1369. .slave = &omap2420_gpio1_hwmod,
  1370. .clk = "gpios_ick",
  1371. .addr = omap2420_gpio1_addr_space,
  1372. .addr_cnt = ARRAY_SIZE(omap2420_gpio1_addr_space),
  1373. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1374. };
  1375. /* l4_wkup -> gpio2 */
  1376. static struct omap_hwmod_addr_space omap2420_gpio2_addr_space[] = {
  1377. {
  1378. .pa_start = 0x4801a000,
  1379. .pa_end = 0x4801a1ff,
  1380. .flags = ADDR_TYPE_RT
  1381. },
  1382. };
  1383. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio2 = {
  1384. .master = &omap2420_l4_wkup_hwmod,
  1385. .slave = &omap2420_gpio2_hwmod,
  1386. .clk = "gpios_ick",
  1387. .addr = omap2420_gpio2_addr_space,
  1388. .addr_cnt = ARRAY_SIZE(omap2420_gpio2_addr_space),
  1389. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1390. };
  1391. /* l4_wkup -> gpio3 */
  1392. static struct omap_hwmod_addr_space omap2420_gpio3_addr_space[] = {
  1393. {
  1394. .pa_start = 0x4801c000,
  1395. .pa_end = 0x4801c1ff,
  1396. .flags = ADDR_TYPE_RT
  1397. },
  1398. };
  1399. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio3 = {
  1400. .master = &omap2420_l4_wkup_hwmod,
  1401. .slave = &omap2420_gpio3_hwmod,
  1402. .clk = "gpios_ick",
  1403. .addr = omap2420_gpio3_addr_space,
  1404. .addr_cnt = ARRAY_SIZE(omap2420_gpio3_addr_space),
  1405. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1406. };
  1407. /* l4_wkup -> gpio4 */
  1408. static struct omap_hwmod_addr_space omap2420_gpio4_addr_space[] = {
  1409. {
  1410. .pa_start = 0x4801e000,
  1411. .pa_end = 0x4801e1ff,
  1412. .flags = ADDR_TYPE_RT
  1413. },
  1414. };
  1415. static struct omap_hwmod_ocp_if omap2420_l4_wkup__gpio4 = {
  1416. .master = &omap2420_l4_wkup_hwmod,
  1417. .slave = &omap2420_gpio4_hwmod,
  1418. .clk = "gpios_ick",
  1419. .addr = omap2420_gpio4_addr_space,
  1420. .addr_cnt = ARRAY_SIZE(omap2420_gpio4_addr_space),
  1421. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1422. };
  1423. /* gpio dev_attr */
  1424. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1425. .bank_width = 32,
  1426. .dbck_flag = false,
  1427. };
  1428. static struct omap_hwmod_class_sysconfig omap242x_gpio_sysc = {
  1429. .rev_offs = 0x0000,
  1430. .sysc_offs = 0x0010,
  1431. .syss_offs = 0x0014,
  1432. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1433. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
  1434. SYSS_HAS_RESET_STATUS),
  1435. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1436. .sysc_fields = &omap_hwmod_sysc_type1,
  1437. };
  1438. /*
  1439. * 'gpio' class
  1440. * general purpose io module
  1441. */
  1442. static struct omap_hwmod_class omap242x_gpio_hwmod_class = {
  1443. .name = "gpio",
  1444. .sysc = &omap242x_gpio_sysc,
  1445. .rev = 0,
  1446. };
  1447. /* gpio1 */
  1448. static struct omap_hwmod_irq_info omap242x_gpio1_irqs[] = {
  1449. { .irq = 29 }, /* INT_24XX_GPIO_BANK1 */
  1450. };
  1451. static struct omap_hwmod_ocp_if *omap2420_gpio1_slaves[] = {
  1452. &omap2420_l4_wkup__gpio1,
  1453. };
  1454. static struct omap_hwmod omap2420_gpio1_hwmod = {
  1455. .name = "gpio1",
  1456. .mpu_irqs = omap242x_gpio1_irqs,
  1457. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio1_irqs),
  1458. .main_clk = "gpios_fck",
  1459. .prcm = {
  1460. .omap2 = {
  1461. .prcm_reg_id = 1,
  1462. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1463. .module_offs = WKUP_MOD,
  1464. .idlest_reg_id = 1,
  1465. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1466. },
  1467. },
  1468. .slaves = omap2420_gpio1_slaves,
  1469. .slaves_cnt = ARRAY_SIZE(omap2420_gpio1_slaves),
  1470. .class = &omap242x_gpio_hwmod_class,
  1471. .dev_attr = &gpio_dev_attr,
  1472. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1473. };
  1474. /* gpio2 */
  1475. static struct omap_hwmod_irq_info omap242x_gpio2_irqs[] = {
  1476. { .irq = 30 }, /* INT_24XX_GPIO_BANK2 */
  1477. };
  1478. static struct omap_hwmod_ocp_if *omap2420_gpio2_slaves[] = {
  1479. &omap2420_l4_wkup__gpio2,
  1480. };
  1481. static struct omap_hwmod omap2420_gpio2_hwmod = {
  1482. .name = "gpio2",
  1483. .mpu_irqs = omap242x_gpio2_irqs,
  1484. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio2_irqs),
  1485. .main_clk = "gpios_fck",
  1486. .prcm = {
  1487. .omap2 = {
  1488. .prcm_reg_id = 1,
  1489. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1490. .module_offs = WKUP_MOD,
  1491. .idlest_reg_id = 1,
  1492. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1493. },
  1494. },
  1495. .slaves = omap2420_gpio2_slaves,
  1496. .slaves_cnt = ARRAY_SIZE(omap2420_gpio2_slaves),
  1497. .class = &omap242x_gpio_hwmod_class,
  1498. .dev_attr = &gpio_dev_attr,
  1499. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1500. };
  1501. /* gpio3 */
  1502. static struct omap_hwmod_irq_info omap242x_gpio3_irqs[] = {
  1503. { .irq = 31 }, /* INT_24XX_GPIO_BANK3 */
  1504. };
  1505. static struct omap_hwmod_ocp_if *omap2420_gpio3_slaves[] = {
  1506. &omap2420_l4_wkup__gpio3,
  1507. };
  1508. static struct omap_hwmod omap2420_gpio3_hwmod = {
  1509. .name = "gpio3",
  1510. .mpu_irqs = omap242x_gpio3_irqs,
  1511. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio3_irqs),
  1512. .main_clk = "gpios_fck",
  1513. .prcm = {
  1514. .omap2 = {
  1515. .prcm_reg_id = 1,
  1516. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1517. .module_offs = WKUP_MOD,
  1518. .idlest_reg_id = 1,
  1519. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1520. },
  1521. },
  1522. .slaves = omap2420_gpio3_slaves,
  1523. .slaves_cnt = ARRAY_SIZE(omap2420_gpio3_slaves),
  1524. .class = &omap242x_gpio_hwmod_class,
  1525. .dev_attr = &gpio_dev_attr,
  1526. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1527. };
  1528. /* gpio4 */
  1529. static struct omap_hwmod_irq_info omap242x_gpio4_irqs[] = {
  1530. { .irq = 32 }, /* INT_24XX_GPIO_BANK4 */
  1531. };
  1532. static struct omap_hwmod_ocp_if *omap2420_gpio4_slaves[] = {
  1533. &omap2420_l4_wkup__gpio4,
  1534. };
  1535. static struct omap_hwmod omap2420_gpio4_hwmod = {
  1536. .name = "gpio4",
  1537. .mpu_irqs = omap242x_gpio4_irqs,
  1538. .mpu_irqs_cnt = ARRAY_SIZE(omap242x_gpio4_irqs),
  1539. .main_clk = "gpios_fck",
  1540. .prcm = {
  1541. .omap2 = {
  1542. .prcm_reg_id = 1,
  1543. .module_bit = OMAP24XX_EN_GPIOS_SHIFT,
  1544. .module_offs = WKUP_MOD,
  1545. .idlest_reg_id = 1,
  1546. .idlest_idle_bit = OMAP24XX_ST_GPIOS_SHIFT,
  1547. },
  1548. },
  1549. .slaves = omap2420_gpio4_slaves,
  1550. .slaves_cnt = ARRAY_SIZE(omap2420_gpio4_slaves),
  1551. .class = &omap242x_gpio_hwmod_class,
  1552. .dev_attr = &gpio_dev_attr,
  1553. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1554. };
  1555. /* system dma */
  1556. static struct omap_hwmod_class_sysconfig omap2420_dma_sysc = {
  1557. .rev_offs = 0x0000,
  1558. .sysc_offs = 0x002c,
  1559. .syss_offs = 0x0028,
  1560. .sysc_flags = (SYSC_HAS_SOFTRESET | SYSC_HAS_MIDLEMODE |
  1561. SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_EMUFREE |
  1562. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1563. .idlemodes = (MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  1564. .sysc_fields = &omap_hwmod_sysc_type1,
  1565. };
  1566. static struct omap_hwmod_class omap2420_dma_hwmod_class = {
  1567. .name = "dma",
  1568. .sysc = &omap2420_dma_sysc,
  1569. };
  1570. /* dma attributes */
  1571. static struct omap_dma_dev_attr dma_dev_attr = {
  1572. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  1573. IS_CSSA_32 | IS_CDSA_32,
  1574. .lch_count = 32,
  1575. };
  1576. static struct omap_hwmod_irq_info omap2420_dma_system_irqs[] = {
  1577. { .name = "0", .irq = 12 }, /* INT_24XX_SDMA_IRQ0 */
  1578. { .name = "1", .irq = 13 }, /* INT_24XX_SDMA_IRQ1 */
  1579. { .name = "2", .irq = 14 }, /* INT_24XX_SDMA_IRQ2 */
  1580. { .name = "3", .irq = 15 }, /* INT_24XX_SDMA_IRQ3 */
  1581. };
  1582. static struct omap_hwmod_addr_space omap2420_dma_system_addrs[] = {
  1583. {
  1584. .pa_start = 0x48056000,
  1585. .pa_end = 0x4a0560ff,
  1586. .flags = ADDR_TYPE_RT
  1587. },
  1588. };
  1589. /* dma_system -> L3 */
  1590. static struct omap_hwmod_ocp_if omap2420_dma_system__l3 = {
  1591. .master = &omap2420_dma_system_hwmod,
  1592. .slave = &omap2420_l3_main_hwmod,
  1593. .clk = "core_l3_ck",
  1594. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1595. };
  1596. /* dma_system master ports */
  1597. static struct omap_hwmod_ocp_if *omap2420_dma_system_masters[] = {
  1598. &omap2420_dma_system__l3,
  1599. };
  1600. /* l4_core -> dma_system */
  1601. static struct omap_hwmod_ocp_if omap2420_l4_core__dma_system = {
  1602. .master = &omap2420_l4_core_hwmod,
  1603. .slave = &omap2420_dma_system_hwmod,
  1604. .clk = "sdma_ick",
  1605. .addr = omap2420_dma_system_addrs,
  1606. .addr_cnt = ARRAY_SIZE(omap2420_dma_system_addrs),
  1607. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1608. };
  1609. /* dma_system slave ports */
  1610. static struct omap_hwmod_ocp_if *omap2420_dma_system_slaves[] = {
  1611. &omap2420_l4_core__dma_system,
  1612. };
  1613. static struct omap_hwmod omap2420_dma_system_hwmod = {
  1614. .name = "dma",
  1615. .class = &omap2420_dma_hwmod_class,
  1616. .mpu_irqs = omap2420_dma_system_irqs,
  1617. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_dma_system_irqs),
  1618. .main_clk = "core_l3_ck",
  1619. .slaves = omap2420_dma_system_slaves,
  1620. .slaves_cnt = ARRAY_SIZE(omap2420_dma_system_slaves),
  1621. .masters = omap2420_dma_system_masters,
  1622. .masters_cnt = ARRAY_SIZE(omap2420_dma_system_masters),
  1623. .dev_attr = &dma_dev_attr,
  1624. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1625. .flags = HWMOD_NO_IDLEST,
  1626. };
  1627. /*
  1628. * 'mailbox' class
  1629. * mailbox module allowing communication between the on-chip processors
  1630. * using a queued mailbox-interrupt mechanism.
  1631. */
  1632. static struct omap_hwmod_class_sysconfig omap2420_mailbox_sysc = {
  1633. .rev_offs = 0x000,
  1634. .sysc_offs = 0x010,
  1635. .syss_offs = 0x014,
  1636. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1637. SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
  1638. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1639. .sysc_fields = &omap_hwmod_sysc_type1,
  1640. };
  1641. static struct omap_hwmod_class omap2420_mailbox_hwmod_class = {
  1642. .name = "mailbox",
  1643. .sysc = &omap2420_mailbox_sysc,
  1644. };
  1645. /* mailbox */
  1646. static struct omap_hwmod omap2420_mailbox_hwmod;
  1647. static struct omap_hwmod_irq_info omap2420_mailbox_irqs[] = {
  1648. { .name = "dsp", .irq = 26 },
  1649. { .name = "iva", .irq = 34 },
  1650. };
  1651. static struct omap_hwmod_addr_space omap2420_mailbox_addrs[] = {
  1652. {
  1653. .pa_start = 0x48094000,
  1654. .pa_end = 0x480941ff,
  1655. .flags = ADDR_TYPE_RT,
  1656. },
  1657. };
  1658. /* l4_core -> mailbox */
  1659. static struct omap_hwmod_ocp_if omap2420_l4_core__mailbox = {
  1660. .master = &omap2420_l4_core_hwmod,
  1661. .slave = &omap2420_mailbox_hwmod,
  1662. .addr = omap2420_mailbox_addrs,
  1663. .addr_cnt = ARRAY_SIZE(omap2420_mailbox_addrs),
  1664. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1665. };
  1666. /* mailbox slave ports */
  1667. static struct omap_hwmod_ocp_if *omap2420_mailbox_slaves[] = {
  1668. &omap2420_l4_core__mailbox,
  1669. };
  1670. static struct omap_hwmod omap2420_mailbox_hwmod = {
  1671. .name = "mailbox",
  1672. .class = &omap2420_mailbox_hwmod_class,
  1673. .mpu_irqs = omap2420_mailbox_irqs,
  1674. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_mailbox_irqs),
  1675. .main_clk = "mailboxes_ick",
  1676. .prcm = {
  1677. .omap2 = {
  1678. .prcm_reg_id = 1,
  1679. .module_bit = OMAP24XX_EN_MAILBOXES_SHIFT,
  1680. .module_offs = CORE_MOD,
  1681. .idlest_reg_id = 1,
  1682. .idlest_idle_bit = OMAP24XX_ST_MAILBOXES_SHIFT,
  1683. },
  1684. },
  1685. .slaves = omap2420_mailbox_slaves,
  1686. .slaves_cnt = ARRAY_SIZE(omap2420_mailbox_slaves),
  1687. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1688. };
  1689. /*
  1690. * 'mcspi' class
  1691. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1692. * bus
  1693. */
  1694. static struct omap_hwmod_class_sysconfig omap2420_mcspi_sysc = {
  1695. .rev_offs = 0x0000,
  1696. .sysc_offs = 0x0010,
  1697. .syss_offs = 0x0014,
  1698. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  1699. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  1700. SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
  1701. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1702. .sysc_fields = &omap_hwmod_sysc_type1,
  1703. };
  1704. static struct omap_hwmod_class omap2420_mcspi_class = {
  1705. .name = "mcspi",
  1706. .sysc = &omap2420_mcspi_sysc,
  1707. .rev = OMAP2_MCSPI_REV,
  1708. };
  1709. /* mcspi1 */
  1710. static struct omap_hwmod_irq_info omap2420_mcspi1_mpu_irqs[] = {
  1711. { .irq = 65 },
  1712. };
  1713. static struct omap_hwmod_dma_info omap2420_mcspi1_sdma_reqs[] = {
  1714. { .name = "tx0", .dma_req = 35 }, /* DMA_SPI1_TX0 */
  1715. { .name = "rx0", .dma_req = 36 }, /* DMA_SPI1_RX0 */
  1716. { .name = "tx1", .dma_req = 37 }, /* DMA_SPI1_TX1 */
  1717. { .name = "rx1", .dma_req = 38 }, /* DMA_SPI1_RX1 */
  1718. { .name = "tx2", .dma_req = 39 }, /* DMA_SPI1_TX2 */
  1719. { .name = "rx2", .dma_req = 40 }, /* DMA_SPI1_RX2 */
  1720. { .name = "tx3", .dma_req = 41 }, /* DMA_SPI1_TX3 */
  1721. { .name = "rx3", .dma_req = 42 }, /* DMA_SPI1_RX3 */
  1722. };
  1723. static struct omap_hwmod_ocp_if *omap2420_mcspi1_slaves[] = {
  1724. &omap2420_l4_core__mcspi1,
  1725. };
  1726. static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
  1727. .num_chipselect = 4,
  1728. };
  1729. static struct omap_hwmod omap2420_mcspi1_hwmod = {
  1730. .name = "mcspi1_hwmod",
  1731. .mpu_irqs = omap2420_mcspi1_mpu_irqs,
  1732. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_mcspi1_mpu_irqs),
  1733. .sdma_reqs = omap2420_mcspi1_sdma_reqs,
  1734. .sdma_reqs_cnt = ARRAY_SIZE(omap2420_mcspi1_sdma_reqs),
  1735. .main_clk = "mcspi1_fck",
  1736. .prcm = {
  1737. .omap2 = {
  1738. .module_offs = CORE_MOD,
  1739. .prcm_reg_id = 1,
  1740. .module_bit = OMAP24XX_EN_MCSPI1_SHIFT,
  1741. .idlest_reg_id = 1,
  1742. .idlest_idle_bit = OMAP24XX_ST_MCSPI1_SHIFT,
  1743. },
  1744. },
  1745. .slaves = omap2420_mcspi1_slaves,
  1746. .slaves_cnt = ARRAY_SIZE(omap2420_mcspi1_slaves),
  1747. .class = &omap2420_mcspi_class,
  1748. .dev_attr = &omap_mcspi1_dev_attr,
  1749. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1750. };
  1751. /* mcspi2 */
  1752. static struct omap_hwmod_irq_info omap2420_mcspi2_mpu_irqs[] = {
  1753. { .irq = 66 },
  1754. };
  1755. static struct omap_hwmod_dma_info omap2420_mcspi2_sdma_reqs[] = {
  1756. { .name = "tx0", .dma_req = 43 }, /* DMA_SPI2_TX0 */
  1757. { .name = "rx0", .dma_req = 44 }, /* DMA_SPI2_RX0 */
  1758. { .name = "tx1", .dma_req = 45 }, /* DMA_SPI2_TX1 */
  1759. { .name = "rx1", .dma_req = 46 }, /* DMA_SPI2_RX1 */
  1760. };
  1761. static struct omap_hwmod_ocp_if *omap2420_mcspi2_slaves[] = {
  1762. &omap2420_l4_core__mcspi2,
  1763. };
  1764. static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
  1765. .num_chipselect = 2,
  1766. };
  1767. static struct omap_hwmod omap2420_mcspi2_hwmod = {
  1768. .name = "mcspi2_hwmod",
  1769. .mpu_irqs = omap2420_mcspi2_mpu_irqs,
  1770. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_mcspi2_mpu_irqs),
  1771. .sdma_reqs = omap2420_mcspi2_sdma_reqs,
  1772. .sdma_reqs_cnt = ARRAY_SIZE(omap2420_mcspi2_sdma_reqs),
  1773. .main_clk = "mcspi2_fck",
  1774. .prcm = {
  1775. .omap2 = {
  1776. .module_offs = CORE_MOD,
  1777. .prcm_reg_id = 1,
  1778. .module_bit = OMAP24XX_EN_MCSPI2_SHIFT,
  1779. .idlest_reg_id = 1,
  1780. .idlest_idle_bit = OMAP24XX_ST_MCSPI2_SHIFT,
  1781. },
  1782. },
  1783. .slaves = omap2420_mcspi2_slaves,
  1784. .slaves_cnt = ARRAY_SIZE(omap2420_mcspi2_slaves),
  1785. .class = &omap2420_mcspi_class,
  1786. .dev_attr = &omap_mcspi2_dev_attr,
  1787. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1788. };
  1789. /*
  1790. * 'mcbsp' class
  1791. * multi channel buffered serial port controller
  1792. */
  1793. static struct omap_hwmod_class omap2420_mcbsp_hwmod_class = {
  1794. .name = "mcbsp",
  1795. };
  1796. /* mcbsp1 */
  1797. static struct omap_hwmod_irq_info omap2420_mcbsp1_irqs[] = {
  1798. { .name = "tx", .irq = 59 },
  1799. { .name = "rx", .irq = 60 },
  1800. };
  1801. static struct omap_hwmod_dma_info omap2420_mcbsp1_sdma_chs[] = {
  1802. { .name = "rx", .dma_req = 32 },
  1803. { .name = "tx", .dma_req = 31 },
  1804. };
  1805. static struct omap_hwmod_addr_space omap2420_mcbsp1_addrs[] = {
  1806. {
  1807. .name = "mpu",
  1808. .pa_start = 0x48074000,
  1809. .pa_end = 0x480740ff,
  1810. .flags = ADDR_TYPE_RT
  1811. },
  1812. };
  1813. /* l4_core -> mcbsp1 */
  1814. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp1 = {
  1815. .master = &omap2420_l4_core_hwmod,
  1816. .slave = &omap2420_mcbsp1_hwmod,
  1817. .clk = "mcbsp1_ick",
  1818. .addr = omap2420_mcbsp1_addrs,
  1819. .addr_cnt = ARRAY_SIZE(omap2420_mcbsp1_addrs),
  1820. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1821. };
  1822. /* mcbsp1 slave ports */
  1823. static struct omap_hwmod_ocp_if *omap2420_mcbsp1_slaves[] = {
  1824. &omap2420_l4_core__mcbsp1,
  1825. };
  1826. static struct omap_hwmod omap2420_mcbsp1_hwmod = {
  1827. .name = "mcbsp1",
  1828. .class = &omap2420_mcbsp_hwmod_class,
  1829. .mpu_irqs = omap2420_mcbsp1_irqs,
  1830. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_mcbsp1_irqs),
  1831. .sdma_reqs = omap2420_mcbsp1_sdma_chs,
  1832. .sdma_reqs_cnt = ARRAY_SIZE(omap2420_mcbsp1_sdma_chs),
  1833. .main_clk = "mcbsp1_fck",
  1834. .prcm = {
  1835. .omap2 = {
  1836. .prcm_reg_id = 1,
  1837. .module_bit = OMAP24XX_EN_MCBSP1_SHIFT,
  1838. .module_offs = CORE_MOD,
  1839. .idlest_reg_id = 1,
  1840. .idlest_idle_bit = OMAP24XX_ST_MCBSP1_SHIFT,
  1841. },
  1842. },
  1843. .slaves = omap2420_mcbsp1_slaves,
  1844. .slaves_cnt = ARRAY_SIZE(omap2420_mcbsp1_slaves),
  1845. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1846. };
  1847. /* mcbsp2 */
  1848. static struct omap_hwmod_irq_info omap2420_mcbsp2_irqs[] = {
  1849. { .name = "tx", .irq = 62 },
  1850. { .name = "rx", .irq = 63 },
  1851. };
  1852. static struct omap_hwmod_dma_info omap2420_mcbsp2_sdma_chs[] = {
  1853. { .name = "rx", .dma_req = 34 },
  1854. { .name = "tx", .dma_req = 33 },
  1855. };
  1856. static struct omap_hwmod_addr_space omap2420_mcbsp2_addrs[] = {
  1857. {
  1858. .name = "mpu",
  1859. .pa_start = 0x48076000,
  1860. .pa_end = 0x480760ff,
  1861. .flags = ADDR_TYPE_RT
  1862. },
  1863. };
  1864. /* l4_core -> mcbsp2 */
  1865. static struct omap_hwmod_ocp_if omap2420_l4_core__mcbsp2 = {
  1866. .master = &omap2420_l4_core_hwmod,
  1867. .slave = &omap2420_mcbsp2_hwmod,
  1868. .clk = "mcbsp2_ick",
  1869. .addr = omap2420_mcbsp2_addrs,
  1870. .addr_cnt = ARRAY_SIZE(omap2420_mcbsp2_addrs),
  1871. .user = OCP_USER_MPU | OCP_USER_SDMA,
  1872. };
  1873. /* mcbsp2 slave ports */
  1874. static struct omap_hwmod_ocp_if *omap2420_mcbsp2_slaves[] = {
  1875. &omap2420_l4_core__mcbsp2,
  1876. };
  1877. static struct omap_hwmod omap2420_mcbsp2_hwmod = {
  1878. .name = "mcbsp2",
  1879. .class = &omap2420_mcbsp_hwmod_class,
  1880. .mpu_irqs = omap2420_mcbsp2_irqs,
  1881. .mpu_irqs_cnt = ARRAY_SIZE(omap2420_mcbsp2_irqs),
  1882. .sdma_reqs = omap2420_mcbsp2_sdma_chs,
  1883. .sdma_reqs_cnt = ARRAY_SIZE(omap2420_mcbsp2_sdma_chs),
  1884. .main_clk = "mcbsp2_fck",
  1885. .prcm = {
  1886. .omap2 = {
  1887. .prcm_reg_id = 1,
  1888. .module_bit = OMAP24XX_EN_MCBSP2_SHIFT,
  1889. .module_offs = CORE_MOD,
  1890. .idlest_reg_id = 1,
  1891. .idlest_idle_bit = OMAP24XX_ST_MCBSP2_SHIFT,
  1892. },
  1893. },
  1894. .slaves = omap2420_mcbsp2_slaves,
  1895. .slaves_cnt = ARRAY_SIZE(omap2420_mcbsp2_slaves),
  1896. .omap_chip = OMAP_CHIP_INIT(CHIP_IS_OMAP2420),
  1897. };
  1898. static __initdata struct omap_hwmod *omap2420_hwmods[] = {
  1899. &omap2420_l3_main_hwmod,
  1900. &omap2420_l4_core_hwmod,
  1901. &omap2420_l4_wkup_hwmod,
  1902. &omap2420_mpu_hwmod,
  1903. &omap2420_iva_hwmod,
  1904. &omap2420_timer1_hwmod,
  1905. &omap2420_timer2_hwmod,
  1906. &omap2420_timer3_hwmod,
  1907. &omap2420_timer4_hwmod,
  1908. &omap2420_timer5_hwmod,
  1909. &omap2420_timer6_hwmod,
  1910. &omap2420_timer7_hwmod,
  1911. &omap2420_timer8_hwmod,
  1912. &omap2420_timer9_hwmod,
  1913. &omap2420_timer10_hwmod,
  1914. &omap2420_timer11_hwmod,
  1915. &omap2420_timer12_hwmod,
  1916. &omap2420_wd_timer2_hwmod,
  1917. &omap2420_uart1_hwmod,
  1918. &omap2420_uart2_hwmod,
  1919. &omap2420_uart3_hwmod,
  1920. /* dss class */
  1921. &omap2420_dss_core_hwmod,
  1922. &omap2420_dss_dispc_hwmod,
  1923. &omap2420_dss_rfbi_hwmod,
  1924. &omap2420_dss_venc_hwmod,
  1925. /* i2c class */
  1926. &omap2420_i2c1_hwmod,
  1927. &omap2420_i2c2_hwmod,
  1928. /* gpio class */
  1929. &omap2420_gpio1_hwmod,
  1930. &omap2420_gpio2_hwmod,
  1931. &omap2420_gpio3_hwmod,
  1932. &omap2420_gpio4_hwmod,
  1933. /* dma_system class*/
  1934. &omap2420_dma_system_hwmod,
  1935. /* mailbox class */
  1936. &omap2420_mailbox_hwmod,
  1937. /* mcbsp class */
  1938. &omap2420_mcbsp1_hwmod,
  1939. &omap2420_mcbsp2_hwmod,
  1940. /* mcspi class */
  1941. &omap2420_mcspi1_hwmod,
  1942. &omap2420_mcspi2_hwmod,
  1943. NULL,
  1944. };
  1945. int __init omap2420_hwmod_init(void)
  1946. {
  1947. return omap_hwmod_register(omap2420_hwmods);
  1948. }