hsmmc.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. /*
  2. * linux/arch/arm/mach-omap2/hsmmc.c
  3. *
  4. * Copyright (C) 2007-2008 Texas Instruments
  5. * Copyright (C) 2008 Nokia Corporation
  6. * Author: Texas Instruments
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/slab.h>
  14. #include <linux/string.h>
  15. #include <linux/delay.h>
  16. #include <mach/hardware.h>
  17. #include <plat/mmc.h>
  18. #include <plat/omap-pm.h>
  19. #include <plat/mux.h>
  20. #include <plat/omap_device.h>
  21. #include "mux.h"
  22. #include "hsmmc.h"
  23. #include "control.h"
  24. #if defined(CONFIG_MMC_OMAP_HS) || defined(CONFIG_MMC_OMAP_HS_MODULE)
  25. static u16 control_pbias_offset;
  26. static u16 control_devconf1_offset;
  27. static u16 control_mmc1;
  28. #define HSMMC_NAME_LEN 9
  29. #if defined(CONFIG_ARCH_OMAP3) && defined(CONFIG_PM)
  30. static int hsmmc_get_context_loss(struct device *dev)
  31. {
  32. return omap_pm_get_dev_context_loss_count(dev);
  33. }
  34. #else
  35. #define hsmmc_get_context_loss NULL
  36. #endif
  37. static void omap_hsmmc1_before_set_reg(struct device *dev, int slot,
  38. int power_on, int vdd)
  39. {
  40. u32 reg, prog_io;
  41. struct omap_mmc_platform_data *mmc = dev->platform_data;
  42. if (mmc->slots[0].remux)
  43. mmc->slots[0].remux(dev, slot, power_on);
  44. /*
  45. * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
  46. * card with Vcc regulator (from twl4030 or whatever). OMAP has both
  47. * 1.8V and 3.0V modes, controlled by the PBIAS register.
  48. *
  49. * In 8-bit modes, OMAP VMMC1A (for DAT4..7) needs a supply, which
  50. * is most naturally TWL VSIM; those pins also use PBIAS.
  51. *
  52. * FIXME handle VMMC1A as needed ...
  53. */
  54. if (power_on) {
  55. if (cpu_is_omap2430()) {
  56. reg = omap_ctrl_readl(OMAP243X_CONTROL_DEVCONF1);
  57. if ((1 << vdd) >= MMC_VDD_30_31)
  58. reg |= OMAP243X_MMC1_ACTIVE_OVERWRITE;
  59. else
  60. reg &= ~OMAP243X_MMC1_ACTIVE_OVERWRITE;
  61. omap_ctrl_writel(reg, OMAP243X_CONTROL_DEVCONF1);
  62. }
  63. if (mmc->slots[0].internal_clock) {
  64. reg = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  65. reg |= OMAP2_MMCSDIO1ADPCLKISEL;
  66. omap_ctrl_writel(reg, OMAP2_CONTROL_DEVCONF0);
  67. }
  68. reg = omap_ctrl_readl(control_pbias_offset);
  69. if (cpu_is_omap3630()) {
  70. /* Set MMC I/O to 52Mhz */
  71. prog_io = omap_ctrl_readl(OMAP343X_CONTROL_PROG_IO1);
  72. prog_io |= OMAP3630_PRG_SDMMC1_SPEEDCTRL;
  73. omap_ctrl_writel(prog_io, OMAP343X_CONTROL_PROG_IO1);
  74. } else {
  75. reg |= OMAP2_PBIASSPEEDCTRL0;
  76. }
  77. reg &= ~OMAP2_PBIASLITEPWRDNZ0;
  78. omap_ctrl_writel(reg, control_pbias_offset);
  79. } else {
  80. reg = omap_ctrl_readl(control_pbias_offset);
  81. reg &= ~OMAP2_PBIASLITEPWRDNZ0;
  82. omap_ctrl_writel(reg, control_pbias_offset);
  83. }
  84. }
  85. static void omap_hsmmc1_after_set_reg(struct device *dev, int slot,
  86. int power_on, int vdd)
  87. {
  88. u32 reg;
  89. /* 100ms delay required for PBIAS configuration */
  90. msleep(100);
  91. if (power_on) {
  92. reg = omap_ctrl_readl(control_pbias_offset);
  93. reg |= (OMAP2_PBIASLITEPWRDNZ0 | OMAP2_PBIASSPEEDCTRL0);
  94. if ((1 << vdd) <= MMC_VDD_165_195)
  95. reg &= ~OMAP2_PBIASLITEVMODE0;
  96. else
  97. reg |= OMAP2_PBIASLITEVMODE0;
  98. omap_ctrl_writel(reg, control_pbias_offset);
  99. } else {
  100. reg = omap_ctrl_readl(control_pbias_offset);
  101. reg |= (OMAP2_PBIASSPEEDCTRL0 | OMAP2_PBIASLITEPWRDNZ0 |
  102. OMAP2_PBIASLITEVMODE0);
  103. omap_ctrl_writel(reg, control_pbias_offset);
  104. }
  105. }
  106. static void omap4_hsmmc1_before_set_reg(struct device *dev, int slot,
  107. int power_on, int vdd)
  108. {
  109. u32 reg;
  110. /*
  111. * Assume we power both OMAP VMMC1 (for CMD, CLK, DAT0..3) and the
  112. * card with Vcc regulator (from twl4030 or whatever). OMAP has both
  113. * 1.8V and 3.0V modes, controlled by the PBIAS register.
  114. *
  115. * In 8-bit modes, OMAP VMMC1A (for DAT4..7) needs a supply, which
  116. * is most naturally TWL VSIM; those pins also use PBIAS.
  117. *
  118. * FIXME handle VMMC1A as needed ...
  119. */
  120. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  121. reg &= ~(OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
  122. OMAP4_MMC1_PWRDNZ_MASK |
  123. OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
  124. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  125. }
  126. static void omap4_hsmmc1_after_set_reg(struct device *dev, int slot,
  127. int power_on, int vdd)
  128. {
  129. u32 reg;
  130. if (power_on) {
  131. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  132. reg |= OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK;
  133. if ((1 << vdd) <= MMC_VDD_165_195)
  134. reg &= ~OMAP4_MMC1_PBIASLITE_VMODE_MASK;
  135. else
  136. reg |= OMAP4_MMC1_PBIASLITE_VMODE_MASK;
  137. reg |= (OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
  138. OMAP4_MMC1_PWRDNZ_MASK |
  139. OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
  140. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  141. /* 4 microsec delay for comparator to generate an error*/
  142. udelay(4);
  143. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  144. if (reg & OMAP4_MMC1_PBIASLITE_VMODE_ERROR_MASK) {
  145. pr_err("Pbias Voltage is not same as LDO\n");
  146. /* Caution : On VMODE_ERROR Power Down MMC IO */
  147. reg &= ~(OMAP4_MMC1_PWRDNZ_MASK |
  148. OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
  149. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  150. }
  151. } else {
  152. reg = omap4_ctrl_pad_readl(control_pbias_offset);
  153. reg |= (OMAP4_MMC1_PBIASLITE_PWRDNZ_MASK |
  154. OMAP4_MMC1_PWRDNZ_MASK |
  155. OMAP4_MMC1_PBIASLITE_VMODE_MASK |
  156. OMAP4_USBC1_ICUSB_PWRDNZ_MASK);
  157. omap4_ctrl_pad_writel(reg, control_pbias_offset);
  158. }
  159. }
  160. static void hsmmc23_before_set_reg(struct device *dev, int slot,
  161. int power_on, int vdd)
  162. {
  163. struct omap_mmc_platform_data *mmc = dev->platform_data;
  164. if (mmc->slots[0].remux)
  165. mmc->slots[0].remux(dev, slot, power_on);
  166. if (power_on) {
  167. /* Only MMC2 supports a CLKIN */
  168. if (mmc->slots[0].internal_clock) {
  169. u32 reg;
  170. reg = omap_ctrl_readl(control_devconf1_offset);
  171. reg |= OMAP2_MMCSDIO2ADPCLKISEL;
  172. omap_ctrl_writel(reg, control_devconf1_offset);
  173. }
  174. }
  175. }
  176. static int nop_mmc_set_power(struct device *dev, int slot, int power_on,
  177. int vdd)
  178. {
  179. return 0;
  180. }
  181. static inline void omap_hsmmc_mux(struct omap_mmc_platform_data *mmc_controller,
  182. int controller_nr)
  183. {
  184. if ((mmc_controller->slots[0].switch_pin > 0) && \
  185. (mmc_controller->slots[0].switch_pin < OMAP_MAX_GPIO_LINES))
  186. omap_mux_init_gpio(mmc_controller->slots[0].switch_pin,
  187. OMAP_PIN_INPUT_PULLUP);
  188. if ((mmc_controller->slots[0].gpio_wp > 0) && \
  189. (mmc_controller->slots[0].gpio_wp < OMAP_MAX_GPIO_LINES))
  190. omap_mux_init_gpio(mmc_controller->slots[0].gpio_wp,
  191. OMAP_PIN_INPUT_PULLUP);
  192. if (cpu_is_omap34xx()) {
  193. if (controller_nr == 0) {
  194. omap_mux_init_signal("sdmmc1_clk",
  195. OMAP_PIN_INPUT_PULLUP);
  196. omap_mux_init_signal("sdmmc1_cmd",
  197. OMAP_PIN_INPUT_PULLUP);
  198. omap_mux_init_signal("sdmmc1_dat0",
  199. OMAP_PIN_INPUT_PULLUP);
  200. if (mmc_controller->slots[0].caps &
  201. (MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA)) {
  202. omap_mux_init_signal("sdmmc1_dat1",
  203. OMAP_PIN_INPUT_PULLUP);
  204. omap_mux_init_signal("sdmmc1_dat2",
  205. OMAP_PIN_INPUT_PULLUP);
  206. omap_mux_init_signal("sdmmc1_dat3",
  207. OMAP_PIN_INPUT_PULLUP);
  208. }
  209. if (mmc_controller->slots[0].caps &
  210. MMC_CAP_8_BIT_DATA) {
  211. omap_mux_init_signal("sdmmc1_dat4",
  212. OMAP_PIN_INPUT_PULLUP);
  213. omap_mux_init_signal("sdmmc1_dat5",
  214. OMAP_PIN_INPUT_PULLUP);
  215. omap_mux_init_signal("sdmmc1_dat6",
  216. OMAP_PIN_INPUT_PULLUP);
  217. omap_mux_init_signal("sdmmc1_dat7",
  218. OMAP_PIN_INPUT_PULLUP);
  219. }
  220. }
  221. if (controller_nr == 1) {
  222. /* MMC2 */
  223. omap_mux_init_signal("sdmmc2_clk",
  224. OMAP_PIN_INPUT_PULLUP);
  225. omap_mux_init_signal("sdmmc2_cmd",
  226. OMAP_PIN_INPUT_PULLUP);
  227. omap_mux_init_signal("sdmmc2_dat0",
  228. OMAP_PIN_INPUT_PULLUP);
  229. /*
  230. * For 8 wire configurations, Lines DAT4, 5, 6 and 7
  231. * need to be muxed in the board-*.c files
  232. */
  233. if (mmc_controller->slots[0].caps &
  234. (MMC_CAP_4_BIT_DATA | MMC_CAP_8_BIT_DATA)) {
  235. omap_mux_init_signal("sdmmc2_dat1",
  236. OMAP_PIN_INPUT_PULLUP);
  237. omap_mux_init_signal("sdmmc2_dat2",
  238. OMAP_PIN_INPUT_PULLUP);
  239. omap_mux_init_signal("sdmmc2_dat3",
  240. OMAP_PIN_INPUT_PULLUP);
  241. }
  242. if (mmc_controller->slots[0].caps &
  243. MMC_CAP_8_BIT_DATA) {
  244. omap_mux_init_signal("sdmmc2_dat4.sdmmc2_dat4",
  245. OMAP_PIN_INPUT_PULLUP);
  246. omap_mux_init_signal("sdmmc2_dat5.sdmmc2_dat5",
  247. OMAP_PIN_INPUT_PULLUP);
  248. omap_mux_init_signal("sdmmc2_dat6.sdmmc2_dat6",
  249. OMAP_PIN_INPUT_PULLUP);
  250. omap_mux_init_signal("sdmmc2_dat7.sdmmc2_dat7",
  251. OMAP_PIN_INPUT_PULLUP);
  252. }
  253. }
  254. /*
  255. * For MMC3 the pins need to be muxed in the board-*.c files
  256. */
  257. }
  258. }
  259. static int __init omap_hsmmc_pdata_init(struct omap2_hsmmc_info *c,
  260. struct omap_mmc_platform_data *mmc)
  261. {
  262. char *hc_name;
  263. hc_name = kzalloc(sizeof(char) * (HSMMC_NAME_LEN + 1), GFP_KERNEL);
  264. if (!hc_name) {
  265. pr_err("Cannot allocate memory for controller slot name\n");
  266. kfree(hc_name);
  267. return -ENOMEM;
  268. }
  269. if (c->name)
  270. strncpy(hc_name, c->name, HSMMC_NAME_LEN);
  271. else
  272. snprintf(hc_name, (HSMMC_NAME_LEN + 1), "mmc%islot%i",
  273. c->mmc, 1);
  274. mmc->slots[0].name = hc_name;
  275. mmc->nr_slots = 1;
  276. mmc->slots[0].caps = c->caps;
  277. mmc->slots[0].internal_clock = !c->ext_clock;
  278. mmc->dma_mask = 0xffffffff;
  279. if (cpu_is_omap44xx())
  280. mmc->reg_offset = OMAP4_MMC_REG_OFFSET;
  281. else
  282. mmc->reg_offset = 0;
  283. mmc->get_context_loss_count = hsmmc_get_context_loss;
  284. mmc->slots[0].switch_pin = c->gpio_cd;
  285. mmc->slots[0].gpio_wp = c->gpio_wp;
  286. mmc->slots[0].remux = c->remux;
  287. mmc->slots[0].init_card = c->init_card;
  288. if (c->cover_only)
  289. mmc->slots[0].cover = 1;
  290. if (c->nonremovable)
  291. mmc->slots[0].nonremovable = 1;
  292. if (c->power_saving)
  293. mmc->slots[0].power_saving = 1;
  294. if (c->no_off)
  295. mmc->slots[0].no_off = 1;
  296. if (c->vcc_aux_disable_is_sleep)
  297. mmc->slots[0].vcc_aux_disable_is_sleep = 1;
  298. /*
  299. * NOTE: MMC slots should have a Vcc regulator set up.
  300. * This may be from a TWL4030-family chip, another
  301. * controllable regulator, or a fixed supply.
  302. *
  303. * temporary HACK: ocr_mask instead of fixed supply
  304. */
  305. mmc->slots[0].ocr_mask = c->ocr_mask;
  306. if (cpu_is_omap3517() || cpu_is_omap3505())
  307. mmc->slots[0].set_power = nop_mmc_set_power;
  308. else
  309. mmc->slots[0].features |= HSMMC_HAS_PBIAS;
  310. if (cpu_is_omap44xx() && (omap_rev() > OMAP4430_REV_ES1_0))
  311. mmc->slots[0].features |= HSMMC_HAS_UPDATED_RESET;
  312. switch (c->mmc) {
  313. case 1:
  314. if (mmc->slots[0].features & HSMMC_HAS_PBIAS) {
  315. /* on-chip level shifting via PBIAS0/PBIAS1 */
  316. if (cpu_is_omap44xx()) {
  317. mmc->slots[0].before_set_reg =
  318. omap4_hsmmc1_before_set_reg;
  319. mmc->slots[0].after_set_reg =
  320. omap4_hsmmc1_after_set_reg;
  321. } else {
  322. mmc->slots[0].before_set_reg =
  323. omap_hsmmc1_before_set_reg;
  324. mmc->slots[0].after_set_reg =
  325. omap_hsmmc1_after_set_reg;
  326. }
  327. }
  328. /* OMAP3630 HSMMC1 supports only 4-bit */
  329. if (cpu_is_omap3630() &&
  330. (c->caps & MMC_CAP_8_BIT_DATA)) {
  331. c->caps &= ~MMC_CAP_8_BIT_DATA;
  332. c->caps |= MMC_CAP_4_BIT_DATA;
  333. mmc->slots[0].caps = c->caps;
  334. }
  335. break;
  336. case 2:
  337. if (c->ext_clock)
  338. c->transceiver = 1;
  339. if (c->transceiver && (c->caps & MMC_CAP_8_BIT_DATA)) {
  340. c->caps &= ~MMC_CAP_8_BIT_DATA;
  341. c->caps |= MMC_CAP_4_BIT_DATA;
  342. }
  343. /* FALLTHROUGH */
  344. case 3:
  345. if (mmc->slots[0].features & HSMMC_HAS_PBIAS) {
  346. /* off-chip level shifting, or none */
  347. mmc->slots[0].before_set_reg = hsmmc23_before_set_reg;
  348. mmc->slots[0].after_set_reg = NULL;
  349. }
  350. break;
  351. case 4:
  352. case 5:
  353. mmc->slots[0].before_set_reg = NULL;
  354. mmc->slots[0].after_set_reg = NULL;
  355. break;
  356. default:
  357. pr_err("MMC%d configuration not supported!\n", c->mmc);
  358. kfree(hc_name);
  359. return -ENODEV;
  360. }
  361. return 0;
  362. }
  363. static struct omap_device_pm_latency omap_hsmmc_latency[] = {
  364. [0] = {
  365. .deactivate_func = omap_device_idle_hwmods,
  366. .activate_func = omap_device_enable_hwmods,
  367. .flags = OMAP_DEVICE_LATENCY_AUTO_ADJUST,
  368. },
  369. /*
  370. * XXX There should also be an entry here to power off/on the
  371. * MMC regulators/PBIAS cells, etc.
  372. */
  373. };
  374. #define MAX_OMAP_MMC_HWMOD_NAME_LEN 16
  375. void __init omap_init_hsmmc(struct omap2_hsmmc_info *hsmmcinfo, int ctrl_nr)
  376. {
  377. struct omap_hwmod *oh;
  378. struct omap_device *od;
  379. struct omap_device_pm_latency *ohl;
  380. char oh_name[MAX_OMAP_MMC_HWMOD_NAME_LEN];
  381. struct omap_mmc_platform_data *mmc_data;
  382. struct omap_mmc_dev_attr *mmc_dev_attr;
  383. char *name;
  384. int l;
  385. int ohl_cnt = 0;
  386. mmc_data = kzalloc(sizeof(struct omap_mmc_platform_data), GFP_KERNEL);
  387. if (!mmc_data) {
  388. pr_err("Cannot allocate memory for mmc device!\n");
  389. goto done;
  390. }
  391. if (omap_hsmmc_pdata_init(hsmmcinfo, mmc_data) < 0) {
  392. pr_err("%s fails!\n", __func__);
  393. goto done;
  394. }
  395. omap_hsmmc_mux(mmc_data, (ctrl_nr - 1));
  396. name = "omap_hsmmc";
  397. ohl = omap_hsmmc_latency;
  398. ohl_cnt = ARRAY_SIZE(omap_hsmmc_latency);
  399. l = snprintf(oh_name, MAX_OMAP_MMC_HWMOD_NAME_LEN,
  400. "mmc%d", ctrl_nr);
  401. WARN(l >= MAX_OMAP_MMC_HWMOD_NAME_LEN,
  402. "String buffer overflow in MMC%d device setup\n", ctrl_nr);
  403. oh = omap_hwmod_lookup(oh_name);
  404. if (!oh) {
  405. pr_err("Could not look up %s\n", oh_name);
  406. kfree(mmc_data->slots[0].name);
  407. goto done;
  408. }
  409. if (oh->dev_attr != NULL) {
  410. mmc_dev_attr = oh->dev_attr;
  411. mmc_data->controller_flags = mmc_dev_attr->flags;
  412. }
  413. od = omap_device_build(name, ctrl_nr - 1, oh, mmc_data,
  414. sizeof(struct omap_mmc_platform_data), ohl, ohl_cnt, false);
  415. if (IS_ERR(od)) {
  416. WARN(1, "Cant build omap_device for %s:%s.\n", name, oh->name);
  417. kfree(mmc_data->slots[0].name);
  418. goto done;
  419. }
  420. /*
  421. * return device handle to board setup code
  422. * required to populate for regulator framework structure
  423. */
  424. hsmmcinfo->dev = &od->pdev.dev;
  425. done:
  426. kfree(mmc_data);
  427. }
  428. void __init omap2_hsmmc_init(struct omap2_hsmmc_info *controllers)
  429. {
  430. u32 reg;
  431. if (!cpu_is_omap44xx()) {
  432. if (cpu_is_omap2430()) {
  433. control_pbias_offset = OMAP243X_CONTROL_PBIAS_LITE;
  434. control_devconf1_offset = OMAP243X_CONTROL_DEVCONF1;
  435. } else {
  436. control_pbias_offset = OMAP343X_CONTROL_PBIAS_LITE;
  437. control_devconf1_offset = OMAP343X_CONTROL_DEVCONF1;
  438. }
  439. } else {
  440. control_pbias_offset =
  441. OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_PBIASLITE;
  442. control_mmc1 = OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MMC1;
  443. reg = omap4_ctrl_pad_readl(control_mmc1);
  444. reg |= (OMAP4_SDMMC1_PUSTRENGTH_GRP0_MASK |
  445. OMAP4_SDMMC1_PUSTRENGTH_GRP1_MASK);
  446. reg &= ~(OMAP4_SDMMC1_PUSTRENGTH_GRP2_MASK |
  447. OMAP4_SDMMC1_PUSTRENGTH_GRP3_MASK);
  448. reg |= (OMAP4_USBC1_DR0_SPEEDCTRL_MASK|
  449. OMAP4_SDMMC1_DR1_SPEEDCTRL_MASK |
  450. OMAP4_SDMMC1_DR2_SPEEDCTRL_MASK);
  451. omap4_ctrl_pad_writel(reg, control_mmc1);
  452. }
  453. for (; controllers->mmc; controllers++)
  454. omap_init_hsmmc(controllers, controllers->mmc);
  455. }
  456. #endif