cm2xxx_3xxx.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * OMAP2/3 Clock Management (CM) register definitions
  3. *
  4. * Copyright (C) 2007-2009 Texas Instruments, Inc.
  5. * Copyright (C) 2007-2010 Nokia Corporation
  6. * Paul Walmsley
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * The CM hardware modules on the OMAP2/3 are quite similar to each
  13. * other. The CM modules/instances on OMAP4 are quite different, so
  14. * they are handled in a separate file.
  15. */
  16. #ifndef __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
  17. #define __ARCH_ASM_MACH_OMAP2_CM2XXX_3XXX_H
  18. #include "prcm-common.h"
  19. #define OMAP2420_CM_REGADDR(module, reg) \
  20. OMAP2_L4_IO_ADDRESS(OMAP2420_CM_BASE + (module) + (reg))
  21. #define OMAP2430_CM_REGADDR(module, reg) \
  22. OMAP2_L4_IO_ADDRESS(OMAP2430_CM_BASE + (module) + (reg))
  23. #define OMAP34XX_CM_REGADDR(module, reg) \
  24. OMAP2_L4_IO_ADDRESS(OMAP3430_CM_BASE + (module) + (reg))
  25. /*
  26. * OMAP3-specific global CM registers
  27. * Use cm_{read,write}_reg() with these registers.
  28. * These registers appear once per CM module.
  29. */
  30. #define OMAP3430_CM_REVISION OMAP34XX_CM_REGADDR(OCP_MOD, 0x0000)
  31. #define OMAP3430_CM_SYSCONFIG OMAP34XX_CM_REGADDR(OCP_MOD, 0x0010)
  32. #define OMAP3430_CM_POLCTRL OMAP34XX_CM_REGADDR(OCP_MOD, 0x009c)
  33. #define OMAP3_CM_CLKOUT_CTRL_OFFSET 0x0070
  34. #define OMAP3430_CM_CLKOUT_CTRL OMAP_CM_REGADDR(OMAP3430_CCR_MOD, 0x0070)
  35. /*
  36. * Module specific CM register offsets from CM_BASE + domain offset
  37. * Use cm_{read,write}_mod_reg() with these registers.
  38. * These register offsets generally appear in more than one PRCM submodule.
  39. */
  40. /* Common between OMAP2 and OMAP3 */
  41. #define CM_FCLKEN 0x0000
  42. #define CM_FCLKEN1 CM_FCLKEN
  43. #define CM_CLKEN CM_FCLKEN
  44. #define CM_ICLKEN 0x0010
  45. #define CM_ICLKEN1 CM_ICLKEN
  46. #define CM_ICLKEN2 0x0014
  47. #define CM_ICLKEN3 0x0018
  48. #define CM_IDLEST 0x0020
  49. #define CM_IDLEST1 CM_IDLEST
  50. #define CM_IDLEST2 0x0024
  51. #define CM_AUTOIDLE 0x0030
  52. #define CM_AUTOIDLE1 CM_AUTOIDLE
  53. #define CM_AUTOIDLE2 0x0034
  54. #define CM_AUTOIDLE3 0x0038
  55. #define CM_CLKSEL 0x0040
  56. #define CM_CLKSEL1 CM_CLKSEL
  57. #define CM_CLKSEL2 0x0044
  58. #define OMAP2_CM_CLKSTCTRL 0x0048
  59. /* OMAP2-specific register offsets */
  60. #define OMAP24XX_CM_FCLKEN2 0x0004
  61. #define OMAP24XX_CM_ICLKEN4 0x001c
  62. #define OMAP24XX_CM_AUTOIDLE4 0x003c
  63. #define OMAP2430_CM_IDLEST3 0x0028
  64. /* OMAP3-specific register offsets */
  65. #define OMAP3430_CM_CLKEN_PLL 0x0004
  66. #define OMAP3430ES2_CM_CLKEN2 0x0004
  67. #define OMAP3430ES2_CM_FCLKEN3 0x0008
  68. #define OMAP3430_CM_IDLEST_PLL CM_IDLEST2
  69. #define OMAP3430_CM_AUTOIDLE_PLL CM_AUTOIDLE2
  70. #define OMAP3430ES2_CM_AUTOIDLE2_PLL CM_AUTOIDLE2
  71. #define OMAP3430_CM_CLKSEL1 CM_CLKSEL
  72. #define OMAP3430_CM_CLKSEL1_PLL CM_CLKSEL
  73. #define OMAP3430_CM_CLKSEL2_PLL CM_CLKSEL2
  74. #define OMAP3430_CM_SLEEPDEP CM_CLKSEL2
  75. #define OMAP3430_CM_CLKSEL3 OMAP2_CM_CLKSTCTRL
  76. #define OMAP3430_CM_CLKSTST 0x004c
  77. #define OMAP3430ES2_CM_CLKSEL4 0x004c
  78. #define OMAP3430ES2_CM_CLKSEL5 0x0050
  79. #define OMAP3430_CM_CLKSEL2_EMU 0x0050
  80. #define OMAP3430_CM_CLKSEL3_EMU 0x0054
  81. /* CM_IDLEST bit field values to indicate deasserted IdleReq */
  82. #define OMAP24XX_CM_IDLEST_VAL 0
  83. #define OMAP34XX_CM_IDLEST_VAL 1
  84. /* Clock management domain register get/set */
  85. #ifndef __ASSEMBLER__
  86. extern u32 omap2_cm_read_mod_reg(s16 module, u16 idx);
  87. extern void omap2_cm_write_mod_reg(u32 val, s16 module, u16 idx);
  88. extern u32 omap2_cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx);
  89. extern int omap2_cm_wait_module_ready(s16 prcm_mod, u8 idlest_id,
  90. u8 idlest_shift);
  91. extern u32 omap2_cm_set_mod_reg_bits(u32 bits, s16 module, s16 idx);
  92. extern u32 omap2_cm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx);
  93. extern bool omap2_cm_is_clkdm_in_hwsup(s16 module, u32 mask);
  94. extern void omap2xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask);
  95. extern void omap2xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask);
  96. extern void omap3xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask);
  97. extern void omap3xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask);
  98. extern void omap3xxx_cm_clkdm_force_sleep(s16 module, u32 mask);
  99. extern void omap3xxx_cm_clkdm_force_wakeup(s16 module, u32 mask);
  100. extern void omap2xxx_cm_set_dpll_disable_autoidle(void);
  101. extern void omap2xxx_cm_set_dpll_auto_low_power_stop(void);
  102. extern void omap2xxx_cm_set_apll54_disable_autoidle(void);
  103. extern void omap2xxx_cm_set_apll54_auto_low_power_stop(void);
  104. extern void omap2xxx_cm_set_apll96_disable_autoidle(void);
  105. extern void omap2xxx_cm_set_apll96_auto_low_power_stop(void);
  106. #endif
  107. /* CM register bits shared between 24XX and 3430 */
  108. /* CM_CLKSEL_GFX */
  109. #define OMAP_CLKSEL_GFX_SHIFT 0
  110. #define OMAP_CLKSEL_GFX_MASK (0x7 << 0)
  111. /* CM_ICLKEN_GFX */
  112. #define OMAP_EN_GFX_SHIFT 0
  113. #define OMAP_EN_GFX_MASK (1 << 0)
  114. /* CM_IDLEST_GFX */
  115. #define OMAP_ST_GFX_MASK (1 << 0)
  116. /* Function prototypes */
  117. # ifndef __ASSEMBLER__
  118. extern void omap3_cm_save_context(void);
  119. extern void omap3_cm_restore_context(void);
  120. # endif
  121. #endif