cm2xxx_3xxx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540
  1. /*
  2. * OMAP2/3 CM module functions
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Paul Walmsley
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/types.h>
  13. #include <linux/delay.h>
  14. #include <linux/spinlock.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/io.h>
  19. #include <plat/common.h>
  20. #include "cm.h"
  21. #include "cm2xxx_3xxx.h"
  22. #include "cm-regbits-24xx.h"
  23. #include "cm-regbits-34xx.h"
  24. /* CM_AUTOIDLE_PLL.AUTO_* bit values for DPLLs */
  25. #define DPLL_AUTOIDLE_DISABLE 0x0
  26. #define OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP 0x3
  27. /* CM_AUTOIDLE_PLL.AUTO_* bit values for APLLs (OMAP2xxx only) */
  28. #define OMAP2XXX_APLL_AUTOIDLE_DISABLE 0x0
  29. #define OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP 0x3
  30. static const u8 cm_idlest_offs[] = {
  31. CM_IDLEST1, CM_IDLEST2, OMAP2430_CM_IDLEST3
  32. };
  33. u32 omap2_cm_read_mod_reg(s16 module, u16 idx)
  34. {
  35. return __raw_readl(cm_base + module + idx);
  36. }
  37. void omap2_cm_write_mod_reg(u32 val, s16 module, u16 idx)
  38. {
  39. __raw_writel(val, cm_base + module + idx);
  40. }
  41. /* Read-modify-write a register in a CM module. Caller must lock */
  42. u32 omap2_cm_rmw_mod_reg_bits(u32 mask, u32 bits, s16 module, s16 idx)
  43. {
  44. u32 v;
  45. v = omap2_cm_read_mod_reg(module, idx);
  46. v &= ~mask;
  47. v |= bits;
  48. omap2_cm_write_mod_reg(v, module, idx);
  49. return v;
  50. }
  51. u32 omap2_cm_set_mod_reg_bits(u32 bits, s16 module, s16 idx)
  52. {
  53. return omap2_cm_rmw_mod_reg_bits(bits, bits, module, idx);
  54. }
  55. u32 omap2_cm_clear_mod_reg_bits(u32 bits, s16 module, s16 idx)
  56. {
  57. return omap2_cm_rmw_mod_reg_bits(bits, 0x0, module, idx);
  58. }
  59. /*
  60. *
  61. */
  62. static void _write_clktrctrl(u8 c, s16 module, u32 mask)
  63. {
  64. u32 v;
  65. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  66. v &= ~mask;
  67. v |= c << __ffs(mask);
  68. omap2_cm_write_mod_reg(v, module, OMAP2_CM_CLKSTCTRL);
  69. }
  70. bool omap2_cm_is_clkdm_in_hwsup(s16 module, u32 mask)
  71. {
  72. u32 v;
  73. bool ret = 0;
  74. BUG_ON(!cpu_is_omap24xx() && !cpu_is_omap34xx());
  75. v = omap2_cm_read_mod_reg(module, OMAP2_CM_CLKSTCTRL);
  76. v &= mask;
  77. v >>= __ffs(mask);
  78. if (cpu_is_omap24xx())
  79. ret = (v == OMAP24XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
  80. else
  81. ret = (v == OMAP34XX_CLKSTCTRL_ENABLE_AUTO) ? 1 : 0;
  82. return ret;
  83. }
  84. void omap2xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
  85. {
  86. _write_clktrctrl(OMAP24XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
  87. }
  88. void omap2xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
  89. {
  90. _write_clktrctrl(OMAP24XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
  91. }
  92. void omap3xxx_cm_clkdm_enable_hwsup(s16 module, u32 mask)
  93. {
  94. _write_clktrctrl(OMAP34XX_CLKSTCTRL_ENABLE_AUTO, module, mask);
  95. }
  96. void omap3xxx_cm_clkdm_disable_hwsup(s16 module, u32 mask)
  97. {
  98. _write_clktrctrl(OMAP34XX_CLKSTCTRL_DISABLE_AUTO, module, mask);
  99. }
  100. void omap3xxx_cm_clkdm_force_sleep(s16 module, u32 mask)
  101. {
  102. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_SLEEP, module, mask);
  103. }
  104. void omap3xxx_cm_clkdm_force_wakeup(s16 module, u32 mask)
  105. {
  106. _write_clktrctrl(OMAP34XX_CLKSTCTRL_FORCE_WAKEUP, module, mask);
  107. }
  108. /*
  109. * DPLL autoidle control
  110. */
  111. static void _omap2xxx_set_dpll_autoidle(u8 m)
  112. {
  113. u32 v;
  114. v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  115. v &= ~OMAP24XX_AUTO_DPLL_MASK;
  116. v |= m << OMAP24XX_AUTO_DPLL_SHIFT;
  117. omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE);
  118. }
  119. void omap2xxx_cm_set_dpll_disable_autoidle(void)
  120. {
  121. _omap2xxx_set_dpll_autoidle(OMAP2XXX_DPLL_AUTOIDLE_LOW_POWER_STOP);
  122. }
  123. void omap2xxx_cm_set_dpll_auto_low_power_stop(void)
  124. {
  125. _omap2xxx_set_dpll_autoidle(DPLL_AUTOIDLE_DISABLE);
  126. }
  127. /*
  128. * APLL autoidle control
  129. */
  130. static void _omap2xxx_set_apll_autoidle(u8 m, u32 mask)
  131. {
  132. u32 v;
  133. v = omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE);
  134. v &= ~mask;
  135. v |= m << __ffs(mask);
  136. omap2_cm_write_mod_reg(v, PLL_MOD, CM_AUTOIDLE);
  137. }
  138. void omap2xxx_cm_set_apll54_disable_autoidle(void)
  139. {
  140. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP,
  141. OMAP24XX_AUTO_54M_MASK);
  142. }
  143. void omap2xxx_cm_set_apll54_auto_low_power_stop(void)
  144. {
  145. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE,
  146. OMAP24XX_AUTO_54M_MASK);
  147. }
  148. void omap2xxx_cm_set_apll96_disable_autoidle(void)
  149. {
  150. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_LOW_POWER_STOP,
  151. OMAP24XX_AUTO_96M_MASK);
  152. }
  153. void omap2xxx_cm_set_apll96_auto_low_power_stop(void)
  154. {
  155. _omap2xxx_set_apll_autoidle(OMAP2XXX_APLL_AUTOIDLE_DISABLE,
  156. OMAP24XX_AUTO_96M_MASK);
  157. }
  158. /*
  159. *
  160. */
  161. /**
  162. * omap2_cm_wait_idlest_ready - wait for a module to leave idle or standby
  163. * @prcm_mod: PRCM module offset
  164. * @idlest_id: CM_IDLESTx register ID (i.e., x = 1, 2, 3)
  165. * @idlest_shift: shift of the bit in the CM_IDLEST* register to check
  166. *
  167. * XXX document
  168. */
  169. int omap2_cm_wait_module_ready(s16 prcm_mod, u8 idlest_id, u8 idlest_shift)
  170. {
  171. int ena = 0, i = 0;
  172. u8 cm_idlest_reg;
  173. u32 mask;
  174. if (!idlest_id || (idlest_id > ARRAY_SIZE(cm_idlest_offs)))
  175. return -EINVAL;
  176. cm_idlest_reg = cm_idlest_offs[idlest_id - 1];
  177. mask = 1 << idlest_shift;
  178. if (cpu_is_omap24xx())
  179. ena = mask;
  180. else if (cpu_is_omap34xx())
  181. ena = 0;
  182. else
  183. BUG();
  184. omap_test_timeout(((omap2_cm_read_mod_reg(prcm_mod, cm_idlest_reg) & mask) == ena),
  185. MAX_MODULE_READY_TIME, i);
  186. return (i < MAX_MODULE_READY_TIME) ? 0 : -EBUSY;
  187. }
  188. /*
  189. * Context save/restore code - OMAP3 only
  190. */
  191. #ifdef CONFIG_ARCH_OMAP3
  192. struct omap3_cm_regs {
  193. u32 iva2_cm_clksel1;
  194. u32 iva2_cm_clksel2;
  195. u32 cm_sysconfig;
  196. u32 sgx_cm_clksel;
  197. u32 dss_cm_clksel;
  198. u32 cam_cm_clksel;
  199. u32 per_cm_clksel;
  200. u32 emu_cm_clksel;
  201. u32 emu_cm_clkstctrl;
  202. u32 pll_cm_autoidle2;
  203. u32 pll_cm_clksel4;
  204. u32 pll_cm_clksel5;
  205. u32 pll_cm_clken2;
  206. u32 cm_polctrl;
  207. u32 iva2_cm_fclken;
  208. u32 iva2_cm_clken_pll;
  209. u32 core_cm_fclken1;
  210. u32 core_cm_fclken3;
  211. u32 sgx_cm_fclken;
  212. u32 wkup_cm_fclken;
  213. u32 dss_cm_fclken;
  214. u32 cam_cm_fclken;
  215. u32 per_cm_fclken;
  216. u32 usbhost_cm_fclken;
  217. u32 core_cm_iclken1;
  218. u32 core_cm_iclken2;
  219. u32 core_cm_iclken3;
  220. u32 sgx_cm_iclken;
  221. u32 wkup_cm_iclken;
  222. u32 dss_cm_iclken;
  223. u32 cam_cm_iclken;
  224. u32 per_cm_iclken;
  225. u32 usbhost_cm_iclken;
  226. u32 iva2_cm_autoidle2;
  227. u32 mpu_cm_autoidle2;
  228. u32 iva2_cm_clkstctrl;
  229. u32 mpu_cm_clkstctrl;
  230. u32 core_cm_clkstctrl;
  231. u32 sgx_cm_clkstctrl;
  232. u32 dss_cm_clkstctrl;
  233. u32 cam_cm_clkstctrl;
  234. u32 per_cm_clkstctrl;
  235. u32 neon_cm_clkstctrl;
  236. u32 usbhost_cm_clkstctrl;
  237. u32 core_cm_autoidle1;
  238. u32 core_cm_autoidle2;
  239. u32 core_cm_autoidle3;
  240. u32 wkup_cm_autoidle;
  241. u32 dss_cm_autoidle;
  242. u32 cam_cm_autoidle;
  243. u32 per_cm_autoidle;
  244. u32 usbhost_cm_autoidle;
  245. u32 sgx_cm_sleepdep;
  246. u32 dss_cm_sleepdep;
  247. u32 cam_cm_sleepdep;
  248. u32 per_cm_sleepdep;
  249. u32 usbhost_cm_sleepdep;
  250. u32 cm_clkout_ctrl;
  251. };
  252. static struct omap3_cm_regs cm_context;
  253. void omap3_cm_save_context(void)
  254. {
  255. cm_context.iva2_cm_clksel1 =
  256. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL1);
  257. cm_context.iva2_cm_clksel2 =
  258. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_CLKSEL2);
  259. cm_context.cm_sysconfig = __raw_readl(OMAP3430_CM_SYSCONFIG);
  260. cm_context.sgx_cm_clksel =
  261. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_CLKSEL);
  262. cm_context.dss_cm_clksel =
  263. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_CLKSEL);
  264. cm_context.cam_cm_clksel =
  265. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_CLKSEL);
  266. cm_context.per_cm_clksel =
  267. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_CLKSEL);
  268. cm_context.emu_cm_clksel =
  269. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, CM_CLKSEL1);
  270. cm_context.emu_cm_clkstctrl =
  271. omap2_cm_read_mod_reg(OMAP3430_EMU_MOD, OMAP2_CM_CLKSTCTRL);
  272. cm_context.pll_cm_autoidle2 =
  273. omap2_cm_read_mod_reg(PLL_MOD, CM_AUTOIDLE2);
  274. cm_context.pll_cm_clksel4 =
  275. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL4);
  276. cm_context.pll_cm_clksel5 =
  277. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKSEL5);
  278. cm_context.pll_cm_clken2 =
  279. omap2_cm_read_mod_reg(PLL_MOD, OMAP3430ES2_CM_CLKEN2);
  280. cm_context.cm_polctrl = __raw_readl(OMAP3430_CM_POLCTRL);
  281. cm_context.iva2_cm_fclken =
  282. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_FCLKEN);
  283. cm_context.iva2_cm_clken_pll =
  284. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKEN_PLL);
  285. cm_context.core_cm_fclken1 =
  286. omap2_cm_read_mod_reg(CORE_MOD, CM_FCLKEN1);
  287. cm_context.core_cm_fclken3 =
  288. omap2_cm_read_mod_reg(CORE_MOD, OMAP3430ES2_CM_FCLKEN3);
  289. cm_context.sgx_cm_fclken =
  290. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_FCLKEN);
  291. cm_context.wkup_cm_fclken =
  292. omap2_cm_read_mod_reg(WKUP_MOD, CM_FCLKEN);
  293. cm_context.dss_cm_fclken =
  294. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_FCLKEN);
  295. cm_context.cam_cm_fclken =
  296. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_FCLKEN);
  297. cm_context.per_cm_fclken =
  298. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_FCLKEN);
  299. cm_context.usbhost_cm_fclken =
  300. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  301. cm_context.core_cm_iclken1 =
  302. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN1);
  303. cm_context.core_cm_iclken2 =
  304. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN2);
  305. cm_context.core_cm_iclken3 =
  306. omap2_cm_read_mod_reg(CORE_MOD, CM_ICLKEN3);
  307. cm_context.sgx_cm_iclken =
  308. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, CM_ICLKEN);
  309. cm_context.wkup_cm_iclken =
  310. omap2_cm_read_mod_reg(WKUP_MOD, CM_ICLKEN);
  311. cm_context.dss_cm_iclken =
  312. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_ICLKEN);
  313. cm_context.cam_cm_iclken =
  314. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_ICLKEN);
  315. cm_context.per_cm_iclken =
  316. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_ICLKEN);
  317. cm_context.usbhost_cm_iclken =
  318. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  319. cm_context.iva2_cm_autoidle2 =
  320. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
  321. cm_context.mpu_cm_autoidle2 =
  322. omap2_cm_read_mod_reg(MPU_MOD, CM_AUTOIDLE2);
  323. cm_context.iva2_cm_clkstctrl =
  324. omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP2_CM_CLKSTCTRL);
  325. cm_context.mpu_cm_clkstctrl =
  326. omap2_cm_read_mod_reg(MPU_MOD, OMAP2_CM_CLKSTCTRL);
  327. cm_context.core_cm_clkstctrl =
  328. omap2_cm_read_mod_reg(CORE_MOD, OMAP2_CM_CLKSTCTRL);
  329. cm_context.sgx_cm_clkstctrl =
  330. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD, OMAP2_CM_CLKSTCTRL);
  331. cm_context.dss_cm_clkstctrl =
  332. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP2_CM_CLKSTCTRL);
  333. cm_context.cam_cm_clkstctrl =
  334. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP2_CM_CLKSTCTRL);
  335. cm_context.per_cm_clkstctrl =
  336. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP2_CM_CLKSTCTRL);
  337. cm_context.neon_cm_clkstctrl =
  338. omap2_cm_read_mod_reg(OMAP3430_NEON_MOD, OMAP2_CM_CLKSTCTRL);
  339. cm_context.usbhost_cm_clkstctrl =
  340. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  341. OMAP2_CM_CLKSTCTRL);
  342. cm_context.core_cm_autoidle1 =
  343. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE1);
  344. cm_context.core_cm_autoidle2 =
  345. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE2);
  346. cm_context.core_cm_autoidle3 =
  347. omap2_cm_read_mod_reg(CORE_MOD, CM_AUTOIDLE3);
  348. cm_context.wkup_cm_autoidle =
  349. omap2_cm_read_mod_reg(WKUP_MOD, CM_AUTOIDLE);
  350. cm_context.dss_cm_autoidle =
  351. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, CM_AUTOIDLE);
  352. cm_context.cam_cm_autoidle =
  353. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, CM_AUTOIDLE);
  354. cm_context.per_cm_autoidle =
  355. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  356. cm_context.usbhost_cm_autoidle =
  357. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  358. cm_context.sgx_cm_sleepdep =
  359. omap2_cm_read_mod_reg(OMAP3430ES2_SGX_MOD,
  360. OMAP3430_CM_SLEEPDEP);
  361. cm_context.dss_cm_sleepdep =
  362. omap2_cm_read_mod_reg(OMAP3430_DSS_MOD, OMAP3430_CM_SLEEPDEP);
  363. cm_context.cam_cm_sleepdep =
  364. omap2_cm_read_mod_reg(OMAP3430_CAM_MOD, OMAP3430_CM_SLEEPDEP);
  365. cm_context.per_cm_sleepdep =
  366. omap2_cm_read_mod_reg(OMAP3430_PER_MOD, OMAP3430_CM_SLEEPDEP);
  367. cm_context.usbhost_cm_sleepdep =
  368. omap2_cm_read_mod_reg(OMAP3430ES2_USBHOST_MOD,
  369. OMAP3430_CM_SLEEPDEP);
  370. cm_context.cm_clkout_ctrl =
  371. omap2_cm_read_mod_reg(OMAP3430_CCR_MOD,
  372. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  373. }
  374. void omap3_cm_restore_context(void)
  375. {
  376. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel1, OMAP3430_IVA2_MOD,
  377. CM_CLKSEL1);
  378. omap2_cm_write_mod_reg(cm_context.iva2_cm_clksel2, OMAP3430_IVA2_MOD,
  379. CM_CLKSEL2);
  380. __raw_writel(cm_context.cm_sysconfig, OMAP3430_CM_SYSCONFIG);
  381. omap2_cm_write_mod_reg(cm_context.sgx_cm_clksel, OMAP3430ES2_SGX_MOD,
  382. CM_CLKSEL);
  383. omap2_cm_write_mod_reg(cm_context.dss_cm_clksel, OMAP3430_DSS_MOD,
  384. CM_CLKSEL);
  385. omap2_cm_write_mod_reg(cm_context.cam_cm_clksel, OMAP3430_CAM_MOD,
  386. CM_CLKSEL);
  387. omap2_cm_write_mod_reg(cm_context.per_cm_clksel, OMAP3430_PER_MOD,
  388. CM_CLKSEL);
  389. omap2_cm_write_mod_reg(cm_context.emu_cm_clksel, OMAP3430_EMU_MOD,
  390. CM_CLKSEL1);
  391. omap2_cm_write_mod_reg(cm_context.emu_cm_clkstctrl, OMAP3430_EMU_MOD,
  392. OMAP2_CM_CLKSTCTRL);
  393. omap2_cm_write_mod_reg(cm_context.pll_cm_autoidle2, PLL_MOD,
  394. CM_AUTOIDLE2);
  395. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel4, PLL_MOD,
  396. OMAP3430ES2_CM_CLKSEL4);
  397. omap2_cm_write_mod_reg(cm_context.pll_cm_clksel5, PLL_MOD,
  398. OMAP3430ES2_CM_CLKSEL5);
  399. omap2_cm_write_mod_reg(cm_context.pll_cm_clken2, PLL_MOD,
  400. OMAP3430ES2_CM_CLKEN2);
  401. __raw_writel(cm_context.cm_polctrl, OMAP3430_CM_POLCTRL);
  402. omap2_cm_write_mod_reg(cm_context.iva2_cm_fclken, OMAP3430_IVA2_MOD,
  403. CM_FCLKEN);
  404. omap2_cm_write_mod_reg(cm_context.iva2_cm_clken_pll, OMAP3430_IVA2_MOD,
  405. OMAP3430_CM_CLKEN_PLL);
  406. omap2_cm_write_mod_reg(cm_context.core_cm_fclken1, CORE_MOD,
  407. CM_FCLKEN1);
  408. omap2_cm_write_mod_reg(cm_context.core_cm_fclken3, CORE_MOD,
  409. OMAP3430ES2_CM_FCLKEN3);
  410. omap2_cm_write_mod_reg(cm_context.sgx_cm_fclken, OMAP3430ES2_SGX_MOD,
  411. CM_FCLKEN);
  412. omap2_cm_write_mod_reg(cm_context.wkup_cm_fclken, WKUP_MOD, CM_FCLKEN);
  413. omap2_cm_write_mod_reg(cm_context.dss_cm_fclken, OMAP3430_DSS_MOD,
  414. CM_FCLKEN);
  415. omap2_cm_write_mod_reg(cm_context.cam_cm_fclken, OMAP3430_CAM_MOD,
  416. CM_FCLKEN);
  417. omap2_cm_write_mod_reg(cm_context.per_cm_fclken, OMAP3430_PER_MOD,
  418. CM_FCLKEN);
  419. omap2_cm_write_mod_reg(cm_context.usbhost_cm_fclken,
  420. OMAP3430ES2_USBHOST_MOD, CM_FCLKEN);
  421. omap2_cm_write_mod_reg(cm_context.core_cm_iclken1, CORE_MOD,
  422. CM_ICLKEN1);
  423. omap2_cm_write_mod_reg(cm_context.core_cm_iclken2, CORE_MOD,
  424. CM_ICLKEN2);
  425. omap2_cm_write_mod_reg(cm_context.core_cm_iclken3, CORE_MOD,
  426. CM_ICLKEN3);
  427. omap2_cm_write_mod_reg(cm_context.sgx_cm_iclken, OMAP3430ES2_SGX_MOD,
  428. CM_ICLKEN);
  429. omap2_cm_write_mod_reg(cm_context.wkup_cm_iclken, WKUP_MOD, CM_ICLKEN);
  430. omap2_cm_write_mod_reg(cm_context.dss_cm_iclken, OMAP3430_DSS_MOD,
  431. CM_ICLKEN);
  432. omap2_cm_write_mod_reg(cm_context.cam_cm_iclken, OMAP3430_CAM_MOD,
  433. CM_ICLKEN);
  434. omap2_cm_write_mod_reg(cm_context.per_cm_iclken, OMAP3430_PER_MOD,
  435. CM_ICLKEN);
  436. omap2_cm_write_mod_reg(cm_context.usbhost_cm_iclken,
  437. OMAP3430ES2_USBHOST_MOD, CM_ICLKEN);
  438. omap2_cm_write_mod_reg(cm_context.iva2_cm_autoidle2, OMAP3430_IVA2_MOD,
  439. CM_AUTOIDLE2);
  440. omap2_cm_write_mod_reg(cm_context.mpu_cm_autoidle2, MPU_MOD,
  441. CM_AUTOIDLE2);
  442. omap2_cm_write_mod_reg(cm_context.iva2_cm_clkstctrl, OMAP3430_IVA2_MOD,
  443. OMAP2_CM_CLKSTCTRL);
  444. omap2_cm_write_mod_reg(cm_context.mpu_cm_clkstctrl, MPU_MOD,
  445. OMAP2_CM_CLKSTCTRL);
  446. omap2_cm_write_mod_reg(cm_context.core_cm_clkstctrl, CORE_MOD,
  447. OMAP2_CM_CLKSTCTRL);
  448. omap2_cm_write_mod_reg(cm_context.sgx_cm_clkstctrl, OMAP3430ES2_SGX_MOD,
  449. OMAP2_CM_CLKSTCTRL);
  450. omap2_cm_write_mod_reg(cm_context.dss_cm_clkstctrl, OMAP3430_DSS_MOD,
  451. OMAP2_CM_CLKSTCTRL);
  452. omap2_cm_write_mod_reg(cm_context.cam_cm_clkstctrl, OMAP3430_CAM_MOD,
  453. OMAP2_CM_CLKSTCTRL);
  454. omap2_cm_write_mod_reg(cm_context.per_cm_clkstctrl, OMAP3430_PER_MOD,
  455. OMAP2_CM_CLKSTCTRL);
  456. omap2_cm_write_mod_reg(cm_context.neon_cm_clkstctrl, OMAP3430_NEON_MOD,
  457. OMAP2_CM_CLKSTCTRL);
  458. omap2_cm_write_mod_reg(cm_context.usbhost_cm_clkstctrl,
  459. OMAP3430ES2_USBHOST_MOD, OMAP2_CM_CLKSTCTRL);
  460. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle1, CORE_MOD,
  461. CM_AUTOIDLE1);
  462. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle2, CORE_MOD,
  463. CM_AUTOIDLE2);
  464. omap2_cm_write_mod_reg(cm_context.core_cm_autoidle3, CORE_MOD,
  465. CM_AUTOIDLE3);
  466. omap2_cm_write_mod_reg(cm_context.wkup_cm_autoidle, WKUP_MOD,
  467. CM_AUTOIDLE);
  468. omap2_cm_write_mod_reg(cm_context.dss_cm_autoidle, OMAP3430_DSS_MOD,
  469. CM_AUTOIDLE);
  470. omap2_cm_write_mod_reg(cm_context.cam_cm_autoidle, OMAP3430_CAM_MOD,
  471. CM_AUTOIDLE);
  472. omap2_cm_write_mod_reg(cm_context.per_cm_autoidle, OMAP3430_PER_MOD,
  473. CM_AUTOIDLE);
  474. omap2_cm_write_mod_reg(cm_context.usbhost_cm_autoidle,
  475. OMAP3430ES2_USBHOST_MOD, CM_AUTOIDLE);
  476. omap2_cm_write_mod_reg(cm_context.sgx_cm_sleepdep, OMAP3430ES2_SGX_MOD,
  477. OMAP3430_CM_SLEEPDEP);
  478. omap2_cm_write_mod_reg(cm_context.dss_cm_sleepdep, OMAP3430_DSS_MOD,
  479. OMAP3430_CM_SLEEPDEP);
  480. omap2_cm_write_mod_reg(cm_context.cam_cm_sleepdep, OMAP3430_CAM_MOD,
  481. OMAP3430_CM_SLEEPDEP);
  482. omap2_cm_write_mod_reg(cm_context.per_cm_sleepdep, OMAP3430_PER_MOD,
  483. OMAP3430_CM_SLEEPDEP);
  484. omap2_cm_write_mod_reg(cm_context.usbhost_cm_sleepdep,
  485. OMAP3430ES2_USBHOST_MOD, OMAP3430_CM_SLEEPDEP);
  486. omap2_cm_write_mod_reg(cm_context.cm_clkout_ctrl, OMAP3430_CCR_MOD,
  487. OMAP3_CM_CLKOUT_CTRL_OFFSET);
  488. }
  489. #endif