cm-regbits-44xx.h 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524
  1. /*
  2. * OMAP44xx Clock Management register bits
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. */
  21. #ifndef __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
  22. #define __ARCH_ARM_MACH_OMAP2_CM_REGBITS_44XX_H
  23. /*
  24. * Used by CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP,
  25. * CM_TESLA_DYNAMICDEP
  26. */
  27. #define OMAP4430_ABE_DYNDEP_SHIFT 3
  28. #define OMAP4430_ABE_DYNDEP_MASK (1 << 3)
  29. /*
  30. * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
  31. * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
  32. * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  33. */
  34. #define OMAP4430_ABE_STATDEP_SHIFT 3
  35. #define OMAP4430_ABE_STATDEP_MASK (1 << 3)
  36. /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
  37. #define OMAP4430_ALWONCORE_DYNDEP_SHIFT 16
  38. #define OMAP4430_ALWONCORE_DYNDEP_MASK (1 << 16)
  39. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
  40. #define OMAP4430_ALWONCORE_STATDEP_SHIFT 16
  41. #define OMAP4430_ALWONCORE_STATDEP_MASK (1 << 16)
  42. /*
  43. * Used by CM_AUTOIDLE_DPLL_ABE, CM_AUTOIDLE_DPLL_CORE,
  44. * CM_AUTOIDLE_DPLL_CORE_RESTORE, CM_AUTOIDLE_DPLL_DDRPHY,
  45. * CM_AUTOIDLE_DPLL_IVA, CM_AUTOIDLE_DPLL_MPU, CM_AUTOIDLE_DPLL_PER,
  46. * CM_AUTOIDLE_DPLL_UNIPRO, CM_AUTOIDLE_DPLL_USB
  47. */
  48. #define OMAP4430_AUTO_DPLL_MODE_SHIFT 0
  49. #define OMAP4430_AUTO_DPLL_MODE_MASK (0x7 << 0)
  50. /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
  51. #define OMAP4430_CEFUSE_DYNDEP_SHIFT 17
  52. #define OMAP4430_CEFUSE_DYNDEP_MASK (1 << 17)
  53. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_TESLA_STATICDEP */
  54. #define OMAP4430_CEFUSE_STATDEP_SHIFT 17
  55. #define OMAP4430_CEFUSE_STATDEP_MASK (1 << 17)
  56. /* Used by CM1_ABE_CLKSTCTRL */
  57. #define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_SHIFT 13
  58. #define OMAP4430_CLKACTIVITY_ABE_24M_GFCLK_MASK (1 << 13)
  59. /* Used by CM1_ABE_CLKSTCTRL */
  60. #define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_SHIFT 12
  61. #define OMAP4430_CLKACTIVITY_ABE_ALWON_32K_CLK_MASK (1 << 12)
  62. /* Used by CM_WKUP_CLKSTCTRL */
  63. #define OMAP4430_CLKACTIVITY_ABE_LP_CLK_SHIFT 9
  64. #define OMAP4430_CLKACTIVITY_ABE_LP_CLK_MASK (1 << 9)
  65. /* Used by CM1_ABE_CLKSTCTRL */
  66. #define OMAP4430_CLKACTIVITY_ABE_SYSCLK_SHIFT 11
  67. #define OMAP4430_CLKACTIVITY_ABE_SYSCLK_MASK (1 << 11)
  68. /* Used by CM1_ABE_CLKSTCTRL */
  69. #define OMAP4430_CLKACTIVITY_ABE_X2_CLK_SHIFT 8
  70. #define OMAP4430_CLKACTIVITY_ABE_X2_CLK_MASK (1 << 8)
  71. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  72. #define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_SHIFT 11
  73. #define OMAP4430_CLKACTIVITY_ASYNC_DLL_CLK_MASK (1 << 11)
  74. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  75. #define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_SHIFT 12
  76. #define OMAP4430_CLKACTIVITY_ASYNC_PHY1_CLK_MASK (1 << 12)
  77. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  78. #define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_SHIFT 13
  79. #define OMAP4430_CLKACTIVITY_ASYNC_PHY2_CLK_MASK (1 << 13)
  80. /* Used by CM_CAM_CLKSTCTRL */
  81. #define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_SHIFT 9
  82. #define OMAP4430_CLKACTIVITY_CAM_PHY_CTRL_GCLK_MASK (1 << 9)
  83. /* Used by CM_ALWON_CLKSTCTRL */
  84. #define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_SHIFT 12
  85. #define OMAP4430_CLKACTIVITY_CORE_ALWON_32K_GFCLK_MASK (1 << 12)
  86. /* Used by CM_EMU_CLKSTCTRL */
  87. #define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_SHIFT 9
  88. #define OMAP4430_CLKACTIVITY_CORE_DPLL_EMU_CLK_MASK (1 << 9)
  89. /* Used by CM_CEFUSE_CLKSTCTRL */
  90. #define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_SHIFT 9
  91. #define OMAP4430_CLKACTIVITY_CUST_EFUSE_SYS_CLK_MASK (1 << 9)
  92. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  93. #define OMAP4430_CLKACTIVITY_DLL_CLK_SHIFT 9
  94. #define OMAP4430_CLKACTIVITY_DLL_CLK_MASK (1 << 9)
  95. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  96. #define OMAP4430_CLKACTIVITY_DMT10_GFCLK_SHIFT 9
  97. #define OMAP4430_CLKACTIVITY_DMT10_GFCLK_MASK (1 << 9)
  98. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  99. #define OMAP4430_CLKACTIVITY_DMT11_GFCLK_SHIFT 10
  100. #define OMAP4430_CLKACTIVITY_DMT11_GFCLK_MASK (1 << 10)
  101. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  102. #define OMAP4430_CLKACTIVITY_DMT2_GFCLK_SHIFT 11
  103. #define OMAP4430_CLKACTIVITY_DMT2_GFCLK_MASK (1 << 11)
  104. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  105. #define OMAP4430_CLKACTIVITY_DMT3_GFCLK_SHIFT 12
  106. #define OMAP4430_CLKACTIVITY_DMT3_GFCLK_MASK (1 << 12)
  107. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  108. #define OMAP4430_CLKACTIVITY_DMT4_GFCLK_SHIFT 13
  109. #define OMAP4430_CLKACTIVITY_DMT4_GFCLK_MASK (1 << 13)
  110. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  111. #define OMAP4430_CLKACTIVITY_DMT9_GFCLK_SHIFT 14
  112. #define OMAP4430_CLKACTIVITY_DMT9_GFCLK_MASK (1 << 14)
  113. /* Used by CM_DSS_CLKSTCTRL */
  114. #define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_SHIFT 10
  115. #define OMAP4430_CLKACTIVITY_DSS_ALWON_SYS_CLK_MASK (1 << 10)
  116. /* Used by CM_DSS_CLKSTCTRL */
  117. #define OMAP4430_CLKACTIVITY_DSS_FCLK_SHIFT 9
  118. #define OMAP4430_CLKACTIVITY_DSS_FCLK_MASK (1 << 9)
  119. /* Used by CM_DUCATI_CLKSTCTRL */
  120. #define OMAP4430_CLKACTIVITY_DUCATI_GCLK_SHIFT 8
  121. #define OMAP4430_CLKACTIVITY_DUCATI_GCLK_MASK (1 << 8)
  122. /* Used by CM_EMU_CLKSTCTRL */
  123. #define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_SHIFT 8
  124. #define OMAP4430_CLKACTIVITY_EMU_SYS_CLK_MASK (1 << 8)
  125. /* Used by CM_CAM_CLKSTCTRL */
  126. #define OMAP4430_CLKACTIVITY_FDIF_GFCLK_SHIFT 10
  127. #define OMAP4430_CLKACTIVITY_FDIF_GFCLK_MASK (1 << 10)
  128. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  129. #define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_SHIFT 15
  130. #define OMAP4430_CLKACTIVITY_FUNC_12M_GFCLK_MASK (1 << 15)
  131. /* Used by CM1_ABE_CLKSTCTRL */
  132. #define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_SHIFT 10
  133. #define OMAP4430_CLKACTIVITY_FUNC_24M_GFCLK_MASK (1 << 10)
  134. /* Used by CM_DSS_CLKSTCTRL */
  135. #define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_SHIFT 11
  136. #define OMAP4430_CLKACTIVITY_HDMI_PHY_48MHZ_GFCLK_MASK (1 << 11)
  137. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  138. #define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_SHIFT 20
  139. #define OMAP4430_CLKACTIVITY_HSIC_P1_480M_GFCLK_MASK (1 << 20)
  140. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  141. #define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_SHIFT 26
  142. #define OMAP4430_CLKACTIVITY_HSIC_P1_GFCLK_MASK (1 << 26)
  143. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  144. #define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_SHIFT 21
  145. #define OMAP4430_CLKACTIVITY_HSIC_P2_480M_GFCLK_MASK (1 << 21)
  146. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  147. #define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_SHIFT 27
  148. #define OMAP4430_CLKACTIVITY_HSIC_P2_GFCLK_MASK (1 << 27)
  149. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  150. #define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_SHIFT 13
  151. #define OMAP4430_CLKACTIVITY_INIT_48MC_GFCLK_MASK (1 << 13)
  152. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  153. #define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_SHIFT 12
  154. #define OMAP4430_CLKACTIVITY_INIT_48M_GFCLK_MASK (1 << 12)
  155. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  156. #define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_SHIFT 28
  157. #define OMAP4430_CLKACTIVITY_INIT_60M_P1_GFCLK_MASK (1 << 28)
  158. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  159. #define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_SHIFT 29
  160. #define OMAP4430_CLKACTIVITY_INIT_60M_P2_GFCLK_MASK (1 << 29)
  161. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  162. #define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_SHIFT 11
  163. #define OMAP4430_CLKACTIVITY_INIT_96M_GFCLK_MASK (1 << 11)
  164. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  165. #define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_SHIFT 16
  166. #define OMAP4430_CLKACTIVITY_INIT_HSI_GFCLK_MASK (1 << 16)
  167. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  168. #define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_SHIFT 17
  169. #define OMAP4430_CLKACTIVITY_INIT_HSMMC1_GFCLK_MASK (1 << 17)
  170. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  171. #define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_SHIFT 18
  172. #define OMAP4430_CLKACTIVITY_INIT_HSMMC2_GFCLK_MASK (1 << 18)
  173. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  174. #define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_SHIFT 19
  175. #define OMAP4430_CLKACTIVITY_INIT_HSMMC6_GFCLK_MASK (1 << 19)
  176. /* Used by CM_CAM_CLKSTCTRL */
  177. #define OMAP4430_CLKACTIVITY_ISS_GCLK_SHIFT 8
  178. #define OMAP4430_CLKACTIVITY_ISS_GCLK_MASK (1 << 8)
  179. /* Used by CM_IVAHD_CLKSTCTRL */
  180. #define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_SHIFT 8
  181. #define OMAP4430_CLKACTIVITY_IVAHD_ROOT_CLK_MASK (1 << 8)
  182. /* Used by CM_D2D_CLKSTCTRL */
  183. #define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_SHIFT 10
  184. #define OMAP4430_CLKACTIVITY_L3X2_D2D_GICLK_MASK (1 << 10)
  185. /* Used by CM_L3_1_CLKSTCTRL, CM_L3_1_CLKSTCTRL_RESTORE */
  186. #define OMAP4430_CLKACTIVITY_L3_1_GICLK_SHIFT 8
  187. #define OMAP4430_CLKACTIVITY_L3_1_GICLK_MASK (1 << 8)
  188. /* Used by CM_L3_2_CLKSTCTRL, CM_L3_2_CLKSTCTRL_RESTORE */
  189. #define OMAP4430_CLKACTIVITY_L3_2_GICLK_SHIFT 8
  190. #define OMAP4430_CLKACTIVITY_L3_2_GICLK_MASK (1 << 8)
  191. /* Used by CM_D2D_CLKSTCTRL */
  192. #define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_SHIFT 8
  193. #define OMAP4430_CLKACTIVITY_L3_D2D_GICLK_MASK (1 << 8)
  194. /* Used by CM_SDMA_CLKSTCTRL */
  195. #define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_SHIFT 8
  196. #define OMAP4430_CLKACTIVITY_L3_DMA_GICLK_MASK (1 << 8)
  197. /* Used by CM_DSS_CLKSTCTRL */
  198. #define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_SHIFT 8
  199. #define OMAP4430_CLKACTIVITY_L3_DSS_GICLK_MASK (1 << 8)
  200. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  201. #define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_SHIFT 8
  202. #define OMAP4430_CLKACTIVITY_L3_EMIF_GICLK_MASK (1 << 8)
  203. /* Used by CM_GFX_CLKSTCTRL */
  204. #define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_SHIFT 8
  205. #define OMAP4430_CLKACTIVITY_L3_GFX_GICLK_MASK (1 << 8)
  206. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  207. #define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_SHIFT 8
  208. #define OMAP4430_CLKACTIVITY_L3_INIT_GICLK_MASK (1 << 8)
  209. /* Used by CM_L3INSTR_CLKSTCTRL */
  210. #define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_SHIFT 8
  211. #define OMAP4430_CLKACTIVITY_L3_INSTR_GICLK_MASK (1 << 8)
  212. /* Used by CM_L4SEC_CLKSTCTRL */
  213. #define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_SHIFT 8
  214. #define OMAP4430_CLKACTIVITY_L3_SECURE_GICLK_MASK (1 << 8)
  215. /* Used by CM_ALWON_CLKSTCTRL */
  216. #define OMAP4430_CLKACTIVITY_L4_AO_ICLK_SHIFT 8
  217. #define OMAP4430_CLKACTIVITY_L4_AO_ICLK_MASK (1 << 8)
  218. /* Used by CM_CEFUSE_CLKSTCTRL */
  219. #define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_SHIFT 8
  220. #define OMAP4430_CLKACTIVITY_L4_CEFUSE_GICLK_MASK (1 << 8)
  221. /* Used by CM_L4CFG_CLKSTCTRL, CM_L4CFG_CLKSTCTRL_RESTORE */
  222. #define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_SHIFT 8
  223. #define OMAP4430_CLKACTIVITY_L4_CFG_GICLK_MASK (1 << 8)
  224. /* Used by CM_D2D_CLKSTCTRL */
  225. #define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_SHIFT 9
  226. #define OMAP4430_CLKACTIVITY_L4_D2D_GICLK_MASK (1 << 9)
  227. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  228. #define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_SHIFT 9
  229. #define OMAP4430_CLKACTIVITY_L4_INIT_GICLK_MASK (1 << 9)
  230. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  231. #define OMAP4430_CLKACTIVITY_L4_PER_GICLK_SHIFT 8
  232. #define OMAP4430_CLKACTIVITY_L4_PER_GICLK_MASK (1 << 8)
  233. /* Used by CM_L4SEC_CLKSTCTRL */
  234. #define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_SHIFT 9
  235. #define OMAP4430_CLKACTIVITY_L4_SECURE_GICLK_MASK (1 << 9)
  236. /* Used by CM_WKUP_CLKSTCTRL */
  237. #define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_SHIFT 12
  238. #define OMAP4430_CLKACTIVITY_L4_WKUP_GICLK_MASK (1 << 12)
  239. /* Used by CM_MPU_CLKSTCTRL, CM_MPU_CLKSTCTRL_RESTORE */
  240. #define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_SHIFT 8
  241. #define OMAP4430_CLKACTIVITY_MPU_DPLL_CLK_MASK (1 << 8)
  242. /* Used by CM1_ABE_CLKSTCTRL */
  243. #define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_SHIFT 9
  244. #define OMAP4430_CLKACTIVITY_OCP_ABE_GICLK_MASK (1 << 9)
  245. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  246. #define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_SHIFT 16
  247. #define OMAP4430_CLKACTIVITY_PER_24MC_GFCLK_MASK (1 << 16)
  248. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  249. #define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_SHIFT 17
  250. #define OMAP4430_CLKACTIVITY_PER_32K_GFCLK_MASK (1 << 17)
  251. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  252. #define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_SHIFT 18
  253. #define OMAP4430_CLKACTIVITY_PER_48M_GFCLK_MASK (1 << 18)
  254. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  255. #define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_SHIFT 19
  256. #define OMAP4430_CLKACTIVITY_PER_96M_GFCLK_MASK (1 << 19)
  257. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  258. #define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_SHIFT 25
  259. #define OMAP4430_CLKACTIVITY_PER_ABE_24M_GFCLK_MASK (1 << 25)
  260. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  261. #define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_SHIFT 20
  262. #define OMAP4430_CLKACTIVITY_PER_MCASP2_GFCLK_MASK (1 << 20)
  263. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  264. #define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_SHIFT 21
  265. #define OMAP4430_CLKACTIVITY_PER_MCASP3_GFCLK_MASK (1 << 21)
  266. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  267. #define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_SHIFT 22
  268. #define OMAP4430_CLKACTIVITY_PER_MCBSP4_GFCLK_MASK (1 << 22)
  269. /* Used by CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE */
  270. #define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_SHIFT 24
  271. #define OMAP4430_CLKACTIVITY_PER_SYS_GFCLK_MASK (1 << 24)
  272. /* Used by CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE */
  273. #define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_SHIFT 10
  274. #define OMAP4430_CLKACTIVITY_PHY_ROOT_CLK_MASK (1 << 10)
  275. /* Used by CM_GFX_CLKSTCTRL */
  276. #define OMAP4430_CLKACTIVITY_SGX_GFCLK_SHIFT 9
  277. #define OMAP4430_CLKACTIVITY_SGX_GFCLK_MASK (1 << 9)
  278. /* Used by CM_ALWON_CLKSTCTRL */
  279. #define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_SHIFT 11
  280. #define OMAP4430_CLKACTIVITY_SR_CORE_SYSCLK_MASK (1 << 11)
  281. /* Used by CM_ALWON_CLKSTCTRL */
  282. #define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_SHIFT 10
  283. #define OMAP4430_CLKACTIVITY_SR_IVA_SYSCLK_MASK (1 << 10)
  284. /* Used by CM_ALWON_CLKSTCTRL */
  285. #define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_SHIFT 9
  286. #define OMAP4430_CLKACTIVITY_SR_MPU_SYSCLK_MASK (1 << 9)
  287. /* Used by CM_WKUP_CLKSTCTRL */
  288. #define OMAP4430_CLKACTIVITY_SYS_CLK_SHIFT 8
  289. #define OMAP4430_CLKACTIVITY_SYS_CLK_MASK (1 << 8)
  290. /* Used by CM_TESLA_CLKSTCTRL */
  291. #define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_SHIFT 8
  292. #define OMAP4430_CLKACTIVITY_TESLA_ROOT_CLK_MASK (1 << 8)
  293. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  294. #define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_SHIFT 22
  295. #define OMAP4430_CLKACTIVITY_TLL_CH0_GFCLK_MASK (1 << 22)
  296. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  297. #define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_SHIFT 23
  298. #define OMAP4430_CLKACTIVITY_TLL_CH1_GFCLK_MASK (1 << 23)
  299. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  300. #define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_SHIFT 24
  301. #define OMAP4430_CLKACTIVITY_TLL_CH2_GFCLK_MASK (1 << 24)
  302. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  303. #define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_SHIFT 10
  304. #define OMAP4430_CLKACTIVITY_UNIPRO_DPLL_CLK_MASK (1 << 10)
  305. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  306. #define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_SHIFT 14
  307. #define OMAP4430_CLKACTIVITY_USB_DPLL_CLK_MASK (1 << 14)
  308. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  309. #define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_SHIFT 15
  310. #define OMAP4430_CLKACTIVITY_USB_DPLL_HS_CLK_MASK (1 << 15)
  311. /* Used by CM_WKUP_CLKSTCTRL */
  312. #define OMAP4430_CLKACTIVITY_USIM_GFCLK_SHIFT 10
  313. #define OMAP4430_CLKACTIVITY_USIM_GFCLK_MASK (1 << 10)
  314. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  315. #define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_SHIFT 30
  316. #define OMAP4430_CLKACTIVITY_UTMI_P3_GFCLK_MASK (1 << 30)
  317. /* Used by CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE */
  318. #define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_SHIFT 25
  319. #define OMAP4430_CLKACTIVITY_UTMI_ROOT_GFCLK_MASK (1 << 25)
  320. /* Used by CM_WKUP_CLKSTCTRL */
  321. #define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_SHIFT 11
  322. #define OMAP4430_CLKACTIVITY_WKUP_32K_GFCLK_MASK (1 << 11)
  323. /*
  324. * Used by CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL,
  325. * CM1_ABE_TIMER7_CLKCTRL, CM1_ABE_TIMER8_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL,
  326. * CM_L3INIT_MMC2_CLKCTRL, CM_L3INIT_MMC6_CLKCTRL, CM_L4PER_DMTIMER10_CLKCTRL,
  327. * CM_L4PER_DMTIMER11_CLKCTRL, CM_L4PER_DMTIMER2_CLKCTRL,
  328. * CM_L4PER_DMTIMER3_CLKCTRL, CM_L4PER_DMTIMER4_CLKCTRL,
  329. * CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL,
  330. * CM_WKUP_TIMER1_CLKCTRL
  331. */
  332. #define OMAP4430_CLKSEL_SHIFT 24
  333. #define OMAP4430_CLKSEL_MASK (1 << 24)
  334. /*
  335. * Renamed from CLKSEL Used by CM_ABE_DSS_SYS_CLKSEL, CM_ABE_PLL_REF_CLKSEL,
  336. * CM_L4_WKUP_CLKSEL, CM_CLKSEL_DUCATI_ISS_ROOT, CM_CLKSEL_USB_60MHZ
  337. */
  338. #define OMAP4430_CLKSEL_0_0_SHIFT 0
  339. #define OMAP4430_CLKSEL_0_0_MASK (1 << 0)
  340. /* Renamed from CLKSEL Used by CM_BYPCLK_DPLL_IVA, CM_BYPCLK_DPLL_MPU */
  341. #define OMAP4430_CLKSEL_0_1_SHIFT 0
  342. #define OMAP4430_CLKSEL_0_1_MASK (0x3 << 0)
  343. /* Renamed from CLKSEL Used by CM_L3INIT_HSI_CLKCTRL */
  344. #define OMAP4430_CLKSEL_24_25_SHIFT 24
  345. #define OMAP4430_CLKSEL_24_25_MASK (0x3 << 24)
  346. /* Used by CM_L3INIT_USB_OTG_CLKCTRL */
  347. #define OMAP4430_CLKSEL_60M_SHIFT 24
  348. #define OMAP4430_CLKSEL_60M_MASK (1 << 24)
  349. /* Used by CM1_ABE_AESS_CLKCTRL */
  350. #define OMAP4430_CLKSEL_AESS_FCLK_SHIFT 24
  351. #define OMAP4430_CLKSEL_AESS_FCLK_MASK (1 << 24)
  352. /* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
  353. #define OMAP4430_CLKSEL_CORE_SHIFT 0
  354. #define OMAP4430_CLKSEL_CORE_MASK (1 << 0)
  355. /*
  356. * Renamed from CLKSEL_CORE Used by CM_SHADOW_FREQ_CONFIG2_RESTORE,
  357. * CM_SHADOW_FREQ_CONFIG2
  358. */
  359. #define OMAP4430_CLKSEL_CORE_1_1_SHIFT 1
  360. #define OMAP4430_CLKSEL_CORE_1_1_MASK (1 << 1)
  361. /* Used by CM_WKUP_USIM_CLKCTRL */
  362. #define OMAP4430_CLKSEL_DIV_SHIFT 24
  363. #define OMAP4430_CLKSEL_DIV_MASK (1 << 24)
  364. /* Used by CM_CAM_FDIF_CLKCTRL */
  365. #define OMAP4430_CLKSEL_FCLK_SHIFT 24
  366. #define OMAP4430_CLKSEL_FCLK_MASK (0x3 << 24)
  367. /* Used by CM_L4PER_MCBSP4_CLKCTRL */
  368. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_SHIFT 25
  369. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK (1 << 25)
  370. /*
  371. * Renamed from CLKSEL_INTERNAL_SOURCE Used by CM1_ABE_DMIC_CLKCTRL,
  372. * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
  373. * CM1_ABE_MCBSP3_CLKCTRL
  374. */
  375. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_SHIFT 26
  376. #define OMAP4430_CLKSEL_INTERNAL_SOURCE_CM1_ABE_DMIC_MASK (0x3 << 26)
  377. /* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
  378. #define OMAP4430_CLKSEL_L3_SHIFT 4
  379. #define OMAP4430_CLKSEL_L3_MASK (1 << 4)
  380. /*
  381. * Renamed from CLKSEL_L3 Used by CM_SHADOW_FREQ_CONFIG2_RESTORE,
  382. * CM_SHADOW_FREQ_CONFIG2
  383. */
  384. #define OMAP4430_CLKSEL_L3_SHADOW_SHIFT 2
  385. #define OMAP4430_CLKSEL_L3_SHADOW_MASK (1 << 2)
  386. /* Used by CM_CLKSEL_CORE, CM_CLKSEL_CORE_RESTORE */
  387. #define OMAP4430_CLKSEL_L4_SHIFT 8
  388. #define OMAP4430_CLKSEL_L4_MASK (1 << 8)
  389. /* Used by CM_CLKSEL_ABE */
  390. #define OMAP4430_CLKSEL_OPP_SHIFT 0
  391. #define OMAP4430_CLKSEL_OPP_MASK (0x3 << 0)
  392. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  393. #define OMAP4430_CLKSEL_PMD_STM_CLK_SHIFT 27
  394. #define OMAP4430_CLKSEL_PMD_STM_CLK_MASK (0x7 << 27)
  395. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  396. #define OMAP4430_CLKSEL_PMD_TRACE_CLK_SHIFT 24
  397. #define OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK (0x7 << 24)
  398. /* Used by CM_GFX_GFX_CLKCTRL */
  399. #define OMAP4430_CLKSEL_SGX_FCLK_SHIFT 24
  400. #define OMAP4430_CLKSEL_SGX_FCLK_MASK (1 << 24)
  401. /*
  402. * Used by CM1_ABE_DMIC_CLKCTRL, CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL,
  403. * CM1_ABE_MCBSP2_CLKCTRL, CM1_ABE_MCBSP3_CLKCTRL
  404. */
  405. #define OMAP4430_CLKSEL_SOURCE_SHIFT 24
  406. #define OMAP4430_CLKSEL_SOURCE_MASK (0x3 << 24)
  407. /* Renamed from CLKSEL_SOURCE Used by CM_L4PER_MCBSP4_CLKCTRL */
  408. #define OMAP4430_CLKSEL_SOURCE_24_24_SHIFT 24
  409. #define OMAP4430_CLKSEL_SOURCE_24_24_MASK (1 << 24)
  410. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  411. #define OMAP4430_CLKSEL_UTMI_P1_SHIFT 24
  412. #define OMAP4430_CLKSEL_UTMI_P1_MASK (1 << 24)
  413. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  414. #define OMAP4430_CLKSEL_UTMI_P2_SHIFT 25
  415. #define OMAP4430_CLKSEL_UTMI_P2_MASK (1 << 25)
  416. /*
  417. * Used by CM1_ABE_CLKSTCTRL, CM_ALWON_CLKSTCTRL, CM_CAM_CLKSTCTRL,
  418. * CM_CEFUSE_CLKSTCTRL, CM_D2D_CLKSTCTRL, CM_DSS_CLKSTCTRL,
  419. * CM_DUCATI_CLKSTCTRL, CM_EMU_CLKSTCTRL, CM_GFX_CLKSTCTRL, CM_IVAHD_CLKSTCTRL,
  420. * CM_L3INIT_CLKSTCTRL, CM_L3INIT_CLKSTCTRL_RESTORE, CM_L3INSTR_CLKSTCTRL,
  421. * CM_L3_1_CLKSTCTRL, CM_L3_1_CLKSTCTRL_RESTORE, CM_L3_2_CLKSTCTRL,
  422. * CM_L3_2_CLKSTCTRL_RESTORE, CM_L4CFG_CLKSTCTRL, CM_L4CFG_CLKSTCTRL_RESTORE,
  423. * CM_L4PER_CLKSTCTRL, CM_L4PER_CLKSTCTRL_RESTORE, CM_L4SEC_CLKSTCTRL,
  424. * CM_MEMIF_CLKSTCTRL, CM_MEMIF_CLKSTCTRL_RESTORE, CM_MPU_CLKSTCTRL,
  425. * CM_MPU_CLKSTCTRL_RESTORE, CM_SDMA_CLKSTCTRL, CM_TESLA_CLKSTCTRL,
  426. * CM_WKUP_CLKSTCTRL
  427. */
  428. #define OMAP4430_CLKTRCTRL_SHIFT 0
  429. #define OMAP4430_CLKTRCTRL_MASK (0x3 << 0)
  430. /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
  431. #define OMAP4430_CORE_DPLL_EMU_DIV_SHIFT 0
  432. #define OMAP4430_CORE_DPLL_EMU_DIV_MASK (0x7f << 0)
  433. /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
  434. #define OMAP4430_CORE_DPLL_EMU_MULT_SHIFT 8
  435. #define OMAP4430_CORE_DPLL_EMU_MULT_MASK (0x7ff << 8)
  436. /* Used by REVISION_CM1, REVISION_CM2 */
  437. #define OMAP4430_CUSTOM_SHIFT 6
  438. #define OMAP4430_CUSTOM_MASK (0x3 << 6)
  439. /*
  440. * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  441. * CM_L4CFG_DYNAMICDEP_RESTORE
  442. */
  443. #define OMAP4430_D2D_DYNDEP_SHIFT 18
  444. #define OMAP4430_D2D_DYNDEP_MASK (1 << 18)
  445. /* Used by CM_MPU_STATICDEP */
  446. #define OMAP4430_D2D_STATDEP_SHIFT 18
  447. #define OMAP4430_D2D_STATDEP_MASK (1 << 18)
  448. /*
  449. * Used by CM_SSC_DELTAMSTEP_DPLL_ABE, CM_SSC_DELTAMSTEP_DPLL_CORE,
  450. * CM_SSC_DELTAMSTEP_DPLL_CORE_RESTORE, CM_SSC_DELTAMSTEP_DPLL_DDRPHY,
  451. * CM_SSC_DELTAMSTEP_DPLL_IVA, CM_SSC_DELTAMSTEP_DPLL_MPU,
  452. * CM_SSC_DELTAMSTEP_DPLL_PER, CM_SSC_DELTAMSTEP_DPLL_UNIPRO,
  453. * CM_SSC_DELTAMSTEP_DPLL_USB
  454. */
  455. #define OMAP4430_DELTAMSTEP_SHIFT 0
  456. #define OMAP4430_DELTAMSTEP_MASK (0xfffff << 0)
  457. /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
  458. #define OMAP4430_DLL_OVERRIDE_SHIFT 2
  459. #define OMAP4430_DLL_OVERRIDE_MASK (1 << 2)
  460. /* Renamed from DLL_OVERRIDE Used by CM_DLL_CTRL */
  461. #define OMAP4430_DLL_OVERRIDE_0_0_SHIFT 0
  462. #define OMAP4430_DLL_OVERRIDE_0_0_MASK (1 << 0)
  463. /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
  464. #define OMAP4430_DLL_RESET_SHIFT 3
  465. #define OMAP4430_DLL_RESET_MASK (1 << 3)
  466. /*
  467. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
  468. * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
  469. * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO,
  470. * CM_CLKSEL_DPLL_USB
  471. */
  472. #define OMAP4430_DPLL_BYP_CLKSEL_SHIFT 23
  473. #define OMAP4430_DPLL_BYP_CLKSEL_MASK (1 << 23)
  474. /* Used by CM_CLKDCOLDO_DPLL_USB */
  475. #define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_SHIFT 8
  476. #define OMAP4430_DPLL_CLKDCOLDO_GATE_CTRL_MASK (1 << 8)
  477. /* Used by CM_CLKSEL_DPLL_CORE, CM_CLKSEL_DPLL_CORE_RESTORE */
  478. #define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_SHIFT 20
  479. #define OMAP4430_DPLL_CLKOUTHIF_CLKSEL_MASK (1 << 20)
  480. /*
  481. * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
  482. * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
  483. */
  484. #define OMAP4430_DPLL_CLKOUTHIF_DIV_SHIFT 0
  485. #define OMAP4430_DPLL_CLKOUTHIF_DIV_MASK (0x1f << 0)
  486. /*
  487. * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
  488. * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
  489. */
  490. #define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_SHIFT 5
  491. #define OMAP4430_DPLL_CLKOUTHIF_DIVCHACK_MASK (1 << 5)
  492. /*
  493. * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
  494. * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
  495. */
  496. #define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT 8
  497. #define OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_MASK (1 << 8)
  498. /* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
  499. #define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_SHIFT 10
  500. #define OMAP4430_DPLL_CLKOUTX2_GATE_CTRL_MASK (1 << 10)
  501. /*
  502. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
  503. * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
  504. * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
  505. */
  506. #define OMAP4430_DPLL_CLKOUT_DIV_SHIFT 0
  507. #define OMAP4430_DPLL_CLKOUT_DIV_MASK (0x1f << 0)
  508. /* Renamed from DPLL_CLKOUT_DIV Used by CM_DIV_M2_DPLL_USB */
  509. #define OMAP4430_DPLL_CLKOUT_DIV_0_6_SHIFT 0
  510. #define OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK (0x7f << 0)
  511. /*
  512. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
  513. * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
  514. * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO
  515. */
  516. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_SHIFT 5
  517. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_MASK (1 << 5)
  518. /* Renamed from DPLL_CLKOUT_DIVCHACK Used by CM_DIV_M2_DPLL_USB */
  519. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_SHIFT 7
  520. #define OMAP4430_DPLL_CLKOUT_DIVCHACK_M2_USB_MASK (1 << 7)
  521. /*
  522. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
  523. * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
  524. * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
  525. */
  526. #define OMAP4430_DPLL_CLKOUT_GATE_CTRL_SHIFT 8
  527. #define OMAP4430_DPLL_CLKOUT_GATE_CTRL_MASK (1 << 8)
  528. /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
  529. #define OMAP4430_DPLL_CORE_DPLL_EN_SHIFT 8
  530. #define OMAP4430_DPLL_CORE_DPLL_EN_MASK (0x7 << 8)
  531. /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
  532. #define OMAP4430_DPLL_CORE_M2_DIV_SHIFT 11
  533. #define OMAP4430_DPLL_CORE_M2_DIV_MASK (0x1f << 11)
  534. /* Used by CM_SHADOW_FREQ_CONFIG2, CM_SHADOW_FREQ_CONFIG2_RESTORE */
  535. #define OMAP4430_DPLL_CORE_M5_DIV_SHIFT 3
  536. #define OMAP4430_DPLL_CORE_M5_DIV_MASK (0x1f << 3)
  537. /*
  538. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
  539. * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
  540. * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO
  541. */
  542. #define OMAP4430_DPLL_DIV_SHIFT 0
  543. #define OMAP4430_DPLL_DIV_MASK (0x7f << 0)
  544. /* Renamed from DPLL_DIV Used by CM_CLKSEL_DPLL_USB */
  545. #define OMAP4430_DPLL_DIV_0_7_SHIFT 0
  546. #define OMAP4430_DPLL_DIV_0_7_MASK (0xff << 0)
  547. /*
  548. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  549. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  550. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER
  551. */
  552. #define OMAP4430_DPLL_DRIFTGUARD_EN_SHIFT 8
  553. #define OMAP4430_DPLL_DRIFTGUARD_EN_MASK (1 << 8)
  554. /* Renamed from DPLL_DRIFTGUARD_EN Used by CM_CLKMODE_DPLL_UNIPRO */
  555. #define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_SHIFT 3
  556. #define OMAP4430_DPLL_DRIFTGUARD_EN_3_3_MASK (1 << 3)
  557. /*
  558. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  559. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  560. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
  561. * CM_CLKMODE_DPLL_USB
  562. */
  563. #define OMAP4430_DPLL_EN_SHIFT 0
  564. #define OMAP4430_DPLL_EN_MASK (0x7 << 0)
  565. /*
  566. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  567. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  568. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO
  569. */
  570. #define OMAP4430_DPLL_LPMODE_EN_SHIFT 10
  571. #define OMAP4430_DPLL_LPMODE_EN_MASK (1 << 10)
  572. /*
  573. * Used by CM_CLKSEL_DPLL_ABE, CM_CLKSEL_DPLL_CORE,
  574. * CM_CLKSEL_DPLL_CORE_RESTORE, CM_CLKSEL_DPLL_DDRPHY, CM_CLKSEL_DPLL_IVA,
  575. * CM_CLKSEL_DPLL_MPU, CM_CLKSEL_DPLL_PER, CM_CLKSEL_DPLL_UNIPRO
  576. */
  577. #define OMAP4430_DPLL_MULT_SHIFT 8
  578. #define OMAP4430_DPLL_MULT_MASK (0x7ff << 8)
  579. /* Renamed from DPLL_MULT Used by CM_CLKSEL_DPLL_USB */
  580. #define OMAP4430_DPLL_MULT_USB_SHIFT 8
  581. #define OMAP4430_DPLL_MULT_USB_MASK (0xfff << 8)
  582. /*
  583. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  584. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  585. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO
  586. */
  587. #define OMAP4430_DPLL_REGM4XEN_SHIFT 11
  588. #define OMAP4430_DPLL_REGM4XEN_MASK (1 << 11)
  589. /* Used by CM_CLKSEL_DPLL_USB */
  590. #define OMAP4430_DPLL_SD_DIV_SHIFT 24
  591. #define OMAP4430_DPLL_SD_DIV_MASK (0xff << 24)
  592. /*
  593. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  594. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  595. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
  596. * CM_CLKMODE_DPLL_USB
  597. */
  598. #define OMAP4430_DPLL_SSC_ACK_SHIFT 13
  599. #define OMAP4430_DPLL_SSC_ACK_MASK (1 << 13)
  600. /*
  601. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  602. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  603. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
  604. * CM_CLKMODE_DPLL_USB
  605. */
  606. #define OMAP4430_DPLL_SSC_DOWNSPREAD_SHIFT 14
  607. #define OMAP4430_DPLL_SSC_DOWNSPREAD_MASK (1 << 14)
  608. /*
  609. * Used by CM_CLKMODE_DPLL_ABE, CM_CLKMODE_DPLL_CORE,
  610. * CM_CLKMODE_DPLL_CORE_RESTORE, CM_CLKMODE_DPLL_DDRPHY, CM_CLKMODE_DPLL_IVA,
  611. * CM_CLKMODE_DPLL_MPU, CM_CLKMODE_DPLL_PER, CM_CLKMODE_DPLL_UNIPRO,
  612. * CM_CLKMODE_DPLL_USB
  613. */
  614. #define OMAP4430_DPLL_SSC_EN_SHIFT 12
  615. #define OMAP4430_DPLL_SSC_EN_MASK (1 << 12)
  616. /*
  617. * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  618. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP, CM_L4PER_DYNAMICDEP_RESTORE
  619. */
  620. #define OMAP4430_DSS_DYNDEP_SHIFT 8
  621. #define OMAP4430_DSS_DYNDEP_MASK (1 << 8)
  622. /*
  623. * Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
  624. * CM_SDMA_STATICDEP_RESTORE
  625. */
  626. #define OMAP4430_DSS_STATDEP_SHIFT 8
  627. #define OMAP4430_DSS_STATDEP_MASK (1 << 8)
  628. /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
  629. #define OMAP4430_DUCATI_DYNDEP_SHIFT 0
  630. #define OMAP4430_DUCATI_DYNDEP_MASK (1 << 0)
  631. /* Used by CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE */
  632. #define OMAP4430_DUCATI_STATDEP_SHIFT 0
  633. #define OMAP4430_DUCATI_STATDEP_MASK (1 << 0)
  634. /* Used by CM_SHADOW_FREQ_CONFIG1, CM_SHADOW_FREQ_CONFIG1_RESTORE */
  635. #define OMAP4430_FREQ_UPDATE_SHIFT 0
  636. #define OMAP4430_FREQ_UPDATE_MASK (1 << 0)
  637. /* Used by REVISION_CM1, REVISION_CM2 */
  638. #define OMAP4430_FUNC_SHIFT 16
  639. #define OMAP4430_FUNC_MASK (0xfff << 16)
  640. /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
  641. #define OMAP4430_GFX_DYNDEP_SHIFT 10
  642. #define OMAP4430_GFX_DYNDEP_MASK (1 << 10)
  643. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
  644. #define OMAP4430_GFX_STATDEP_SHIFT 10
  645. #define OMAP4430_GFX_STATDEP_MASK (1 << 10)
  646. /* Used by CM_SHADOW_FREQ_CONFIG2, CM_SHADOW_FREQ_CONFIG2_RESTORE */
  647. #define OMAP4430_GPMC_FREQ_UPDATE_SHIFT 0
  648. #define OMAP4430_GPMC_FREQ_UPDATE_MASK (1 << 0)
  649. /*
  650. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
  651. * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
  652. */
  653. #define OMAP4430_HSDIVIDER_CLKOUT1_DIV_SHIFT 0
  654. #define OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK (0x1f << 0)
  655. /*
  656. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
  657. * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
  658. */
  659. #define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_SHIFT 5
  660. #define OMAP4430_HSDIVIDER_CLKOUT1_DIVCHACK_MASK (1 << 5)
  661. /*
  662. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
  663. * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
  664. */
  665. #define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_SHIFT 8
  666. #define OMAP4430_HSDIVIDER_CLKOUT1_GATE_CTRL_MASK (1 << 8)
  667. /*
  668. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
  669. * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
  670. */
  671. #define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_SHIFT 12
  672. #define OMAP4430_HSDIVIDER_CLKOUT1_PWDN_MASK (1 << 12)
  673. /*
  674. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
  675. * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
  676. */
  677. #define OMAP4430_HSDIVIDER_CLKOUT2_DIV_SHIFT 0
  678. #define OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK (0x1f << 0)
  679. /*
  680. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
  681. * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
  682. */
  683. #define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_SHIFT 5
  684. #define OMAP4430_HSDIVIDER_CLKOUT2_DIVCHACK_MASK (1 << 5)
  685. /*
  686. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
  687. * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
  688. */
  689. #define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_SHIFT 8
  690. #define OMAP4430_HSDIVIDER_CLKOUT2_GATE_CTRL_MASK (1 << 8)
  691. /*
  692. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
  693. * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
  694. */
  695. #define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_SHIFT 12
  696. #define OMAP4430_HSDIVIDER_CLKOUT2_PWDN_MASK (1 << 12)
  697. /*
  698. * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
  699. * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
  700. */
  701. #define OMAP4430_HSDIVIDER_CLKOUT3_DIV_SHIFT 0
  702. #define OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK (0x1f << 0)
  703. /*
  704. * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
  705. * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
  706. */
  707. #define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_SHIFT 5
  708. #define OMAP4430_HSDIVIDER_CLKOUT3_DIVCHACK_MASK (1 << 5)
  709. /*
  710. * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
  711. * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
  712. */
  713. #define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_SHIFT 8
  714. #define OMAP4430_HSDIVIDER_CLKOUT3_GATE_CTRL_MASK (1 << 8)
  715. /*
  716. * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
  717. * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
  718. */
  719. #define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_SHIFT 12
  720. #define OMAP4430_HSDIVIDER_CLKOUT3_PWDN_MASK (1 << 12)
  721. /*
  722. * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
  723. * CM_DIV_M7_DPLL_PER
  724. */
  725. #define OMAP4430_HSDIVIDER_CLKOUT4_DIV_SHIFT 0
  726. #define OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK (0x1f << 0)
  727. /*
  728. * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
  729. * CM_DIV_M7_DPLL_PER
  730. */
  731. #define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_SHIFT 5
  732. #define OMAP4430_HSDIVIDER_CLKOUT4_DIVCHACK_MASK (1 << 5)
  733. /*
  734. * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
  735. * CM_DIV_M7_DPLL_PER
  736. */
  737. #define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_SHIFT 8
  738. #define OMAP4430_HSDIVIDER_CLKOUT4_GATE_CTRL_MASK (1 << 8)
  739. /*
  740. * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
  741. * CM_DIV_M7_DPLL_PER
  742. */
  743. #define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_SHIFT 12
  744. #define OMAP4430_HSDIVIDER_CLKOUT4_PWDN_MASK (1 << 12)
  745. /*
  746. * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
  747. * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
  748. * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
  749. * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
  750. * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
  751. * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
  752. * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
  753. * CM_CM1_PROFILING_CLKCTRL, CM_CM1_PROFILING_CLKCTRL_RESTORE,
  754. * CM_CM2_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL_RESTORE,
  755. * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
  756. * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
  757. * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
  758. * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
  759. * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
  760. * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
  761. * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
  762. * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
  763. * CM_L3INIT_USB_HOST_CLKCTRL_RESTORE, CM_L3INIT_USB_HOST_FS_CLKCTRL,
  764. * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL,
  765. * CM_L3INIT_USB_TLL_CLKCTRL_RESTORE, CM_L3INIT_XHPI_CLKCTRL,
  766. * CM_L3INSTR_L3_3_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL_RESTORE,
  767. * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL_RESTORE,
  768. * CM_L3INSTR_OCP_WP1_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL_RESTORE,
  769. * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
  770. * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
  771. * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
  772. * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
  773. * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
  774. * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
  775. * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
  776. * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
  777. * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
  778. * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
  779. * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE,
  780. * CM_L4PER_HDQ1W_CLKCTRL, CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL,
  781. * CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL,
  782. * CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL,
  783. * CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL,
  784. * CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL,
  785. * CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL,
  786. * CM_L4PER_MMCSD4_CLKCTRL, CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
  787. * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
  788. * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
  789. * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
  790. * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
  791. * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
  792. * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
  793. * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
  794. * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
  795. * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
  796. * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
  797. * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
  798. */
  799. #define OMAP4430_IDLEST_SHIFT 16
  800. #define OMAP4430_IDLEST_MASK (0x3 << 16)
  801. /*
  802. * Used by CM_DUCATI_DYNAMICDEP, CM_L3_2_DYNAMICDEP,
  803. * CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE
  804. */
  805. #define OMAP4430_ISS_DYNDEP_SHIFT 9
  806. #define OMAP4430_ISS_DYNDEP_MASK (1 << 9)
  807. /*
  808. * Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
  809. * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  810. */
  811. #define OMAP4430_ISS_STATDEP_SHIFT 9
  812. #define OMAP4430_ISS_STATDEP_MASK (1 << 9)
  813. /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_TESLA_DYNAMICDEP */
  814. #define OMAP4430_IVAHD_DYNDEP_SHIFT 2
  815. #define OMAP4430_IVAHD_DYNDEP_MASK (1 << 2)
  816. /*
  817. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
  818. * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP,
  819. * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
  820. * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  821. */
  822. #define OMAP4430_IVAHD_STATDEP_SHIFT 2
  823. #define OMAP4430_IVAHD_STATDEP_MASK (1 << 2)
  824. /*
  825. * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  826. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP, CM_L4PER_DYNAMICDEP_RESTORE
  827. */
  828. #define OMAP4430_L3INIT_DYNDEP_SHIFT 7
  829. #define OMAP4430_L3INIT_DYNDEP_MASK (1 << 7)
  830. /*
  831. * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
  832. * CM_MPU_STATICDEP, CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE,
  833. * CM_TESLA_STATICDEP
  834. */
  835. #define OMAP4430_L3INIT_STATDEP_SHIFT 7
  836. #define OMAP4430_L3INIT_STATDEP_MASK (1 << 7)
  837. /*
  838. * Used by CM_DSS_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3_2_DYNAMICDEP,
  839. * CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  840. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
  841. */
  842. #define OMAP4430_L3_1_DYNDEP_SHIFT 5
  843. #define OMAP4430_L3_1_DYNDEP_MASK (1 << 5)
  844. /*
  845. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
  846. * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
  847. * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
  848. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  849. */
  850. #define OMAP4430_L3_1_STATDEP_SHIFT 5
  851. #define OMAP4430_L3_1_STATDEP_MASK (1 << 5)
  852. /*
  853. * Used by CM_CAM_DYNAMICDEP, CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE,
  854. * CM_DUCATI_DYNAMICDEP, CM_EMU_DYNAMICDEP, CM_GFX_DYNAMICDEP,
  855. * CM_IVAHD_DYNAMICDEP, CM_L3INIT_DYNAMICDEP, CM_L3_1_DYNAMICDEP,
  856. * CM_L3_1_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  857. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4SEC_DYNAMICDEP, CM_SDMA_DYNAMICDEP
  858. */
  859. #define OMAP4430_L3_2_DYNDEP_SHIFT 6
  860. #define OMAP4430_L3_2_DYNDEP_MASK (1 << 6)
  861. /*
  862. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
  863. * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
  864. * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
  865. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  866. */
  867. #define OMAP4430_L3_2_STATDEP_SHIFT 6
  868. #define OMAP4430_L3_2_STATDEP_MASK (1 << 6)
  869. /* Used by CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE */
  870. #define OMAP4430_L4CFG_DYNDEP_SHIFT 12
  871. #define OMAP4430_L4CFG_DYNDEP_MASK (1 << 12)
  872. /*
  873. * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
  874. * CM_L3INIT_STATICDEP, CM_MPU_STATICDEP, CM_SDMA_STATICDEP,
  875. * CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  876. */
  877. #define OMAP4430_L4CFG_STATDEP_SHIFT 12
  878. #define OMAP4430_L4CFG_STATDEP_MASK (1 << 12)
  879. /* Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE */
  880. #define OMAP4430_L4PER_DYNDEP_SHIFT 13
  881. #define OMAP4430_L4PER_DYNDEP_MASK (1 << 13)
  882. /*
  883. * Used by CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE, CM_DUCATI_STATICDEP,
  884. * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
  885. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  886. */
  887. #define OMAP4430_L4PER_STATDEP_SHIFT 13
  888. #define OMAP4430_L4PER_STATDEP_MASK (1 << 13)
  889. /*
  890. * Used by CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP,
  891. * CM_L4PER_DYNAMICDEP_RESTORE
  892. */
  893. #define OMAP4430_L4SEC_DYNDEP_SHIFT 14
  894. #define OMAP4430_L4SEC_DYNDEP_MASK (1 << 14)
  895. /*
  896. * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
  897. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE
  898. */
  899. #define OMAP4430_L4SEC_STATDEP_SHIFT 14
  900. #define OMAP4430_L4SEC_STATDEP_MASK (1 << 14)
  901. /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
  902. #define OMAP4430_L4WKUP_DYNDEP_SHIFT 15
  903. #define OMAP4430_L4WKUP_DYNDEP_MASK (1 << 15)
  904. /*
  905. * Used by CM_DUCATI_STATICDEP, CM_L3INIT_STATICDEP, CM_MPU_STATICDEP,
  906. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  907. */
  908. #define OMAP4430_L4WKUP_STATDEP_SHIFT 15
  909. #define OMAP4430_L4WKUP_STATDEP_MASK (1 << 15)
  910. /*
  911. * Used by CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE, CM_L3_1_DYNAMICDEP,
  912. * CM_L3_1_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  913. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP
  914. */
  915. #define OMAP4430_MEMIF_DYNDEP_SHIFT 4
  916. #define OMAP4430_MEMIF_DYNDEP_MASK (1 << 4)
  917. /*
  918. * Used by CM_CAM_STATICDEP, CM_D2D_STATICDEP, CM_D2D_STATICDEP_RESTORE,
  919. * CM_DSS_STATICDEP, CM_DUCATI_STATICDEP, CM_GFX_STATICDEP, CM_IVAHD_STATICDEP,
  920. * CM_L3INIT_STATICDEP, CM_L4SEC_STATICDEP, CM_MPU_STATICDEP,
  921. * CM_SDMA_STATICDEP, CM_SDMA_STATICDEP_RESTORE, CM_TESLA_STATICDEP
  922. */
  923. #define OMAP4430_MEMIF_STATDEP_SHIFT 4
  924. #define OMAP4430_MEMIF_STATDEP_MASK (1 << 4)
  925. /*
  926. * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
  927. * CM_SSC_MODFREQDIV_DPLL_CORE_RESTORE, CM_SSC_MODFREQDIV_DPLL_DDRPHY,
  928. * CM_SSC_MODFREQDIV_DPLL_IVA, CM_SSC_MODFREQDIV_DPLL_MPU,
  929. * CM_SSC_MODFREQDIV_DPLL_PER, CM_SSC_MODFREQDIV_DPLL_UNIPRO,
  930. * CM_SSC_MODFREQDIV_DPLL_USB
  931. */
  932. #define OMAP4430_MODFREQDIV_EXPONENT_SHIFT 8
  933. #define OMAP4430_MODFREQDIV_EXPONENT_MASK (0x7 << 8)
  934. /*
  935. * Used by CM_SSC_MODFREQDIV_DPLL_ABE, CM_SSC_MODFREQDIV_DPLL_CORE,
  936. * CM_SSC_MODFREQDIV_DPLL_CORE_RESTORE, CM_SSC_MODFREQDIV_DPLL_DDRPHY,
  937. * CM_SSC_MODFREQDIV_DPLL_IVA, CM_SSC_MODFREQDIV_DPLL_MPU,
  938. * CM_SSC_MODFREQDIV_DPLL_PER, CM_SSC_MODFREQDIV_DPLL_UNIPRO,
  939. * CM_SSC_MODFREQDIV_DPLL_USB
  940. */
  941. #define OMAP4430_MODFREQDIV_MANTISSA_SHIFT 0
  942. #define OMAP4430_MODFREQDIV_MANTISSA_MASK (0x7f << 0)
  943. /*
  944. * Used by CM1_ABE_AESS_CLKCTRL, CM1_ABE_DMIC_CLKCTRL, CM1_ABE_L4ABE_CLKCTRL,
  945. * CM1_ABE_MCASP_CLKCTRL, CM1_ABE_MCBSP1_CLKCTRL, CM1_ABE_MCBSP2_CLKCTRL,
  946. * CM1_ABE_MCBSP3_CLKCTRL, CM1_ABE_PDM_CLKCTRL, CM1_ABE_SLIMBUS_CLKCTRL,
  947. * CM1_ABE_TIMER5_CLKCTRL, CM1_ABE_TIMER6_CLKCTRL, CM1_ABE_TIMER7_CLKCTRL,
  948. * CM1_ABE_TIMER8_CLKCTRL, CM1_ABE_WDT3_CLKCTRL, CM_ALWON_MDMINTC_CLKCTRL,
  949. * CM_ALWON_SR_CORE_CLKCTRL, CM_ALWON_SR_IVA_CLKCTRL, CM_ALWON_SR_MPU_CLKCTRL,
  950. * CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL, CM_CEFUSE_CEFUSE_CLKCTRL,
  951. * CM_CM1_PROFILING_CLKCTRL, CM_CM1_PROFILING_CLKCTRL_RESTORE,
  952. * CM_CM2_PROFILING_CLKCTRL, CM_CM2_PROFILING_CLKCTRL_RESTORE,
  953. * CM_D2D_MODEM_ICR_CLKCTRL, CM_D2D_SAD2D_CLKCTRL, CM_D2D_SAD2D_FW_CLKCTRL,
  954. * CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL, CM_DUCATI_DUCATI_CLKCTRL,
  955. * CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL, CM_IVAHD_IVAHD_CLKCTRL,
  956. * CM_IVAHD_SL2_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
  957. * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
  958. * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
  959. * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
  960. * CM_L3INIT_USBPHYOCP2SCP_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL,
  961. * CM_L3INIT_USB_HOST_CLKCTRL_RESTORE, CM_L3INIT_USB_HOST_FS_CLKCTRL,
  962. * CM_L3INIT_USB_OTG_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL,
  963. * CM_L3INIT_USB_TLL_CLKCTRL_RESTORE, CM_L3INIT_XHPI_CLKCTRL,
  964. * CM_L3INSTR_L3_3_CLKCTRL, CM_L3INSTR_L3_3_CLKCTRL_RESTORE,
  965. * CM_L3INSTR_L3_INSTR_CLKCTRL, CM_L3INSTR_L3_INSTR_CLKCTRL_RESTORE,
  966. * CM_L3INSTR_OCP_WP1_CLKCTRL, CM_L3INSTR_OCP_WP1_CLKCTRL_RESTORE,
  967. * CM_L3_1_L3_1_CLKCTRL, CM_L3_2_GPMC_CLKCTRL, CM_L3_2_L3_2_CLKCTRL,
  968. * CM_L3_2_OCMC_RAM_CLKCTRL, CM_L4CFG_HW_SEM_CLKCTRL, CM_L4CFG_L4_CFG_CLKCTRL,
  969. * CM_L4CFG_MAILBOX_CLKCTRL, CM_L4CFG_SAR_ROM_CLKCTRL, CM_L4PER_ADC_CLKCTRL,
  970. * CM_L4PER_DMTIMER10_CLKCTRL, CM_L4PER_DMTIMER11_CLKCTRL,
  971. * CM_L4PER_DMTIMER2_CLKCTRL, CM_L4PER_DMTIMER3_CLKCTRL,
  972. * CM_L4PER_DMTIMER4_CLKCTRL, CM_L4PER_DMTIMER9_CLKCTRL, CM_L4PER_ELM_CLKCTRL,
  973. * CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
  974. * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
  975. * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
  976. * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
  977. * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE,
  978. * CM_L4PER_HDQ1W_CLKCTRL, CM_L4PER_HECC1_CLKCTRL, CM_L4PER_HECC2_CLKCTRL,
  979. * CM_L4PER_I2C1_CLKCTRL, CM_L4PER_I2C2_CLKCTRL, CM_L4PER_I2C3_CLKCTRL,
  980. * CM_L4PER_I2C4_CLKCTRL, CM_L4PER_I2C5_CLKCTRL, CM_L4PER_L4PER_CLKCTRL,
  981. * CM_L4PER_MCASP2_CLKCTRL, CM_L4PER_MCASP3_CLKCTRL, CM_L4PER_MCBSP4_CLKCTRL,
  982. * CM_L4PER_MCSPI1_CLKCTRL, CM_L4PER_MCSPI2_CLKCTRL, CM_L4PER_MCSPI3_CLKCTRL,
  983. * CM_L4PER_MCSPI4_CLKCTRL, CM_L4PER_MGATE_CLKCTRL, CM_L4PER_MMCSD3_CLKCTRL,
  984. * CM_L4PER_MMCSD4_CLKCTRL, CM_L4PER_MMCSD5_CLKCTRL, CM_L4PER_MSPROHG_CLKCTRL,
  985. * CM_L4PER_SLIMBUS2_CLKCTRL, CM_L4PER_UART1_CLKCTRL, CM_L4PER_UART2_CLKCTRL,
  986. * CM_L4PER_UART3_CLKCTRL, CM_L4PER_UART4_CLKCTRL, CM_L4SEC_AES1_CLKCTRL,
  987. * CM_L4SEC_AES2_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_L4SEC_DES3DES_CLKCTRL,
  988. * CM_L4SEC_PKAEIP29_CLKCTRL, CM_L4SEC_RNG_CLKCTRL, CM_L4SEC_SHA2MD51_CLKCTRL,
  989. * CM_MEMIF_DMM_CLKCTRL, CM_MEMIF_EMIF_1_CLKCTRL, CM_MEMIF_EMIF_2_CLKCTRL,
  990. * CM_MEMIF_EMIF_FW_CLKCTRL, CM_MEMIF_EMIF_H1_CLKCTRL,
  991. * CM_MEMIF_EMIF_H2_CLKCTRL, CM_MPU_MPU_CLKCTRL, CM_SDMA_SDMA_CLKCTRL,
  992. * CM_TESLA_TESLA_CLKCTRL, CM_WKUP_GPIO1_CLKCTRL, CM_WKUP_KEYBOARD_CLKCTRL,
  993. * CM_WKUP_L4WKUP_CLKCTRL, CM_WKUP_RTC_CLKCTRL, CM_WKUP_SARRAM_CLKCTRL,
  994. * CM_WKUP_SYNCTIMER_CLKCTRL, CM_WKUP_TIMER12_CLKCTRL, CM_WKUP_TIMER1_CLKCTRL,
  995. * CM_WKUP_USIM_CLKCTRL, CM_WKUP_WDT1_CLKCTRL, CM_WKUP_WDT2_CLKCTRL
  996. */
  997. #define OMAP4430_MODULEMODE_SHIFT 0
  998. #define OMAP4430_MODULEMODE_MASK (0x3 << 0)
  999. /* Used by CM_DSS_DSS_CLKCTRL */
  1000. #define OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT 9
  1001. #define OMAP4430_OPTFCLKEN_48MHZ_CLK_MASK (1 << 9)
  1002. /* Used by CM_WKUP_BANDGAP_CLKCTRL */
  1003. #define OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT 8
  1004. #define OMAP4430_OPTFCLKEN_BGAP_32K_MASK (1 << 8)
  1005. /* Used by CM_ALWON_USBPHY_CLKCTRL */
  1006. #define OMAP4430_OPTFCLKEN_CLK32K_SHIFT 8
  1007. #define OMAP4430_OPTFCLKEN_CLK32K_MASK (1 << 8)
  1008. /* Used by CM_CAM_ISS_CLKCTRL */
  1009. #define OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT 8
  1010. #define OMAP4430_OPTFCLKEN_CTRLCLK_MASK (1 << 8)
  1011. /*
  1012. * Used by CM_L4PER_GPIO2_CLKCTRL, CM_L4PER_GPIO2_CLKCTRL_RESTORE,
  1013. * CM_L4PER_GPIO3_CLKCTRL, CM_L4PER_GPIO3_CLKCTRL_RESTORE,
  1014. * CM_L4PER_GPIO4_CLKCTRL, CM_L4PER_GPIO4_CLKCTRL_RESTORE,
  1015. * CM_L4PER_GPIO5_CLKCTRL, CM_L4PER_GPIO5_CLKCTRL_RESTORE,
  1016. * CM_L4PER_GPIO6_CLKCTRL, CM_L4PER_GPIO6_CLKCTRL_RESTORE, CM_WKUP_GPIO1_CLKCTRL
  1017. */
  1018. #define OMAP4430_OPTFCLKEN_DBCLK_SHIFT 8
  1019. #define OMAP4430_OPTFCLKEN_DBCLK_MASK (1 << 8)
  1020. /* Used by CM_MEMIF_DLL_CLKCTRL, CM_MEMIF_DLL_H_CLKCTRL */
  1021. #define OMAP4430_OPTFCLKEN_DLL_CLK_SHIFT 8
  1022. #define OMAP4430_OPTFCLKEN_DLL_CLK_MASK (1 << 8)
  1023. /* Used by CM_DSS_DSS_CLKCTRL */
  1024. #define OMAP4430_OPTFCLKEN_DSSCLK_SHIFT 8
  1025. #define OMAP4430_OPTFCLKEN_DSSCLK_MASK (1 << 8)
  1026. /* Used by CM_WKUP_USIM_CLKCTRL */
  1027. #define OMAP4430_OPTFCLKEN_FCLK_SHIFT 8
  1028. #define OMAP4430_OPTFCLKEN_FCLK_MASK (1 << 8)
  1029. /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1030. #define OMAP4430_OPTFCLKEN_FCLK0_SHIFT 8
  1031. #define OMAP4430_OPTFCLKEN_FCLK0_MASK (1 << 8)
  1032. /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1033. #define OMAP4430_OPTFCLKEN_FCLK1_SHIFT 9
  1034. #define OMAP4430_OPTFCLKEN_FCLK1_MASK (1 << 9)
  1035. /* Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1036. #define OMAP4430_OPTFCLKEN_FCLK2_SHIFT 10
  1037. #define OMAP4430_OPTFCLKEN_FCLK2_MASK (1 << 10)
  1038. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1039. #define OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT 15
  1040. #define OMAP4430_OPTFCLKEN_FUNC48MCLK_MASK (1 << 15)
  1041. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1042. #define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT 13
  1043. #define OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_MASK (1 << 13)
  1044. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1045. #define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT 14
  1046. #define OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_MASK (1 << 14)
  1047. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1048. #define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT 11
  1049. #define OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_MASK (1 << 11)
  1050. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1051. #define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT 12
  1052. #define OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_MASK (1 << 12)
  1053. /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
  1054. #define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT 8
  1055. #define OMAP4430_OPTFCLKEN_PER24MC_GFCLK_MASK (1 << 8)
  1056. /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
  1057. #define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT 9
  1058. #define OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_MASK (1 << 9)
  1059. /* Used by CM_L3INIT_USBPHYOCP2SCP_CLKCTRL */
  1060. #define OMAP4430_OPTFCLKEN_PHY_48M_SHIFT 8
  1061. #define OMAP4430_OPTFCLKEN_PHY_48M_MASK (1 << 8)
  1062. /* Used by CM_L4PER_SLIMBUS2_CLKCTRL */
  1063. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT 10
  1064. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_MASK (1 << 10)
  1065. /* Renamed from OPTFCLKEN_SLIMBUS_CLK Used by CM1_ABE_SLIMBUS_CLKCTRL */
  1066. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT 11
  1067. #define OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_MASK (1 << 11)
  1068. /* Used by CM_DSS_DSS_CLKCTRL */
  1069. #define OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT 10
  1070. #define OMAP4430_OPTFCLKEN_SYS_CLK_MASK (1 << 10)
  1071. /* Used by CM_DSS_DSS_CLKCTRL */
  1072. #define OMAP4430_OPTFCLKEN_TV_CLK_SHIFT 11
  1073. #define OMAP4430_OPTFCLKEN_TV_CLK_MASK (1 << 11)
  1074. /* Used by CM_L3INIT_UNIPRO1_CLKCTRL */
  1075. #define OMAP4430_OPTFCLKEN_TXPHYCLK_SHIFT 8
  1076. #define OMAP4430_OPTFCLKEN_TXPHYCLK_MASK (1 << 8)
  1077. /* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
  1078. #define OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT 8
  1079. #define OMAP4430_OPTFCLKEN_USB_CH0_CLK_MASK (1 << 8)
  1080. /* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
  1081. #define OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT 9
  1082. #define OMAP4430_OPTFCLKEN_USB_CH1_CLK_MASK (1 << 9)
  1083. /* Used by CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE */
  1084. #define OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT 10
  1085. #define OMAP4430_OPTFCLKEN_USB_CH2_CLK_MASK (1 << 10)
  1086. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1087. #define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT 8
  1088. #define OMAP4430_OPTFCLKEN_UTMI_P1_CLK_MASK (1 << 8)
  1089. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1090. #define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT 9
  1091. #define OMAP4430_OPTFCLKEN_UTMI_P2_CLK_MASK (1 << 9)
  1092. /* Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE */
  1093. #define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT 10
  1094. #define OMAP4430_OPTFCLKEN_UTMI_P3_CLK_MASK (1 << 10)
  1095. /* Used by CM_L3INIT_USB_OTG_CLKCTRL */
  1096. #define OMAP4430_OPTFCLKEN_XCLK_SHIFT 8
  1097. #define OMAP4430_OPTFCLKEN_XCLK_MASK (1 << 8)
  1098. /* Used by CM_EMU_OVERRIDE_DPLL_CORE */
  1099. #define OMAP4430_OVERRIDE_ENABLE_SHIFT 19
  1100. #define OMAP4430_OVERRIDE_ENABLE_MASK (1 << 19)
  1101. /* Used by CM_CLKSEL_ABE */
  1102. #define OMAP4430_PAD_CLKS_GATE_SHIFT 8
  1103. #define OMAP4430_PAD_CLKS_GATE_MASK (1 << 8)
  1104. /* Used by CM_CORE_DVFS_CURRENT, CM_IVA_DVFS_CURRENT */
  1105. #define OMAP4430_PERF_CURRENT_SHIFT 0
  1106. #define OMAP4430_PERF_CURRENT_MASK (0xff << 0)
  1107. /*
  1108. * Used by CM_CORE_DVFS_PERF1, CM_CORE_DVFS_PERF2, CM_CORE_DVFS_PERF3,
  1109. * CM_CORE_DVFS_PERF4, CM_IVA_DVFS_PERF_ABE, CM_IVA_DVFS_PERF_IVAHD,
  1110. * CM_IVA_DVFS_PERF_TESLA
  1111. */
  1112. #define OMAP4430_PERF_REQ_SHIFT 0
  1113. #define OMAP4430_PERF_REQ_MASK (0xff << 0)
  1114. /* Used by CM_RESTORE_ST */
  1115. #define OMAP4430_PHASE1_COMPLETED_SHIFT 0
  1116. #define OMAP4430_PHASE1_COMPLETED_MASK (1 << 0)
  1117. /* Used by CM_RESTORE_ST */
  1118. #define OMAP4430_PHASE2A_COMPLETED_SHIFT 1
  1119. #define OMAP4430_PHASE2A_COMPLETED_MASK (1 << 1)
  1120. /* Used by CM_RESTORE_ST */
  1121. #define OMAP4430_PHASE2B_COMPLETED_SHIFT 2
  1122. #define OMAP4430_PHASE2B_COMPLETED_MASK (1 << 2)
  1123. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  1124. #define OMAP4430_PMD_STM_MUX_CTRL_SHIFT 20
  1125. #define OMAP4430_PMD_STM_MUX_CTRL_MASK (0x3 << 20)
  1126. /* Used by CM_EMU_DEBUGSS_CLKCTRL */
  1127. #define OMAP4430_PMD_TRACE_MUX_CTRL_SHIFT 22
  1128. #define OMAP4430_PMD_TRACE_MUX_CTRL_MASK (0x3 << 22)
  1129. /* Used by CM_DYN_DEP_PRESCAL, CM_DYN_DEP_PRESCAL_RESTORE */
  1130. #define OMAP4430_PRESCAL_SHIFT 0
  1131. #define OMAP4430_PRESCAL_MASK (0x3f << 0)
  1132. /* Used by REVISION_CM1, REVISION_CM2 */
  1133. #define OMAP4430_R_RTL_SHIFT 11
  1134. #define OMAP4430_R_RTL_MASK (0x1f << 11)
  1135. /*
  1136. * Used by CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE,
  1137. * CM_L3INIT_USB_TLL_CLKCTRL, CM_L3INIT_USB_TLL_CLKCTRL_RESTORE
  1138. */
  1139. #define OMAP4430_SAR_MODE_SHIFT 4
  1140. #define OMAP4430_SAR_MODE_MASK (1 << 4)
  1141. /* Used by CM_SCALE_FCLK */
  1142. #define OMAP4430_SCALE_FCLK_SHIFT 0
  1143. #define OMAP4430_SCALE_FCLK_MASK (1 << 0)
  1144. /* Used by REVISION_CM1, REVISION_CM2 */
  1145. #define OMAP4430_SCHEME_SHIFT 30
  1146. #define OMAP4430_SCHEME_MASK (0x3 << 30)
  1147. /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
  1148. #define OMAP4430_SDMA_DYNDEP_SHIFT 11
  1149. #define OMAP4430_SDMA_DYNDEP_MASK (1 << 11)
  1150. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
  1151. #define OMAP4430_SDMA_STATDEP_SHIFT 11
  1152. #define OMAP4430_SDMA_STATDEP_MASK (1 << 11)
  1153. /* Used by CM_CLKSEL_ABE */
  1154. #define OMAP4430_SLIMBUS_CLK_GATE_SHIFT 10
  1155. #define OMAP4430_SLIMBUS_CLK_GATE_MASK (1 << 10)
  1156. /*
  1157. * Used by CM1_ABE_AESS_CLKCTRL, CM_CAM_FDIF_CLKCTRL, CM_CAM_ISS_CLKCTRL,
  1158. * CM_D2D_SAD2D_CLKCTRL, CM_DSS_DEISS_CLKCTRL, CM_DSS_DSS_CLKCTRL,
  1159. * CM_DUCATI_DUCATI_CLKCTRL, CM_EMU_DEBUGSS_CLKCTRL, CM_GFX_GFX_CLKCTRL,
  1160. * CM_IVAHD_IVAHD_CLKCTRL, CM_L3INIT_CCPTX_CLKCTRL, CM_L3INIT_EMAC_CLKCTRL,
  1161. * CM_L3INIT_HSI_CLKCTRL, CM_L3INIT_MMC1_CLKCTRL, CM_L3INIT_MMC2_CLKCTRL,
  1162. * CM_L3INIT_MMC6_CLKCTRL, CM_L3INIT_P1500_CLKCTRL, CM_L3INIT_PCIESS_CLKCTRL,
  1163. * CM_L3INIT_SATA_CLKCTRL, CM_L3INIT_TPPSS_CLKCTRL, CM_L3INIT_UNIPRO1_CLKCTRL,
  1164. * CM_L3INIT_USB_HOST_CLKCTRL, CM_L3INIT_USB_HOST_CLKCTRL_RESTORE,
  1165. * CM_L3INIT_USB_HOST_FS_CLKCTRL, CM_L3INIT_USB_OTG_CLKCTRL,
  1166. * CM_L3INIT_XHPI_CLKCTRL, CM_L4SEC_CRYPTODMA_CLKCTRL, CM_MPU_MPU_CLKCTRL,
  1167. * CM_SDMA_SDMA_CLKCTRL, CM_TESLA_TESLA_CLKCTRL
  1168. */
  1169. #define OMAP4430_STBYST_SHIFT 18
  1170. #define OMAP4430_STBYST_MASK (1 << 18)
  1171. /*
  1172. * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
  1173. * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
  1174. * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
  1175. */
  1176. #define OMAP4430_ST_DPLL_CLK_SHIFT 0
  1177. #define OMAP4430_ST_DPLL_CLK_MASK (1 << 0)
  1178. /* Used by CM_CLKDCOLDO_DPLL_USB */
  1179. #define OMAP4430_ST_DPLL_CLKDCOLDO_SHIFT 9
  1180. #define OMAP4430_ST_DPLL_CLKDCOLDO_MASK (1 << 9)
  1181. /*
  1182. * Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_CORE,
  1183. * CM_DIV_M2_DPLL_CORE_RESTORE, CM_DIV_M2_DPLL_DDRPHY, CM_DIV_M2_DPLL_MPU,
  1184. * CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_USB
  1185. */
  1186. #define OMAP4430_ST_DPLL_CLKOUT_SHIFT 9
  1187. #define OMAP4430_ST_DPLL_CLKOUT_MASK (1 << 9)
  1188. /*
  1189. * Used by CM_DIV_M3_DPLL_ABE, CM_DIV_M3_DPLL_CORE,
  1190. * CM_DIV_M3_DPLL_CORE_RESTORE, CM_DIV_M3_DPLL_PER
  1191. */
  1192. #define OMAP4430_ST_DPLL_CLKOUTHIF_SHIFT 9
  1193. #define OMAP4430_ST_DPLL_CLKOUTHIF_MASK (1 << 9)
  1194. /* Used by CM_DIV_M2_DPLL_ABE, CM_DIV_M2_DPLL_PER, CM_DIV_M2_DPLL_UNIPRO */
  1195. #define OMAP4430_ST_DPLL_CLKOUTX2_SHIFT 11
  1196. #define OMAP4430_ST_DPLL_CLKOUTX2_MASK (1 << 11)
  1197. /*
  1198. * Used by CM_DIV_M4_DPLL_CORE, CM_DIV_M4_DPLL_CORE_RESTORE,
  1199. * CM_DIV_M4_DPLL_DDRPHY, CM_DIV_M4_DPLL_IVA, CM_DIV_M4_DPLL_PER
  1200. */
  1201. #define OMAP4430_ST_HSDIVIDER_CLKOUT1_SHIFT 9
  1202. #define OMAP4430_ST_HSDIVIDER_CLKOUT1_MASK (1 << 9)
  1203. /*
  1204. * Used by CM_DIV_M5_DPLL_CORE, CM_DIV_M5_DPLL_CORE_RESTORE,
  1205. * CM_DIV_M5_DPLL_DDRPHY, CM_DIV_M5_DPLL_IVA, CM_DIV_M5_DPLL_PER
  1206. */
  1207. #define OMAP4430_ST_HSDIVIDER_CLKOUT2_SHIFT 9
  1208. #define OMAP4430_ST_HSDIVIDER_CLKOUT2_MASK (1 << 9)
  1209. /*
  1210. * Used by CM_DIV_M6_DPLL_CORE, CM_DIV_M6_DPLL_CORE_RESTORE,
  1211. * CM_DIV_M6_DPLL_DDRPHY, CM_DIV_M6_DPLL_PER
  1212. */
  1213. #define OMAP4430_ST_HSDIVIDER_CLKOUT3_SHIFT 9
  1214. #define OMAP4430_ST_HSDIVIDER_CLKOUT3_MASK (1 << 9)
  1215. /*
  1216. * Used by CM_DIV_M7_DPLL_CORE, CM_DIV_M7_DPLL_CORE_RESTORE,
  1217. * CM_DIV_M7_DPLL_PER
  1218. */
  1219. #define OMAP4430_ST_HSDIVIDER_CLKOUT4_SHIFT 9
  1220. #define OMAP4430_ST_HSDIVIDER_CLKOUT4_MASK (1 << 9)
  1221. /*
  1222. * Used by CM_IDLEST_DPLL_ABE, CM_IDLEST_DPLL_CORE, CM_IDLEST_DPLL_DDRPHY,
  1223. * CM_IDLEST_DPLL_IVA, CM_IDLEST_DPLL_MPU, CM_IDLEST_DPLL_PER,
  1224. * CM_IDLEST_DPLL_UNIPRO, CM_IDLEST_DPLL_USB
  1225. */
  1226. #define OMAP4430_ST_MN_BYPASS_SHIFT 8
  1227. #define OMAP4430_ST_MN_BYPASS_MASK (1 << 8)
  1228. /* Used by CM_SYS_CLKSEL */
  1229. #define OMAP4430_SYS_CLKSEL_SHIFT 0
  1230. #define OMAP4430_SYS_CLKSEL_MASK (0x7 << 0)
  1231. /* Used by CM_L4CFG_DYNAMICDEP, CM_L4CFG_DYNAMICDEP_RESTORE */
  1232. #define OMAP4430_TESLA_DYNDEP_SHIFT 1
  1233. #define OMAP4430_TESLA_DYNDEP_MASK (1 << 1)
  1234. /* Used by CM_DUCATI_STATICDEP, CM_MPU_STATICDEP */
  1235. #define OMAP4430_TESLA_STATDEP_SHIFT 1
  1236. #define OMAP4430_TESLA_STATDEP_MASK (1 << 1)
  1237. /*
  1238. * Used by CM_D2D_DYNAMICDEP, CM_D2D_DYNAMICDEP_RESTORE, CM_DUCATI_DYNAMICDEP,
  1239. * CM_EMU_DYNAMICDEP, CM_L3_1_DYNAMICDEP, CM_L3_1_DYNAMICDEP_RESTORE,
  1240. * CM_L3_2_DYNAMICDEP, CM_L3_2_DYNAMICDEP_RESTORE, CM_L4CFG_DYNAMICDEP,
  1241. * CM_L4CFG_DYNAMICDEP_RESTORE, CM_L4PER_DYNAMICDEP,
  1242. * CM_L4PER_DYNAMICDEP_RESTORE, CM_MPU_DYNAMICDEP, CM_TESLA_DYNAMICDEP
  1243. */
  1244. #define OMAP4430_WINDOWSIZE_SHIFT 24
  1245. #define OMAP4430_WINDOWSIZE_MASK (0xf << 24)
  1246. /* Used by REVISION_CM1, REVISION_CM2 */
  1247. #define OMAP4430_X_MAJOR_SHIFT 8
  1248. #define OMAP4430_X_MAJOR_MASK (0x7 << 8)
  1249. /* Used by REVISION_CM1, REVISION_CM2 */
  1250. #define OMAP4430_Y_MINOR_SHIFT 0
  1251. #define OMAP4430_Y_MINOR_MASK (0x3f << 0)
  1252. #endif