clockdomain2xxx_3xxx.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * OMAP2 and OMAP3 clockdomain control
  3. *
  4. * Copyright (C) 2008-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2008-2010 Nokia Corporation
  6. *
  7. * Derived from mach-omap2/clockdomain.c written by Paul Walmsley
  8. * Rajendra Nayak <rnayak@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/types.h>
  15. #include <plat/prcm.h>
  16. #include "prm.h"
  17. #include "prm2xxx_3xxx.h"
  18. #include "cm.h"
  19. #include "cm2xxx_3xxx.h"
  20. #include "cm-regbits-24xx.h"
  21. #include "cm-regbits-34xx.h"
  22. #include "prm-regbits-24xx.h"
  23. #include "clockdomain.h"
  24. static int omap2_clkdm_add_wkdep(struct clockdomain *clkdm1,
  25. struct clockdomain *clkdm2)
  26. {
  27. omap2_prm_set_mod_reg_bits((1 << clkdm2->dep_bit),
  28. clkdm1->pwrdm.ptr->prcm_offs, PM_WKDEP);
  29. return 0;
  30. }
  31. static int omap2_clkdm_del_wkdep(struct clockdomain *clkdm1,
  32. struct clockdomain *clkdm2)
  33. {
  34. omap2_prm_clear_mod_reg_bits((1 << clkdm2->dep_bit),
  35. clkdm1->pwrdm.ptr->prcm_offs, PM_WKDEP);
  36. return 0;
  37. }
  38. static int omap2_clkdm_read_wkdep(struct clockdomain *clkdm1,
  39. struct clockdomain *clkdm2)
  40. {
  41. return omap2_prm_read_mod_bits_shift(clkdm1->pwrdm.ptr->prcm_offs,
  42. PM_WKDEP, (1 << clkdm2->dep_bit));
  43. }
  44. static int omap2_clkdm_clear_all_wkdeps(struct clockdomain *clkdm)
  45. {
  46. struct clkdm_dep *cd;
  47. u32 mask = 0;
  48. for (cd = clkdm->wkdep_srcs; cd && cd->clkdm_name; cd++) {
  49. if (!omap_chip_is(cd->omap_chip))
  50. continue;
  51. if (!cd->clkdm)
  52. continue; /* only happens if data is erroneous */
  53. /* PRM accesses are slow, so minimize them */
  54. mask |= 1 << cd->clkdm->dep_bit;
  55. atomic_set(&cd->wkdep_usecount, 0);
  56. }
  57. omap2_prm_clear_mod_reg_bits(mask, clkdm->pwrdm.ptr->prcm_offs,
  58. PM_WKDEP);
  59. return 0;
  60. }
  61. static int omap3_clkdm_add_sleepdep(struct clockdomain *clkdm1,
  62. struct clockdomain *clkdm2)
  63. {
  64. omap2_cm_set_mod_reg_bits((1 << clkdm2->dep_bit),
  65. clkdm1->pwrdm.ptr->prcm_offs,
  66. OMAP3430_CM_SLEEPDEP);
  67. return 0;
  68. }
  69. static int omap3_clkdm_del_sleepdep(struct clockdomain *clkdm1,
  70. struct clockdomain *clkdm2)
  71. {
  72. omap2_cm_clear_mod_reg_bits((1 << clkdm2->dep_bit),
  73. clkdm1->pwrdm.ptr->prcm_offs,
  74. OMAP3430_CM_SLEEPDEP);
  75. return 0;
  76. }
  77. static int omap3_clkdm_read_sleepdep(struct clockdomain *clkdm1,
  78. struct clockdomain *clkdm2)
  79. {
  80. return omap2_prm_read_mod_bits_shift(clkdm1->pwrdm.ptr->prcm_offs,
  81. OMAP3430_CM_SLEEPDEP, (1 << clkdm2->dep_bit));
  82. }
  83. static int omap3_clkdm_clear_all_sleepdeps(struct clockdomain *clkdm)
  84. {
  85. struct clkdm_dep *cd;
  86. u32 mask = 0;
  87. for (cd = clkdm->sleepdep_srcs; cd && cd->clkdm_name; cd++) {
  88. if (!omap_chip_is(cd->omap_chip))
  89. continue;
  90. if (!cd->clkdm)
  91. continue; /* only happens if data is erroneous */
  92. /* PRM accesses are slow, so minimize them */
  93. mask |= 1 << cd->clkdm->dep_bit;
  94. atomic_set(&cd->sleepdep_usecount, 0);
  95. }
  96. omap2_prm_clear_mod_reg_bits(mask, clkdm->pwrdm.ptr->prcm_offs,
  97. OMAP3430_CM_SLEEPDEP);
  98. return 0;
  99. }
  100. static int omap2_clkdm_sleep(struct clockdomain *clkdm)
  101. {
  102. omap2_cm_set_mod_reg_bits(OMAP24XX_FORCESTATE_MASK,
  103. clkdm->pwrdm.ptr->prcm_offs,
  104. OMAP2_PM_PWSTCTRL);
  105. return 0;
  106. }
  107. static int omap2_clkdm_wakeup(struct clockdomain *clkdm)
  108. {
  109. omap2_cm_clear_mod_reg_bits(OMAP24XX_FORCESTATE_MASK,
  110. clkdm->pwrdm.ptr->prcm_offs,
  111. OMAP2_PM_PWSTCTRL);
  112. return 0;
  113. }
  114. static void omap2_clkdm_allow_idle(struct clockdomain *clkdm)
  115. {
  116. if (atomic_read(&clkdm->usecount) > 0)
  117. _clkdm_add_autodeps(clkdm);
  118. omap2xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  119. clkdm->clktrctrl_mask);
  120. }
  121. static void omap2_clkdm_deny_idle(struct clockdomain *clkdm)
  122. {
  123. omap2xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  124. clkdm->clktrctrl_mask);
  125. if (atomic_read(&clkdm->usecount) > 0)
  126. _clkdm_del_autodeps(clkdm);
  127. }
  128. static void _enable_hwsup(struct clockdomain *clkdm)
  129. {
  130. if (cpu_is_omap24xx())
  131. omap2xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  132. clkdm->clktrctrl_mask);
  133. else if (cpu_is_omap34xx())
  134. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  135. clkdm->clktrctrl_mask);
  136. }
  137. static void _disable_hwsup(struct clockdomain *clkdm)
  138. {
  139. if (cpu_is_omap24xx())
  140. omap2xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  141. clkdm->clktrctrl_mask);
  142. else if (cpu_is_omap34xx())
  143. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  144. clkdm->clktrctrl_mask);
  145. }
  146. static int omap2_clkdm_clk_enable(struct clockdomain *clkdm)
  147. {
  148. bool hwsup = false;
  149. if (!clkdm->clktrctrl_mask)
  150. return 0;
  151. hwsup = omap2_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  152. clkdm->clktrctrl_mask);
  153. if (hwsup) {
  154. /* Disable HW transitions when we are changing deps */
  155. _disable_hwsup(clkdm);
  156. _clkdm_add_autodeps(clkdm);
  157. _enable_hwsup(clkdm);
  158. } else {
  159. clkdm_wakeup(clkdm);
  160. }
  161. return 0;
  162. }
  163. static int omap2_clkdm_clk_disable(struct clockdomain *clkdm)
  164. {
  165. bool hwsup = false;
  166. if (!clkdm->clktrctrl_mask)
  167. return 0;
  168. hwsup = omap2_cm_is_clkdm_in_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  169. clkdm->clktrctrl_mask);
  170. if (hwsup) {
  171. /* Disable HW transitions when we are changing deps */
  172. _disable_hwsup(clkdm);
  173. _clkdm_del_autodeps(clkdm);
  174. _enable_hwsup(clkdm);
  175. } else {
  176. clkdm_sleep(clkdm);
  177. }
  178. return 0;
  179. }
  180. static int omap3_clkdm_sleep(struct clockdomain *clkdm)
  181. {
  182. omap3xxx_cm_clkdm_force_sleep(clkdm->pwrdm.ptr->prcm_offs,
  183. clkdm->clktrctrl_mask);
  184. return 0;
  185. }
  186. static int omap3_clkdm_wakeup(struct clockdomain *clkdm)
  187. {
  188. omap3xxx_cm_clkdm_force_wakeup(clkdm->pwrdm.ptr->prcm_offs,
  189. clkdm->clktrctrl_mask);
  190. return 0;
  191. }
  192. static void omap3_clkdm_allow_idle(struct clockdomain *clkdm)
  193. {
  194. if (atomic_read(&clkdm->usecount) > 0)
  195. _clkdm_add_autodeps(clkdm);
  196. omap3xxx_cm_clkdm_enable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  197. clkdm->clktrctrl_mask);
  198. }
  199. static void omap3_clkdm_deny_idle(struct clockdomain *clkdm)
  200. {
  201. omap3xxx_cm_clkdm_disable_hwsup(clkdm->pwrdm.ptr->prcm_offs,
  202. clkdm->clktrctrl_mask);
  203. if (atomic_read(&clkdm->usecount) > 0)
  204. _clkdm_del_autodeps(clkdm);
  205. }
  206. struct clkdm_ops omap2_clkdm_operations = {
  207. .clkdm_add_wkdep = omap2_clkdm_add_wkdep,
  208. .clkdm_del_wkdep = omap2_clkdm_del_wkdep,
  209. .clkdm_read_wkdep = omap2_clkdm_read_wkdep,
  210. .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps,
  211. .clkdm_sleep = omap2_clkdm_sleep,
  212. .clkdm_wakeup = omap2_clkdm_wakeup,
  213. .clkdm_allow_idle = omap2_clkdm_allow_idle,
  214. .clkdm_deny_idle = omap2_clkdm_deny_idle,
  215. .clkdm_clk_enable = omap2_clkdm_clk_enable,
  216. .clkdm_clk_disable = omap2_clkdm_clk_disable,
  217. };
  218. struct clkdm_ops omap3_clkdm_operations = {
  219. .clkdm_add_wkdep = omap2_clkdm_add_wkdep,
  220. .clkdm_del_wkdep = omap2_clkdm_del_wkdep,
  221. .clkdm_read_wkdep = omap2_clkdm_read_wkdep,
  222. .clkdm_clear_all_wkdeps = omap2_clkdm_clear_all_wkdeps,
  223. .clkdm_add_sleepdep = omap3_clkdm_add_sleepdep,
  224. .clkdm_del_sleepdep = omap3_clkdm_del_sleepdep,
  225. .clkdm_read_sleepdep = omap3_clkdm_read_sleepdep,
  226. .clkdm_clear_all_sleepdeps = omap3_clkdm_clear_all_sleepdeps,
  227. .clkdm_sleep = omap3_clkdm_sleep,
  228. .clkdm_wakeup = omap3_clkdm_wakeup,
  229. .clkdm_allow_idle = omap3_clkdm_allow_idle,
  230. .clkdm_deny_idle = omap3_clkdm_deny_idle,
  231. .clkdm_clk_enable = omap2_clkdm_clk_enable,
  232. .clkdm_clk_disable = omap2_clkdm_clk_disable,
  233. };