clock44xx_data.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329
  1. /*
  2. * OMAP4 Clock data
  3. *
  4. * Copyright (C) 2009-2010 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley (paul@pwsan.com)
  8. * Rajendra Nayak (rnayak@ti.com)
  9. * Benoit Cousson (b-cousson@ti.com)
  10. *
  11. * This file is automatically generated from the OMAP hardware databases.
  12. * We respectfully ask that any modifications to this file be coordinated
  13. * with the public linux-omap@vger.kernel.org mailing list and the
  14. * authors above to ensure that the autogeneration scripts are kept
  15. * up-to-date with the file contents.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License version 2 as
  19. * published by the Free Software Foundation.
  20. *
  21. * XXX Some of the ES1 clocks have been removed/changed; once support
  22. * is added for discriminating clocks by ES level, these should be added back
  23. * in.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/list.h>
  27. #include <linux/clk.h>
  28. #include <plat/clkdev_omap.h>
  29. #include "clock.h"
  30. #include "clock44xx.h"
  31. #include "cm1_44xx.h"
  32. #include "cm2_44xx.h"
  33. #include "cm-regbits-44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "control.h"
  37. #include "scrm44xx.h"
  38. /* OMAP4 modulemode control */
  39. #define OMAP4430_MODULEMODE_HWCTRL 0
  40. #define OMAP4430_MODULEMODE_SWCTRL 1
  41. /* Root clocks */
  42. static struct clk extalt_clkin_ck = {
  43. .name = "extalt_clkin_ck",
  44. .rate = 59000000,
  45. .ops = &clkops_null,
  46. };
  47. static struct clk pad_clks_ck = {
  48. .name = "pad_clks_ck",
  49. .rate = 12000000,
  50. .ops = &clkops_omap2_dflt,
  51. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  52. .enable_bit = OMAP4430_PAD_CLKS_GATE_SHIFT,
  53. };
  54. static struct clk pad_slimbus_core_clks_ck = {
  55. .name = "pad_slimbus_core_clks_ck",
  56. .rate = 12000000,
  57. .ops = &clkops_null,
  58. };
  59. static struct clk secure_32k_clk_src_ck = {
  60. .name = "secure_32k_clk_src_ck",
  61. .rate = 32768,
  62. .ops = &clkops_null,
  63. };
  64. static struct clk slimbus_clk = {
  65. .name = "slimbus_clk",
  66. .rate = 12000000,
  67. .ops = &clkops_omap2_dflt,
  68. .enable_reg = OMAP4430_CM_CLKSEL_ABE,
  69. .enable_bit = OMAP4430_SLIMBUS_CLK_GATE_SHIFT,
  70. };
  71. static struct clk sys_32k_ck = {
  72. .name = "sys_32k_ck",
  73. .rate = 32768,
  74. .ops = &clkops_null,
  75. };
  76. static struct clk virt_12000000_ck = {
  77. .name = "virt_12000000_ck",
  78. .ops = &clkops_null,
  79. .rate = 12000000,
  80. };
  81. static struct clk virt_13000000_ck = {
  82. .name = "virt_13000000_ck",
  83. .ops = &clkops_null,
  84. .rate = 13000000,
  85. };
  86. static struct clk virt_16800000_ck = {
  87. .name = "virt_16800000_ck",
  88. .ops = &clkops_null,
  89. .rate = 16800000,
  90. };
  91. static struct clk virt_19200000_ck = {
  92. .name = "virt_19200000_ck",
  93. .ops = &clkops_null,
  94. .rate = 19200000,
  95. };
  96. static struct clk virt_26000000_ck = {
  97. .name = "virt_26000000_ck",
  98. .ops = &clkops_null,
  99. .rate = 26000000,
  100. };
  101. static struct clk virt_27000000_ck = {
  102. .name = "virt_27000000_ck",
  103. .ops = &clkops_null,
  104. .rate = 27000000,
  105. };
  106. static struct clk virt_38400000_ck = {
  107. .name = "virt_38400000_ck",
  108. .ops = &clkops_null,
  109. .rate = 38400000,
  110. };
  111. static const struct clksel_rate div_1_0_rates[] = {
  112. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  113. { .div = 0 },
  114. };
  115. static const struct clksel_rate div_1_1_rates[] = {
  116. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  117. { .div = 0 },
  118. };
  119. static const struct clksel_rate div_1_2_rates[] = {
  120. { .div = 1, .val = 2, .flags = RATE_IN_4430 },
  121. { .div = 0 },
  122. };
  123. static const struct clksel_rate div_1_3_rates[] = {
  124. { .div = 1, .val = 3, .flags = RATE_IN_4430 },
  125. { .div = 0 },
  126. };
  127. static const struct clksel_rate div_1_4_rates[] = {
  128. { .div = 1, .val = 4, .flags = RATE_IN_4430 },
  129. { .div = 0 },
  130. };
  131. static const struct clksel_rate div_1_5_rates[] = {
  132. { .div = 1, .val = 5, .flags = RATE_IN_4430 },
  133. { .div = 0 },
  134. };
  135. static const struct clksel_rate div_1_6_rates[] = {
  136. { .div = 1, .val = 6, .flags = RATE_IN_4430 },
  137. { .div = 0 },
  138. };
  139. static const struct clksel_rate div_1_7_rates[] = {
  140. { .div = 1, .val = 7, .flags = RATE_IN_4430 },
  141. { .div = 0 },
  142. };
  143. static const struct clksel sys_clkin_sel[] = {
  144. { .parent = &virt_12000000_ck, .rates = div_1_1_rates },
  145. { .parent = &virt_13000000_ck, .rates = div_1_2_rates },
  146. { .parent = &virt_16800000_ck, .rates = div_1_3_rates },
  147. { .parent = &virt_19200000_ck, .rates = div_1_4_rates },
  148. { .parent = &virt_26000000_ck, .rates = div_1_5_rates },
  149. { .parent = &virt_27000000_ck, .rates = div_1_6_rates },
  150. { .parent = &virt_38400000_ck, .rates = div_1_7_rates },
  151. { .parent = NULL },
  152. };
  153. static struct clk sys_clkin_ck = {
  154. .name = "sys_clkin_ck",
  155. .rate = 38400000,
  156. .clksel = sys_clkin_sel,
  157. .init = &omap2_init_clksel_parent,
  158. .clksel_reg = OMAP4430_CM_SYS_CLKSEL,
  159. .clksel_mask = OMAP4430_SYS_CLKSEL_MASK,
  160. .ops = &clkops_null,
  161. .recalc = &omap2_clksel_recalc,
  162. };
  163. static struct clk tie_low_clock_ck = {
  164. .name = "tie_low_clock_ck",
  165. .rate = 0,
  166. .ops = &clkops_null,
  167. };
  168. static struct clk utmi_phy_clkout_ck = {
  169. .name = "utmi_phy_clkout_ck",
  170. .rate = 60000000,
  171. .ops = &clkops_null,
  172. };
  173. static struct clk xclk60mhsp1_ck = {
  174. .name = "xclk60mhsp1_ck",
  175. .rate = 60000000,
  176. .ops = &clkops_null,
  177. };
  178. static struct clk xclk60mhsp2_ck = {
  179. .name = "xclk60mhsp2_ck",
  180. .rate = 60000000,
  181. .ops = &clkops_null,
  182. };
  183. static struct clk xclk60motg_ck = {
  184. .name = "xclk60motg_ck",
  185. .rate = 60000000,
  186. .ops = &clkops_null,
  187. };
  188. /* Module clocks and DPLL outputs */
  189. static const struct clksel abe_dpll_bypass_clk_mux_sel[] = {
  190. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  191. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  192. { .parent = NULL },
  193. };
  194. static struct clk abe_dpll_bypass_clk_mux_ck = {
  195. .name = "abe_dpll_bypass_clk_mux_ck",
  196. .parent = &sys_clkin_ck,
  197. .ops = &clkops_null,
  198. .recalc = &followparent_recalc,
  199. };
  200. static struct clk abe_dpll_refclk_mux_ck = {
  201. .name = "abe_dpll_refclk_mux_ck",
  202. .parent = &sys_clkin_ck,
  203. .clksel = abe_dpll_bypass_clk_mux_sel,
  204. .init = &omap2_init_clksel_parent,
  205. .clksel_reg = OMAP4430_CM_ABE_PLL_REF_CLKSEL,
  206. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  207. .ops = &clkops_null,
  208. .recalc = &omap2_clksel_recalc,
  209. };
  210. /* DPLL_ABE */
  211. static struct dpll_data dpll_abe_dd = {
  212. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_ABE,
  213. .clk_bypass = &abe_dpll_bypass_clk_mux_ck,
  214. .clk_ref = &abe_dpll_refclk_mux_ck,
  215. .control_reg = OMAP4430_CM_CLKMODE_DPLL_ABE,
  216. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  217. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_ABE,
  218. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_ABE,
  219. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  220. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  221. .enable_mask = OMAP4430_DPLL_EN_MASK,
  222. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  223. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  224. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  225. .max_divider = OMAP4430_MAX_DPLL_DIV,
  226. .min_divider = 1,
  227. };
  228. static struct clk dpll_abe_ck = {
  229. .name = "dpll_abe_ck",
  230. .parent = &abe_dpll_refclk_mux_ck,
  231. .dpll_data = &dpll_abe_dd,
  232. .init = &omap2_init_dpll_parent,
  233. .ops = &clkops_omap3_noncore_dpll_ops,
  234. .recalc = &omap3_dpll_recalc,
  235. .round_rate = &omap2_dpll_round_rate,
  236. .set_rate = &omap3_noncore_dpll_set_rate,
  237. };
  238. static struct clk dpll_abe_x2_ck = {
  239. .name = "dpll_abe_x2_ck",
  240. .parent = &dpll_abe_ck,
  241. .flags = CLOCK_CLKOUTX2,
  242. .ops = &clkops_omap4_dpllmx_ops,
  243. .recalc = &omap3_clkoutx2_recalc,
  244. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  245. };
  246. static const struct clksel_rate div31_1to31_rates[] = {
  247. { .div = 1, .val = 1, .flags = RATE_IN_4430 },
  248. { .div = 2, .val = 2, .flags = RATE_IN_4430 },
  249. { .div = 3, .val = 3, .flags = RATE_IN_4430 },
  250. { .div = 4, .val = 4, .flags = RATE_IN_4430 },
  251. { .div = 5, .val = 5, .flags = RATE_IN_4430 },
  252. { .div = 6, .val = 6, .flags = RATE_IN_4430 },
  253. { .div = 7, .val = 7, .flags = RATE_IN_4430 },
  254. { .div = 8, .val = 8, .flags = RATE_IN_4430 },
  255. { .div = 9, .val = 9, .flags = RATE_IN_4430 },
  256. { .div = 10, .val = 10, .flags = RATE_IN_4430 },
  257. { .div = 11, .val = 11, .flags = RATE_IN_4430 },
  258. { .div = 12, .val = 12, .flags = RATE_IN_4430 },
  259. { .div = 13, .val = 13, .flags = RATE_IN_4430 },
  260. { .div = 14, .val = 14, .flags = RATE_IN_4430 },
  261. { .div = 15, .val = 15, .flags = RATE_IN_4430 },
  262. { .div = 16, .val = 16, .flags = RATE_IN_4430 },
  263. { .div = 17, .val = 17, .flags = RATE_IN_4430 },
  264. { .div = 18, .val = 18, .flags = RATE_IN_4430 },
  265. { .div = 19, .val = 19, .flags = RATE_IN_4430 },
  266. { .div = 20, .val = 20, .flags = RATE_IN_4430 },
  267. { .div = 21, .val = 21, .flags = RATE_IN_4430 },
  268. { .div = 22, .val = 22, .flags = RATE_IN_4430 },
  269. { .div = 23, .val = 23, .flags = RATE_IN_4430 },
  270. { .div = 24, .val = 24, .flags = RATE_IN_4430 },
  271. { .div = 25, .val = 25, .flags = RATE_IN_4430 },
  272. { .div = 26, .val = 26, .flags = RATE_IN_4430 },
  273. { .div = 27, .val = 27, .flags = RATE_IN_4430 },
  274. { .div = 28, .val = 28, .flags = RATE_IN_4430 },
  275. { .div = 29, .val = 29, .flags = RATE_IN_4430 },
  276. { .div = 30, .val = 30, .flags = RATE_IN_4430 },
  277. { .div = 31, .val = 31, .flags = RATE_IN_4430 },
  278. { .div = 0 },
  279. };
  280. static const struct clksel dpll_abe_m2x2_div[] = {
  281. { .parent = &dpll_abe_x2_ck, .rates = div31_1to31_rates },
  282. { .parent = NULL },
  283. };
  284. static struct clk dpll_abe_m2x2_ck = {
  285. .name = "dpll_abe_m2x2_ck",
  286. .parent = &dpll_abe_x2_ck,
  287. .clksel = dpll_abe_m2x2_div,
  288. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  289. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  290. .ops = &clkops_omap4_dpllmx_ops,
  291. .recalc = &omap2_clksel_recalc,
  292. .round_rate = &omap2_clksel_round_rate,
  293. .set_rate = &omap2_clksel_set_rate,
  294. };
  295. static struct clk abe_24m_fclk = {
  296. .name = "abe_24m_fclk",
  297. .parent = &dpll_abe_m2x2_ck,
  298. .ops = &clkops_null,
  299. .fixed_div = 8,
  300. .recalc = &omap_fixed_divisor_recalc,
  301. };
  302. static const struct clksel_rate div3_1to4_rates[] = {
  303. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  304. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  305. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  306. { .div = 0 },
  307. };
  308. static const struct clksel abe_clk_div[] = {
  309. { .parent = &dpll_abe_m2x2_ck, .rates = div3_1to4_rates },
  310. { .parent = NULL },
  311. };
  312. static struct clk abe_clk = {
  313. .name = "abe_clk",
  314. .parent = &dpll_abe_m2x2_ck,
  315. .clksel = abe_clk_div,
  316. .clksel_reg = OMAP4430_CM_CLKSEL_ABE,
  317. .clksel_mask = OMAP4430_CLKSEL_OPP_MASK,
  318. .ops = &clkops_null,
  319. .recalc = &omap2_clksel_recalc,
  320. .round_rate = &omap2_clksel_round_rate,
  321. .set_rate = &omap2_clksel_set_rate,
  322. };
  323. static const struct clksel_rate div2_1to2_rates[] = {
  324. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  325. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  326. { .div = 0 },
  327. };
  328. static const struct clksel aess_fclk_div[] = {
  329. { .parent = &abe_clk, .rates = div2_1to2_rates },
  330. { .parent = NULL },
  331. };
  332. static struct clk aess_fclk = {
  333. .name = "aess_fclk",
  334. .parent = &abe_clk,
  335. .clksel = aess_fclk_div,
  336. .clksel_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  337. .clksel_mask = OMAP4430_CLKSEL_AESS_FCLK_MASK,
  338. .ops = &clkops_null,
  339. .recalc = &omap2_clksel_recalc,
  340. .round_rate = &omap2_clksel_round_rate,
  341. .set_rate = &omap2_clksel_set_rate,
  342. };
  343. static struct clk dpll_abe_m3x2_ck = {
  344. .name = "dpll_abe_m3x2_ck",
  345. .parent = &dpll_abe_x2_ck,
  346. .clksel = dpll_abe_m2x2_div,
  347. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_ABE,
  348. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  349. .ops = &clkops_omap4_dpllmx_ops,
  350. .recalc = &omap2_clksel_recalc,
  351. .round_rate = &omap2_clksel_round_rate,
  352. .set_rate = &omap2_clksel_set_rate,
  353. };
  354. static const struct clksel core_hsd_byp_clk_mux_sel[] = {
  355. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  356. { .parent = &dpll_abe_m3x2_ck, .rates = div_1_1_rates },
  357. { .parent = NULL },
  358. };
  359. static struct clk core_hsd_byp_clk_mux_ck = {
  360. .name = "core_hsd_byp_clk_mux_ck",
  361. .parent = &sys_clkin_ck,
  362. .clksel = core_hsd_byp_clk_mux_sel,
  363. .init = &omap2_init_clksel_parent,
  364. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  365. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  366. .ops = &clkops_null,
  367. .recalc = &omap2_clksel_recalc,
  368. };
  369. /* DPLL_CORE */
  370. static struct dpll_data dpll_core_dd = {
  371. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_CORE,
  372. .clk_bypass = &core_hsd_byp_clk_mux_ck,
  373. .clk_ref = &sys_clkin_ck,
  374. .control_reg = OMAP4430_CM_CLKMODE_DPLL_CORE,
  375. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  376. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_CORE,
  377. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_CORE,
  378. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  379. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  380. .enable_mask = OMAP4430_DPLL_EN_MASK,
  381. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  382. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  383. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  384. .max_divider = OMAP4430_MAX_DPLL_DIV,
  385. .min_divider = 1,
  386. };
  387. static struct clk dpll_core_ck = {
  388. .name = "dpll_core_ck",
  389. .parent = &sys_clkin_ck,
  390. .dpll_data = &dpll_core_dd,
  391. .init = &omap2_init_dpll_parent,
  392. .ops = &clkops_omap3_core_dpll_ops,
  393. .recalc = &omap3_dpll_recalc,
  394. };
  395. static struct clk dpll_core_x2_ck = {
  396. .name = "dpll_core_x2_ck",
  397. .parent = &dpll_core_ck,
  398. .flags = CLOCK_CLKOUTX2,
  399. .ops = &clkops_null,
  400. .recalc = &omap3_clkoutx2_recalc,
  401. };
  402. static const struct clksel dpll_core_m6x2_div[] = {
  403. { .parent = &dpll_core_x2_ck, .rates = div31_1to31_rates },
  404. { .parent = NULL },
  405. };
  406. static struct clk dpll_core_m6x2_ck = {
  407. .name = "dpll_core_m6x2_ck",
  408. .parent = &dpll_core_x2_ck,
  409. .clksel = dpll_core_m6x2_div,
  410. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_CORE,
  411. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  412. .ops = &clkops_omap4_dpllmx_ops,
  413. .recalc = &omap2_clksel_recalc,
  414. .round_rate = &omap2_clksel_round_rate,
  415. .set_rate = &omap2_clksel_set_rate,
  416. };
  417. static const struct clksel dbgclk_mux_sel[] = {
  418. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  419. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  420. { .parent = NULL },
  421. };
  422. static struct clk dbgclk_mux_ck = {
  423. .name = "dbgclk_mux_ck",
  424. .parent = &sys_clkin_ck,
  425. .ops = &clkops_null,
  426. .recalc = &followparent_recalc,
  427. };
  428. static const struct clksel dpll_core_m2_div[] = {
  429. { .parent = &dpll_core_ck, .rates = div31_1to31_rates },
  430. { .parent = NULL },
  431. };
  432. static struct clk dpll_core_m2_ck = {
  433. .name = "dpll_core_m2_ck",
  434. .parent = &dpll_core_ck,
  435. .clksel = dpll_core_m2_div,
  436. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_CORE,
  437. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  438. .ops = &clkops_omap4_dpllmx_ops,
  439. .recalc = &omap2_clksel_recalc,
  440. .round_rate = &omap2_clksel_round_rate,
  441. .set_rate = &omap2_clksel_set_rate,
  442. };
  443. static struct clk ddrphy_ck = {
  444. .name = "ddrphy_ck",
  445. .parent = &dpll_core_m2_ck,
  446. .ops = &clkops_null,
  447. .fixed_div = 2,
  448. .recalc = &omap_fixed_divisor_recalc,
  449. };
  450. static struct clk dpll_core_m5x2_ck = {
  451. .name = "dpll_core_m5x2_ck",
  452. .parent = &dpll_core_x2_ck,
  453. .clksel = dpll_core_m6x2_div,
  454. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_CORE,
  455. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  456. .ops = &clkops_omap4_dpllmx_ops,
  457. .recalc = &omap2_clksel_recalc,
  458. .round_rate = &omap2_clksel_round_rate,
  459. .set_rate = &omap2_clksel_set_rate,
  460. };
  461. static const struct clksel div_core_div[] = {
  462. { .parent = &dpll_core_m5x2_ck, .rates = div2_1to2_rates },
  463. { .parent = NULL },
  464. };
  465. static struct clk div_core_ck = {
  466. .name = "div_core_ck",
  467. .parent = &dpll_core_m5x2_ck,
  468. .clksel = div_core_div,
  469. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  470. .clksel_mask = OMAP4430_CLKSEL_CORE_MASK,
  471. .ops = &clkops_null,
  472. .recalc = &omap2_clksel_recalc,
  473. .round_rate = &omap2_clksel_round_rate,
  474. .set_rate = &omap2_clksel_set_rate,
  475. };
  476. static const struct clksel_rate div4_1to8_rates[] = {
  477. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  478. { .div = 2, .val = 1, .flags = RATE_IN_4430 },
  479. { .div = 4, .val = 2, .flags = RATE_IN_4430 },
  480. { .div = 8, .val = 3, .flags = RATE_IN_4430 },
  481. { .div = 0 },
  482. };
  483. static const struct clksel div_iva_hs_clk_div[] = {
  484. { .parent = &dpll_core_m5x2_ck, .rates = div4_1to8_rates },
  485. { .parent = NULL },
  486. };
  487. static struct clk div_iva_hs_clk = {
  488. .name = "div_iva_hs_clk",
  489. .parent = &dpll_core_m5x2_ck,
  490. .clksel = div_iva_hs_clk_div,
  491. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_IVA,
  492. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  493. .ops = &clkops_null,
  494. .recalc = &omap2_clksel_recalc,
  495. .round_rate = &omap2_clksel_round_rate,
  496. .set_rate = &omap2_clksel_set_rate,
  497. };
  498. static struct clk div_mpu_hs_clk = {
  499. .name = "div_mpu_hs_clk",
  500. .parent = &dpll_core_m5x2_ck,
  501. .clksel = div_iva_hs_clk_div,
  502. .clksel_reg = OMAP4430_CM_BYPCLK_DPLL_MPU,
  503. .clksel_mask = OMAP4430_CLKSEL_0_1_MASK,
  504. .ops = &clkops_null,
  505. .recalc = &omap2_clksel_recalc,
  506. .round_rate = &omap2_clksel_round_rate,
  507. .set_rate = &omap2_clksel_set_rate,
  508. };
  509. static struct clk dpll_core_m4x2_ck = {
  510. .name = "dpll_core_m4x2_ck",
  511. .parent = &dpll_core_x2_ck,
  512. .clksel = dpll_core_m6x2_div,
  513. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_CORE,
  514. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  515. .ops = &clkops_omap4_dpllmx_ops,
  516. .recalc = &omap2_clksel_recalc,
  517. .round_rate = &omap2_clksel_round_rate,
  518. .set_rate = &omap2_clksel_set_rate,
  519. };
  520. static struct clk dll_clk_div_ck = {
  521. .name = "dll_clk_div_ck",
  522. .parent = &dpll_core_m4x2_ck,
  523. .ops = &clkops_null,
  524. .fixed_div = 2,
  525. .recalc = &omap_fixed_divisor_recalc,
  526. };
  527. static const struct clksel dpll_abe_m2_div[] = {
  528. { .parent = &dpll_abe_ck, .rates = div31_1to31_rates },
  529. { .parent = NULL },
  530. };
  531. static struct clk dpll_abe_m2_ck = {
  532. .name = "dpll_abe_m2_ck",
  533. .parent = &dpll_abe_ck,
  534. .clksel = dpll_abe_m2_div,
  535. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_ABE,
  536. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  537. .ops = &clkops_omap4_dpllmx_ops,
  538. .recalc = &omap2_clksel_recalc,
  539. .round_rate = &omap2_clksel_round_rate,
  540. .set_rate = &omap2_clksel_set_rate,
  541. };
  542. static struct clk dpll_core_m3x2_ck = {
  543. .name = "dpll_core_m3x2_ck",
  544. .parent = &dpll_core_x2_ck,
  545. .clksel = dpll_core_m6x2_div,
  546. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  547. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  548. .ops = &clkops_omap2_dflt,
  549. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_CORE,
  550. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  551. .recalc = &omap2_clksel_recalc,
  552. .round_rate = &omap2_clksel_round_rate,
  553. .set_rate = &omap2_clksel_set_rate,
  554. };
  555. static struct clk dpll_core_m7x2_ck = {
  556. .name = "dpll_core_m7x2_ck",
  557. .parent = &dpll_core_x2_ck,
  558. .clksel = dpll_core_m6x2_div,
  559. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_CORE,
  560. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  561. .ops = &clkops_omap4_dpllmx_ops,
  562. .recalc = &omap2_clksel_recalc,
  563. .round_rate = &omap2_clksel_round_rate,
  564. .set_rate = &omap2_clksel_set_rate,
  565. };
  566. static const struct clksel iva_hsd_byp_clk_mux_sel[] = {
  567. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  568. { .parent = &div_iva_hs_clk, .rates = div_1_1_rates },
  569. { .parent = NULL },
  570. };
  571. static struct clk iva_hsd_byp_clk_mux_ck = {
  572. .name = "iva_hsd_byp_clk_mux_ck",
  573. .parent = &sys_clkin_ck,
  574. .clksel = iva_hsd_byp_clk_mux_sel,
  575. .init = &omap2_init_clksel_parent,
  576. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  577. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  578. .ops = &clkops_null,
  579. .recalc = &omap2_clksel_recalc,
  580. };
  581. /* DPLL_IVA */
  582. static struct dpll_data dpll_iva_dd = {
  583. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_IVA,
  584. .clk_bypass = &iva_hsd_byp_clk_mux_ck,
  585. .clk_ref = &sys_clkin_ck,
  586. .control_reg = OMAP4430_CM_CLKMODE_DPLL_IVA,
  587. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  588. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_IVA,
  589. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_IVA,
  590. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  591. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  592. .enable_mask = OMAP4430_DPLL_EN_MASK,
  593. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  594. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  595. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  596. .max_divider = OMAP4430_MAX_DPLL_DIV,
  597. .min_divider = 1,
  598. };
  599. static struct clk dpll_iva_ck = {
  600. .name = "dpll_iva_ck",
  601. .parent = &sys_clkin_ck,
  602. .dpll_data = &dpll_iva_dd,
  603. .init = &omap2_init_dpll_parent,
  604. .ops = &clkops_omap3_noncore_dpll_ops,
  605. .recalc = &omap3_dpll_recalc,
  606. .round_rate = &omap2_dpll_round_rate,
  607. .set_rate = &omap3_noncore_dpll_set_rate,
  608. };
  609. static struct clk dpll_iva_x2_ck = {
  610. .name = "dpll_iva_x2_ck",
  611. .parent = &dpll_iva_ck,
  612. .flags = CLOCK_CLKOUTX2,
  613. .ops = &clkops_null,
  614. .recalc = &omap3_clkoutx2_recalc,
  615. };
  616. static const struct clksel dpll_iva_m4x2_div[] = {
  617. { .parent = &dpll_iva_x2_ck, .rates = div31_1to31_rates },
  618. { .parent = NULL },
  619. };
  620. static struct clk dpll_iva_m4x2_ck = {
  621. .name = "dpll_iva_m4x2_ck",
  622. .parent = &dpll_iva_x2_ck,
  623. .clksel = dpll_iva_m4x2_div,
  624. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_IVA,
  625. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  626. .ops = &clkops_omap4_dpllmx_ops,
  627. .recalc = &omap2_clksel_recalc,
  628. .round_rate = &omap2_clksel_round_rate,
  629. .set_rate = &omap2_clksel_set_rate,
  630. };
  631. static struct clk dpll_iva_m5x2_ck = {
  632. .name = "dpll_iva_m5x2_ck",
  633. .parent = &dpll_iva_x2_ck,
  634. .clksel = dpll_iva_m4x2_div,
  635. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_IVA,
  636. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  637. .ops = &clkops_omap4_dpllmx_ops,
  638. .recalc = &omap2_clksel_recalc,
  639. .round_rate = &omap2_clksel_round_rate,
  640. .set_rate = &omap2_clksel_set_rate,
  641. };
  642. /* DPLL_MPU */
  643. static struct dpll_data dpll_mpu_dd = {
  644. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_MPU,
  645. .clk_bypass = &div_mpu_hs_clk,
  646. .clk_ref = &sys_clkin_ck,
  647. .control_reg = OMAP4430_CM_CLKMODE_DPLL_MPU,
  648. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  649. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_MPU,
  650. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_MPU,
  651. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  652. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  653. .enable_mask = OMAP4430_DPLL_EN_MASK,
  654. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  655. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  656. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  657. .max_divider = OMAP4430_MAX_DPLL_DIV,
  658. .min_divider = 1,
  659. };
  660. static struct clk dpll_mpu_ck = {
  661. .name = "dpll_mpu_ck",
  662. .parent = &sys_clkin_ck,
  663. .dpll_data = &dpll_mpu_dd,
  664. .init = &omap2_init_dpll_parent,
  665. .ops = &clkops_omap3_noncore_dpll_ops,
  666. .recalc = &omap3_dpll_recalc,
  667. .round_rate = &omap2_dpll_round_rate,
  668. .set_rate = &omap3_noncore_dpll_set_rate,
  669. };
  670. static const struct clksel dpll_mpu_m2_div[] = {
  671. { .parent = &dpll_mpu_ck, .rates = div31_1to31_rates },
  672. { .parent = NULL },
  673. };
  674. static struct clk dpll_mpu_m2_ck = {
  675. .name = "dpll_mpu_m2_ck",
  676. .parent = &dpll_mpu_ck,
  677. .clksel = dpll_mpu_m2_div,
  678. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_MPU,
  679. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  680. .ops = &clkops_omap4_dpllmx_ops,
  681. .recalc = &omap2_clksel_recalc,
  682. .round_rate = &omap2_clksel_round_rate,
  683. .set_rate = &omap2_clksel_set_rate,
  684. };
  685. static struct clk per_hs_clk_div_ck = {
  686. .name = "per_hs_clk_div_ck",
  687. .parent = &dpll_abe_m3x2_ck,
  688. .ops = &clkops_null,
  689. .fixed_div = 2,
  690. .recalc = &omap_fixed_divisor_recalc,
  691. };
  692. static const struct clksel per_hsd_byp_clk_mux_sel[] = {
  693. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  694. { .parent = &per_hs_clk_div_ck, .rates = div_1_1_rates },
  695. { .parent = NULL },
  696. };
  697. static struct clk per_hsd_byp_clk_mux_ck = {
  698. .name = "per_hsd_byp_clk_mux_ck",
  699. .parent = &sys_clkin_ck,
  700. .clksel = per_hsd_byp_clk_mux_sel,
  701. .init = &omap2_init_clksel_parent,
  702. .clksel_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  703. .clksel_mask = OMAP4430_DPLL_BYP_CLKSEL_MASK,
  704. .ops = &clkops_null,
  705. .recalc = &omap2_clksel_recalc,
  706. };
  707. /* DPLL_PER */
  708. static struct dpll_data dpll_per_dd = {
  709. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_PER,
  710. .clk_bypass = &per_hsd_byp_clk_mux_ck,
  711. .clk_ref = &sys_clkin_ck,
  712. .control_reg = OMAP4430_CM_CLKMODE_DPLL_PER,
  713. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  714. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_PER,
  715. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_PER,
  716. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  717. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  718. .enable_mask = OMAP4430_DPLL_EN_MASK,
  719. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  720. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  721. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  722. .max_divider = OMAP4430_MAX_DPLL_DIV,
  723. .min_divider = 1,
  724. };
  725. static struct clk dpll_per_ck = {
  726. .name = "dpll_per_ck",
  727. .parent = &sys_clkin_ck,
  728. .dpll_data = &dpll_per_dd,
  729. .init = &omap2_init_dpll_parent,
  730. .ops = &clkops_omap3_noncore_dpll_ops,
  731. .recalc = &omap3_dpll_recalc,
  732. .round_rate = &omap2_dpll_round_rate,
  733. .set_rate = &omap3_noncore_dpll_set_rate,
  734. };
  735. static const struct clksel dpll_per_m2_div[] = {
  736. { .parent = &dpll_per_ck, .rates = div31_1to31_rates },
  737. { .parent = NULL },
  738. };
  739. static struct clk dpll_per_m2_ck = {
  740. .name = "dpll_per_m2_ck",
  741. .parent = &dpll_per_ck,
  742. .clksel = dpll_per_m2_div,
  743. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  744. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  745. .ops = &clkops_omap4_dpllmx_ops,
  746. .recalc = &omap2_clksel_recalc,
  747. .round_rate = &omap2_clksel_round_rate,
  748. .set_rate = &omap2_clksel_set_rate,
  749. };
  750. static struct clk dpll_per_x2_ck = {
  751. .name = "dpll_per_x2_ck",
  752. .parent = &dpll_per_ck,
  753. .flags = CLOCK_CLKOUTX2,
  754. .ops = &clkops_omap4_dpllmx_ops,
  755. .recalc = &omap3_clkoutx2_recalc,
  756. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  757. };
  758. static const struct clksel dpll_per_m2x2_div[] = {
  759. { .parent = &dpll_per_x2_ck, .rates = div31_1to31_rates },
  760. { .parent = NULL },
  761. };
  762. static struct clk dpll_per_m2x2_ck = {
  763. .name = "dpll_per_m2x2_ck",
  764. .parent = &dpll_per_x2_ck,
  765. .clksel = dpll_per_m2x2_div,
  766. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_PER,
  767. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  768. .ops = &clkops_omap4_dpllmx_ops,
  769. .recalc = &omap2_clksel_recalc,
  770. .round_rate = &omap2_clksel_round_rate,
  771. .set_rate = &omap2_clksel_set_rate,
  772. };
  773. static struct clk dpll_per_m3x2_ck = {
  774. .name = "dpll_per_m3x2_ck",
  775. .parent = &dpll_per_x2_ck,
  776. .clksel = dpll_per_m2x2_div,
  777. .clksel_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  778. .clksel_mask = OMAP4430_DPLL_CLKOUTHIF_DIV_MASK,
  779. .ops = &clkops_omap2_dflt,
  780. .enable_reg = OMAP4430_CM_DIV_M3_DPLL_PER,
  781. .enable_bit = OMAP4430_DPLL_CLKOUTHIF_GATE_CTRL_SHIFT,
  782. .recalc = &omap2_clksel_recalc,
  783. .round_rate = &omap2_clksel_round_rate,
  784. .set_rate = &omap2_clksel_set_rate,
  785. };
  786. static struct clk dpll_per_m4x2_ck = {
  787. .name = "dpll_per_m4x2_ck",
  788. .parent = &dpll_per_x2_ck,
  789. .clksel = dpll_per_m2x2_div,
  790. .clksel_reg = OMAP4430_CM_DIV_M4_DPLL_PER,
  791. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT1_DIV_MASK,
  792. .ops = &clkops_omap4_dpllmx_ops,
  793. .recalc = &omap2_clksel_recalc,
  794. .round_rate = &omap2_clksel_round_rate,
  795. .set_rate = &omap2_clksel_set_rate,
  796. };
  797. static struct clk dpll_per_m5x2_ck = {
  798. .name = "dpll_per_m5x2_ck",
  799. .parent = &dpll_per_x2_ck,
  800. .clksel = dpll_per_m2x2_div,
  801. .clksel_reg = OMAP4430_CM_DIV_M5_DPLL_PER,
  802. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT2_DIV_MASK,
  803. .ops = &clkops_omap4_dpllmx_ops,
  804. .recalc = &omap2_clksel_recalc,
  805. .round_rate = &omap2_clksel_round_rate,
  806. .set_rate = &omap2_clksel_set_rate,
  807. };
  808. static struct clk dpll_per_m6x2_ck = {
  809. .name = "dpll_per_m6x2_ck",
  810. .parent = &dpll_per_x2_ck,
  811. .clksel = dpll_per_m2x2_div,
  812. .clksel_reg = OMAP4430_CM_DIV_M6_DPLL_PER,
  813. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT3_DIV_MASK,
  814. .ops = &clkops_omap4_dpllmx_ops,
  815. .recalc = &omap2_clksel_recalc,
  816. .round_rate = &omap2_clksel_round_rate,
  817. .set_rate = &omap2_clksel_set_rate,
  818. };
  819. static struct clk dpll_per_m7x2_ck = {
  820. .name = "dpll_per_m7x2_ck",
  821. .parent = &dpll_per_x2_ck,
  822. .clksel = dpll_per_m2x2_div,
  823. .clksel_reg = OMAP4430_CM_DIV_M7_DPLL_PER,
  824. .clksel_mask = OMAP4430_HSDIVIDER_CLKOUT4_DIV_MASK,
  825. .ops = &clkops_omap4_dpllmx_ops,
  826. .recalc = &omap2_clksel_recalc,
  827. .round_rate = &omap2_clksel_round_rate,
  828. .set_rate = &omap2_clksel_set_rate,
  829. };
  830. /* DPLL_UNIPRO */
  831. static struct dpll_data dpll_unipro_dd = {
  832. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_UNIPRO,
  833. .clk_bypass = &sys_clkin_ck,
  834. .clk_ref = &sys_clkin_ck,
  835. .control_reg = OMAP4430_CM_CLKMODE_DPLL_UNIPRO,
  836. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  837. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_UNIPRO,
  838. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_UNIPRO,
  839. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  840. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  841. .enable_mask = OMAP4430_DPLL_EN_MASK,
  842. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  843. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  844. .sddiv_mask = OMAP4430_DPLL_SD_DIV_MASK,
  845. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  846. .max_divider = OMAP4430_MAX_DPLL_DIV,
  847. .min_divider = 1,
  848. };
  849. static struct clk dpll_unipro_ck = {
  850. .name = "dpll_unipro_ck",
  851. .parent = &sys_clkin_ck,
  852. .dpll_data = &dpll_unipro_dd,
  853. .init = &omap2_init_dpll_parent,
  854. .ops = &clkops_omap3_noncore_dpll_ops,
  855. .recalc = &omap3_dpll_recalc,
  856. .round_rate = &omap2_dpll_round_rate,
  857. .set_rate = &omap3_noncore_dpll_set_rate,
  858. };
  859. static struct clk dpll_unipro_x2_ck = {
  860. .name = "dpll_unipro_x2_ck",
  861. .parent = &dpll_unipro_ck,
  862. .flags = CLOCK_CLKOUTX2,
  863. .ops = &clkops_null,
  864. .recalc = &omap3_clkoutx2_recalc,
  865. };
  866. static const struct clksel dpll_unipro_m2x2_div[] = {
  867. { .parent = &dpll_unipro_x2_ck, .rates = div31_1to31_rates },
  868. { .parent = NULL },
  869. };
  870. static struct clk dpll_unipro_m2x2_ck = {
  871. .name = "dpll_unipro_m2x2_ck",
  872. .parent = &dpll_unipro_x2_ck,
  873. .clksel = dpll_unipro_m2x2_div,
  874. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_UNIPRO,
  875. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_MASK,
  876. .ops = &clkops_omap4_dpllmx_ops,
  877. .recalc = &omap2_clksel_recalc,
  878. .round_rate = &omap2_clksel_round_rate,
  879. .set_rate = &omap2_clksel_set_rate,
  880. };
  881. static struct clk usb_hs_clk_div_ck = {
  882. .name = "usb_hs_clk_div_ck",
  883. .parent = &dpll_abe_m3x2_ck,
  884. .ops = &clkops_null,
  885. .fixed_div = 3,
  886. .recalc = &omap_fixed_divisor_recalc,
  887. };
  888. /* DPLL_USB */
  889. static struct dpll_data dpll_usb_dd = {
  890. .mult_div1_reg = OMAP4430_CM_CLKSEL_DPLL_USB,
  891. .clk_bypass = &usb_hs_clk_div_ck,
  892. .flags = DPLL_J_TYPE,
  893. .clk_ref = &sys_clkin_ck,
  894. .control_reg = OMAP4430_CM_CLKMODE_DPLL_USB,
  895. .modes = (1 << DPLL_LOW_POWER_BYPASS) | (1 << DPLL_LOCKED),
  896. .autoidle_reg = OMAP4430_CM_AUTOIDLE_DPLL_USB,
  897. .idlest_reg = OMAP4430_CM_IDLEST_DPLL_USB,
  898. .mult_mask = OMAP4430_DPLL_MULT_MASK,
  899. .div1_mask = OMAP4430_DPLL_DIV_MASK,
  900. .enable_mask = OMAP4430_DPLL_EN_MASK,
  901. .autoidle_mask = OMAP4430_AUTO_DPLL_MODE_MASK,
  902. .idlest_mask = OMAP4430_ST_DPLL_CLK_MASK,
  903. .max_multiplier = OMAP4430_MAX_DPLL_MULT,
  904. .max_divider = OMAP4430_MAX_DPLL_DIV,
  905. .min_divider = 1,
  906. };
  907. static struct clk dpll_usb_ck = {
  908. .name = "dpll_usb_ck",
  909. .parent = &sys_clkin_ck,
  910. .dpll_data = &dpll_usb_dd,
  911. .init = &omap2_init_dpll_parent,
  912. .ops = &clkops_omap3_noncore_dpll_ops,
  913. .recalc = &omap3_dpll_recalc,
  914. .round_rate = &omap2_dpll_round_rate,
  915. .set_rate = &omap3_noncore_dpll_set_rate,
  916. };
  917. static struct clk dpll_usb_clkdcoldo_ck = {
  918. .name = "dpll_usb_clkdcoldo_ck",
  919. .parent = &dpll_usb_ck,
  920. .ops = &clkops_omap4_dpllmx_ops,
  921. .clksel_reg = OMAP4430_CM_CLKDCOLDO_DPLL_USB,
  922. .recalc = &followparent_recalc,
  923. };
  924. static const struct clksel dpll_usb_m2_div[] = {
  925. { .parent = &dpll_usb_ck, .rates = div31_1to31_rates },
  926. { .parent = NULL },
  927. };
  928. static struct clk dpll_usb_m2_ck = {
  929. .name = "dpll_usb_m2_ck",
  930. .parent = &dpll_usb_ck,
  931. .clksel = dpll_usb_m2_div,
  932. .clksel_reg = OMAP4430_CM_DIV_M2_DPLL_USB,
  933. .clksel_mask = OMAP4430_DPLL_CLKOUT_DIV_0_6_MASK,
  934. .ops = &clkops_omap4_dpllmx_ops,
  935. .recalc = &omap2_clksel_recalc,
  936. .round_rate = &omap2_clksel_round_rate,
  937. .set_rate = &omap2_clksel_set_rate,
  938. };
  939. static const struct clksel ducati_clk_mux_sel[] = {
  940. { .parent = &div_core_ck, .rates = div_1_0_rates },
  941. { .parent = &dpll_per_m6x2_ck, .rates = div_1_1_rates },
  942. { .parent = NULL },
  943. };
  944. static struct clk ducati_clk_mux_ck = {
  945. .name = "ducati_clk_mux_ck",
  946. .parent = &div_core_ck,
  947. .clksel = ducati_clk_mux_sel,
  948. .init = &omap2_init_clksel_parent,
  949. .clksel_reg = OMAP4430_CM_CLKSEL_DUCATI_ISS_ROOT,
  950. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  951. .ops = &clkops_null,
  952. .recalc = &omap2_clksel_recalc,
  953. };
  954. static struct clk func_12m_fclk = {
  955. .name = "func_12m_fclk",
  956. .parent = &dpll_per_m2x2_ck,
  957. .ops = &clkops_null,
  958. .fixed_div = 16,
  959. .recalc = &omap_fixed_divisor_recalc,
  960. };
  961. static struct clk func_24m_clk = {
  962. .name = "func_24m_clk",
  963. .parent = &dpll_per_m2_ck,
  964. .ops = &clkops_null,
  965. .fixed_div = 4,
  966. .recalc = &omap_fixed_divisor_recalc,
  967. };
  968. static struct clk func_24mc_fclk = {
  969. .name = "func_24mc_fclk",
  970. .parent = &dpll_per_m2x2_ck,
  971. .ops = &clkops_null,
  972. .fixed_div = 8,
  973. .recalc = &omap_fixed_divisor_recalc,
  974. };
  975. static const struct clksel_rate div2_4to8_rates[] = {
  976. { .div = 4, .val = 0, .flags = RATE_IN_4430 },
  977. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  978. { .div = 0 },
  979. };
  980. static const struct clksel func_48m_fclk_div[] = {
  981. { .parent = &dpll_per_m2x2_ck, .rates = div2_4to8_rates },
  982. { .parent = NULL },
  983. };
  984. static struct clk func_48m_fclk = {
  985. .name = "func_48m_fclk",
  986. .parent = &dpll_per_m2x2_ck,
  987. .clksel = func_48m_fclk_div,
  988. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  989. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  990. .ops = &clkops_null,
  991. .recalc = &omap2_clksel_recalc,
  992. .round_rate = &omap2_clksel_round_rate,
  993. .set_rate = &omap2_clksel_set_rate,
  994. };
  995. static struct clk func_48mc_fclk = {
  996. .name = "func_48mc_fclk",
  997. .parent = &dpll_per_m2x2_ck,
  998. .ops = &clkops_null,
  999. .fixed_div = 4,
  1000. .recalc = &omap_fixed_divisor_recalc,
  1001. };
  1002. static const struct clksel_rate div2_2to4_rates[] = {
  1003. { .div = 2, .val = 0, .flags = RATE_IN_4430 },
  1004. { .div = 4, .val = 1, .flags = RATE_IN_4430 },
  1005. { .div = 0 },
  1006. };
  1007. static const struct clksel func_64m_fclk_div[] = {
  1008. { .parent = &dpll_per_m4x2_ck, .rates = div2_2to4_rates },
  1009. { .parent = NULL },
  1010. };
  1011. static struct clk func_64m_fclk = {
  1012. .name = "func_64m_fclk",
  1013. .parent = &dpll_per_m4x2_ck,
  1014. .clksel = func_64m_fclk_div,
  1015. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1016. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1017. .ops = &clkops_null,
  1018. .recalc = &omap2_clksel_recalc,
  1019. .round_rate = &omap2_clksel_round_rate,
  1020. .set_rate = &omap2_clksel_set_rate,
  1021. };
  1022. static const struct clksel func_96m_fclk_div[] = {
  1023. { .parent = &dpll_per_m2x2_ck, .rates = div2_2to4_rates },
  1024. { .parent = NULL },
  1025. };
  1026. static struct clk func_96m_fclk = {
  1027. .name = "func_96m_fclk",
  1028. .parent = &dpll_per_m2x2_ck,
  1029. .clksel = func_96m_fclk_div,
  1030. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1031. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1032. .ops = &clkops_null,
  1033. .recalc = &omap2_clksel_recalc,
  1034. .round_rate = &omap2_clksel_round_rate,
  1035. .set_rate = &omap2_clksel_set_rate,
  1036. };
  1037. static const struct clksel hsmmc6_fclk_sel[] = {
  1038. { .parent = &func_64m_fclk, .rates = div_1_0_rates },
  1039. { .parent = &func_96m_fclk, .rates = div_1_1_rates },
  1040. { .parent = NULL },
  1041. };
  1042. static struct clk hsmmc6_fclk = {
  1043. .name = "hsmmc6_fclk",
  1044. .parent = &func_64m_fclk,
  1045. .ops = &clkops_null,
  1046. .recalc = &followparent_recalc,
  1047. };
  1048. static const struct clksel_rate div2_1to8_rates[] = {
  1049. { .div = 1, .val = 0, .flags = RATE_IN_4430 },
  1050. { .div = 8, .val = 1, .flags = RATE_IN_4430 },
  1051. { .div = 0 },
  1052. };
  1053. static const struct clksel init_60m_fclk_div[] = {
  1054. { .parent = &dpll_usb_m2_ck, .rates = div2_1to8_rates },
  1055. { .parent = NULL },
  1056. };
  1057. static struct clk init_60m_fclk = {
  1058. .name = "init_60m_fclk",
  1059. .parent = &dpll_usb_m2_ck,
  1060. .clksel = init_60m_fclk_div,
  1061. .clksel_reg = OMAP4430_CM_CLKSEL_USB_60MHZ,
  1062. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1063. .ops = &clkops_null,
  1064. .recalc = &omap2_clksel_recalc,
  1065. .round_rate = &omap2_clksel_round_rate,
  1066. .set_rate = &omap2_clksel_set_rate,
  1067. };
  1068. static const struct clksel l3_div_div[] = {
  1069. { .parent = &div_core_ck, .rates = div2_1to2_rates },
  1070. { .parent = NULL },
  1071. };
  1072. static struct clk l3_div_ck = {
  1073. .name = "l3_div_ck",
  1074. .parent = &div_core_ck,
  1075. .clksel = l3_div_div,
  1076. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1077. .clksel_mask = OMAP4430_CLKSEL_L3_MASK,
  1078. .ops = &clkops_null,
  1079. .recalc = &omap2_clksel_recalc,
  1080. .round_rate = &omap2_clksel_round_rate,
  1081. .set_rate = &omap2_clksel_set_rate,
  1082. };
  1083. static const struct clksel l4_div_div[] = {
  1084. { .parent = &l3_div_ck, .rates = div2_1to2_rates },
  1085. { .parent = NULL },
  1086. };
  1087. static struct clk l4_div_ck = {
  1088. .name = "l4_div_ck",
  1089. .parent = &l3_div_ck,
  1090. .clksel = l4_div_div,
  1091. .clksel_reg = OMAP4430_CM_CLKSEL_CORE,
  1092. .clksel_mask = OMAP4430_CLKSEL_L4_MASK,
  1093. .ops = &clkops_null,
  1094. .recalc = &omap2_clksel_recalc,
  1095. .round_rate = &omap2_clksel_round_rate,
  1096. .set_rate = &omap2_clksel_set_rate,
  1097. };
  1098. static struct clk lp_clk_div_ck = {
  1099. .name = "lp_clk_div_ck",
  1100. .parent = &dpll_abe_m2x2_ck,
  1101. .ops = &clkops_null,
  1102. .fixed_div = 16,
  1103. .recalc = &omap_fixed_divisor_recalc,
  1104. };
  1105. static const struct clksel l4_wkup_clk_mux_sel[] = {
  1106. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1107. { .parent = &lp_clk_div_ck, .rates = div_1_1_rates },
  1108. { .parent = NULL },
  1109. };
  1110. static struct clk l4_wkup_clk_mux_ck = {
  1111. .name = "l4_wkup_clk_mux_ck",
  1112. .parent = &sys_clkin_ck,
  1113. .clksel = l4_wkup_clk_mux_sel,
  1114. .init = &omap2_init_clksel_parent,
  1115. .clksel_reg = OMAP4430_CM_L4_WKUP_CLKSEL,
  1116. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1117. .ops = &clkops_null,
  1118. .recalc = &omap2_clksel_recalc,
  1119. };
  1120. static const struct clksel per_abe_nc_fclk_div[] = {
  1121. { .parent = &dpll_abe_m2_ck, .rates = div2_1to2_rates },
  1122. { .parent = NULL },
  1123. };
  1124. static struct clk per_abe_nc_fclk = {
  1125. .name = "per_abe_nc_fclk",
  1126. .parent = &dpll_abe_m2_ck,
  1127. .clksel = per_abe_nc_fclk_div,
  1128. .clksel_reg = OMAP4430_CM_SCALE_FCLK,
  1129. .clksel_mask = OMAP4430_SCALE_FCLK_MASK,
  1130. .ops = &clkops_null,
  1131. .recalc = &omap2_clksel_recalc,
  1132. .round_rate = &omap2_clksel_round_rate,
  1133. .set_rate = &omap2_clksel_set_rate,
  1134. };
  1135. static const struct clksel mcasp2_fclk_sel[] = {
  1136. { .parent = &func_96m_fclk, .rates = div_1_0_rates },
  1137. { .parent = &per_abe_nc_fclk, .rates = div_1_1_rates },
  1138. { .parent = NULL },
  1139. };
  1140. static struct clk mcasp2_fclk = {
  1141. .name = "mcasp2_fclk",
  1142. .parent = &func_96m_fclk,
  1143. .ops = &clkops_null,
  1144. .recalc = &followparent_recalc,
  1145. };
  1146. static struct clk mcasp3_fclk = {
  1147. .name = "mcasp3_fclk",
  1148. .parent = &func_96m_fclk,
  1149. .ops = &clkops_null,
  1150. .recalc = &followparent_recalc,
  1151. };
  1152. static struct clk ocp_abe_iclk = {
  1153. .name = "ocp_abe_iclk",
  1154. .parent = &aess_fclk,
  1155. .ops = &clkops_null,
  1156. .recalc = &followparent_recalc,
  1157. };
  1158. static struct clk per_abe_24m_fclk = {
  1159. .name = "per_abe_24m_fclk",
  1160. .parent = &dpll_abe_m2_ck,
  1161. .ops = &clkops_null,
  1162. .fixed_div = 4,
  1163. .recalc = &omap_fixed_divisor_recalc,
  1164. };
  1165. static const struct clksel pmd_stm_clock_mux_sel[] = {
  1166. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  1167. { .parent = &dpll_core_m6x2_ck, .rates = div_1_1_rates },
  1168. { .parent = &tie_low_clock_ck, .rates = div_1_2_rates },
  1169. { .parent = NULL },
  1170. };
  1171. static struct clk pmd_stm_clock_mux_ck = {
  1172. .name = "pmd_stm_clock_mux_ck",
  1173. .parent = &sys_clkin_ck,
  1174. .ops = &clkops_null,
  1175. .recalc = &followparent_recalc,
  1176. };
  1177. static struct clk pmd_trace_clk_mux_ck = {
  1178. .name = "pmd_trace_clk_mux_ck",
  1179. .parent = &sys_clkin_ck,
  1180. .ops = &clkops_null,
  1181. .recalc = &followparent_recalc,
  1182. };
  1183. static const struct clksel syc_clk_div_div[] = {
  1184. { .parent = &sys_clkin_ck, .rates = div2_1to2_rates },
  1185. { .parent = NULL },
  1186. };
  1187. static struct clk syc_clk_div_ck = {
  1188. .name = "syc_clk_div_ck",
  1189. .parent = &sys_clkin_ck,
  1190. .clksel = syc_clk_div_div,
  1191. .clksel_reg = OMAP4430_CM_ABE_DSS_SYS_CLKSEL,
  1192. .clksel_mask = OMAP4430_CLKSEL_0_0_MASK,
  1193. .ops = &clkops_null,
  1194. .recalc = &omap2_clksel_recalc,
  1195. .round_rate = &omap2_clksel_round_rate,
  1196. .set_rate = &omap2_clksel_set_rate,
  1197. };
  1198. /* Leaf clocks controlled by modules */
  1199. static struct clk aes1_fck = {
  1200. .name = "aes1_fck",
  1201. .ops = &clkops_omap2_dflt,
  1202. .enable_reg = OMAP4430_CM_L4SEC_AES1_CLKCTRL,
  1203. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1204. .clkdm_name = "l4_secure_clkdm",
  1205. .parent = &l3_div_ck,
  1206. .recalc = &followparent_recalc,
  1207. };
  1208. static struct clk aes2_fck = {
  1209. .name = "aes2_fck",
  1210. .ops = &clkops_omap2_dflt,
  1211. .enable_reg = OMAP4430_CM_L4SEC_AES2_CLKCTRL,
  1212. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1213. .clkdm_name = "l4_secure_clkdm",
  1214. .parent = &l3_div_ck,
  1215. .recalc = &followparent_recalc,
  1216. };
  1217. static struct clk aess_fck = {
  1218. .name = "aess_fck",
  1219. .ops = &clkops_omap2_dflt,
  1220. .enable_reg = OMAP4430_CM1_ABE_AESS_CLKCTRL,
  1221. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1222. .clkdm_name = "abe_clkdm",
  1223. .parent = &aess_fclk,
  1224. .recalc = &followparent_recalc,
  1225. };
  1226. static struct clk bandgap_fclk = {
  1227. .name = "bandgap_fclk",
  1228. .ops = &clkops_omap2_dflt,
  1229. .enable_reg = OMAP4430_CM_WKUP_BANDGAP_CLKCTRL,
  1230. .enable_bit = OMAP4430_OPTFCLKEN_BGAP_32K_SHIFT,
  1231. .clkdm_name = "l4_wkup_clkdm",
  1232. .parent = &sys_32k_ck,
  1233. .recalc = &followparent_recalc,
  1234. };
  1235. static struct clk des3des_fck = {
  1236. .name = "des3des_fck",
  1237. .ops = &clkops_omap2_dflt,
  1238. .enable_reg = OMAP4430_CM_L4SEC_DES3DES_CLKCTRL,
  1239. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1240. .clkdm_name = "l4_secure_clkdm",
  1241. .parent = &l4_div_ck,
  1242. .recalc = &followparent_recalc,
  1243. };
  1244. static const struct clksel dmic_sync_mux_sel[] = {
  1245. { .parent = &abe_24m_fclk, .rates = div_1_0_rates },
  1246. { .parent = &syc_clk_div_ck, .rates = div_1_1_rates },
  1247. { .parent = &func_24m_clk, .rates = div_1_2_rates },
  1248. { .parent = NULL },
  1249. };
  1250. static struct clk dmic_sync_mux_ck = {
  1251. .name = "dmic_sync_mux_ck",
  1252. .parent = &abe_24m_fclk,
  1253. .clksel = dmic_sync_mux_sel,
  1254. .init = &omap2_init_clksel_parent,
  1255. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1256. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1257. .ops = &clkops_null,
  1258. .recalc = &omap2_clksel_recalc,
  1259. };
  1260. static const struct clksel func_dmic_abe_gfclk_sel[] = {
  1261. { .parent = &dmic_sync_mux_ck, .rates = div_1_0_rates },
  1262. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1263. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1264. { .parent = NULL },
  1265. };
  1266. /* Merged func_dmic_abe_gfclk into dmic */
  1267. static struct clk dmic_fck = {
  1268. .name = "dmic_fck",
  1269. .parent = &dmic_sync_mux_ck,
  1270. .clksel = func_dmic_abe_gfclk_sel,
  1271. .init = &omap2_init_clksel_parent,
  1272. .clksel_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1273. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1274. .ops = &clkops_omap2_dflt,
  1275. .recalc = &omap2_clksel_recalc,
  1276. .enable_reg = OMAP4430_CM1_ABE_DMIC_CLKCTRL,
  1277. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1278. .clkdm_name = "abe_clkdm",
  1279. };
  1280. static struct clk dsp_fck = {
  1281. .name = "dsp_fck",
  1282. .ops = &clkops_omap2_dflt,
  1283. .enable_reg = OMAP4430_CM_TESLA_TESLA_CLKCTRL,
  1284. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1285. .clkdm_name = "tesla_clkdm",
  1286. .parent = &dpll_iva_m4x2_ck,
  1287. .recalc = &followparent_recalc,
  1288. };
  1289. static struct clk dss_sys_clk = {
  1290. .name = "dss_sys_clk",
  1291. .ops = &clkops_omap2_dflt,
  1292. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1293. .enable_bit = OMAP4430_OPTFCLKEN_SYS_CLK_SHIFT,
  1294. .clkdm_name = "l3_dss_clkdm",
  1295. .parent = &syc_clk_div_ck,
  1296. .recalc = &followparent_recalc,
  1297. };
  1298. static struct clk dss_tv_clk = {
  1299. .name = "dss_tv_clk",
  1300. .ops = &clkops_omap2_dflt,
  1301. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1302. .enable_bit = OMAP4430_OPTFCLKEN_TV_CLK_SHIFT,
  1303. .clkdm_name = "l3_dss_clkdm",
  1304. .parent = &extalt_clkin_ck,
  1305. .recalc = &followparent_recalc,
  1306. };
  1307. static struct clk dss_dss_clk = {
  1308. .name = "dss_dss_clk",
  1309. .ops = &clkops_omap2_dflt,
  1310. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1311. .enable_bit = OMAP4430_OPTFCLKEN_DSSCLK_SHIFT,
  1312. .clkdm_name = "l3_dss_clkdm",
  1313. .parent = &dpll_per_m5x2_ck,
  1314. .recalc = &followparent_recalc,
  1315. };
  1316. static struct clk dss_48mhz_clk = {
  1317. .name = "dss_48mhz_clk",
  1318. .ops = &clkops_omap2_dflt,
  1319. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1320. .enable_bit = OMAP4430_OPTFCLKEN_48MHZ_CLK_SHIFT,
  1321. .clkdm_name = "l3_dss_clkdm",
  1322. .parent = &func_48mc_fclk,
  1323. .recalc = &followparent_recalc,
  1324. };
  1325. static struct clk dss_fck = {
  1326. .name = "dss_fck",
  1327. .ops = &clkops_omap2_dflt,
  1328. .enable_reg = OMAP4430_CM_DSS_DSS_CLKCTRL,
  1329. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1330. .clkdm_name = "l3_dss_clkdm",
  1331. .parent = &l3_div_ck,
  1332. .recalc = &followparent_recalc,
  1333. };
  1334. static struct clk efuse_ctrl_cust_fck = {
  1335. .name = "efuse_ctrl_cust_fck",
  1336. .ops = &clkops_omap2_dflt,
  1337. .enable_reg = OMAP4430_CM_CEFUSE_CEFUSE_CLKCTRL,
  1338. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1339. .clkdm_name = "l4_cefuse_clkdm",
  1340. .parent = &sys_clkin_ck,
  1341. .recalc = &followparent_recalc,
  1342. };
  1343. static struct clk emif1_fck = {
  1344. .name = "emif1_fck",
  1345. .ops = &clkops_omap2_dflt,
  1346. .enable_reg = OMAP4430_CM_MEMIF_EMIF_1_CLKCTRL,
  1347. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1348. .flags = ENABLE_ON_INIT,
  1349. .clkdm_name = "l3_emif_clkdm",
  1350. .parent = &ddrphy_ck,
  1351. .recalc = &followparent_recalc,
  1352. };
  1353. static struct clk emif2_fck = {
  1354. .name = "emif2_fck",
  1355. .ops = &clkops_omap2_dflt,
  1356. .enable_reg = OMAP4430_CM_MEMIF_EMIF_2_CLKCTRL,
  1357. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1358. .flags = ENABLE_ON_INIT,
  1359. .clkdm_name = "l3_emif_clkdm",
  1360. .parent = &ddrphy_ck,
  1361. .recalc = &followparent_recalc,
  1362. };
  1363. static const struct clksel fdif_fclk_div[] = {
  1364. { .parent = &dpll_per_m4x2_ck, .rates = div3_1to4_rates },
  1365. { .parent = NULL },
  1366. };
  1367. /* Merged fdif_fclk into fdif */
  1368. static struct clk fdif_fck = {
  1369. .name = "fdif_fck",
  1370. .parent = &dpll_per_m4x2_ck,
  1371. .clksel = fdif_fclk_div,
  1372. .clksel_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1373. .clksel_mask = OMAP4430_CLKSEL_FCLK_MASK,
  1374. .ops = &clkops_omap2_dflt,
  1375. .recalc = &omap2_clksel_recalc,
  1376. .round_rate = &omap2_clksel_round_rate,
  1377. .set_rate = &omap2_clksel_set_rate,
  1378. .enable_reg = OMAP4430_CM_CAM_FDIF_CLKCTRL,
  1379. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1380. .clkdm_name = "iss_clkdm",
  1381. };
  1382. static struct clk fpka_fck = {
  1383. .name = "fpka_fck",
  1384. .ops = &clkops_omap2_dflt,
  1385. .enable_reg = OMAP4430_CM_L4SEC_PKAEIP29_CLKCTRL,
  1386. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1387. .clkdm_name = "l4_secure_clkdm",
  1388. .parent = &l4_div_ck,
  1389. .recalc = &followparent_recalc,
  1390. };
  1391. static struct clk gpio1_dbclk = {
  1392. .name = "gpio1_dbclk",
  1393. .ops = &clkops_omap2_dflt,
  1394. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1395. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1396. .clkdm_name = "l4_wkup_clkdm",
  1397. .parent = &sys_32k_ck,
  1398. .recalc = &followparent_recalc,
  1399. };
  1400. static struct clk gpio1_ick = {
  1401. .name = "gpio1_ick",
  1402. .ops = &clkops_omap2_dflt,
  1403. .enable_reg = OMAP4430_CM_WKUP_GPIO1_CLKCTRL,
  1404. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1405. .clkdm_name = "l4_wkup_clkdm",
  1406. .parent = &l4_wkup_clk_mux_ck,
  1407. .recalc = &followparent_recalc,
  1408. };
  1409. static struct clk gpio2_dbclk = {
  1410. .name = "gpio2_dbclk",
  1411. .ops = &clkops_omap2_dflt,
  1412. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1413. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1414. .clkdm_name = "l4_per_clkdm",
  1415. .parent = &sys_32k_ck,
  1416. .recalc = &followparent_recalc,
  1417. };
  1418. static struct clk gpio2_ick = {
  1419. .name = "gpio2_ick",
  1420. .ops = &clkops_omap2_dflt,
  1421. .enable_reg = OMAP4430_CM_L4PER_GPIO2_CLKCTRL,
  1422. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1423. .clkdm_name = "l4_per_clkdm",
  1424. .parent = &l4_div_ck,
  1425. .recalc = &followparent_recalc,
  1426. };
  1427. static struct clk gpio3_dbclk = {
  1428. .name = "gpio3_dbclk",
  1429. .ops = &clkops_omap2_dflt,
  1430. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1431. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1432. .clkdm_name = "l4_per_clkdm",
  1433. .parent = &sys_32k_ck,
  1434. .recalc = &followparent_recalc,
  1435. };
  1436. static struct clk gpio3_ick = {
  1437. .name = "gpio3_ick",
  1438. .ops = &clkops_omap2_dflt,
  1439. .enable_reg = OMAP4430_CM_L4PER_GPIO3_CLKCTRL,
  1440. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1441. .clkdm_name = "l4_per_clkdm",
  1442. .parent = &l4_div_ck,
  1443. .recalc = &followparent_recalc,
  1444. };
  1445. static struct clk gpio4_dbclk = {
  1446. .name = "gpio4_dbclk",
  1447. .ops = &clkops_omap2_dflt,
  1448. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1449. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1450. .clkdm_name = "l4_per_clkdm",
  1451. .parent = &sys_32k_ck,
  1452. .recalc = &followparent_recalc,
  1453. };
  1454. static struct clk gpio4_ick = {
  1455. .name = "gpio4_ick",
  1456. .ops = &clkops_omap2_dflt,
  1457. .enable_reg = OMAP4430_CM_L4PER_GPIO4_CLKCTRL,
  1458. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1459. .clkdm_name = "l4_per_clkdm",
  1460. .parent = &l4_div_ck,
  1461. .recalc = &followparent_recalc,
  1462. };
  1463. static struct clk gpio5_dbclk = {
  1464. .name = "gpio5_dbclk",
  1465. .ops = &clkops_omap2_dflt,
  1466. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1467. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1468. .clkdm_name = "l4_per_clkdm",
  1469. .parent = &sys_32k_ck,
  1470. .recalc = &followparent_recalc,
  1471. };
  1472. static struct clk gpio5_ick = {
  1473. .name = "gpio5_ick",
  1474. .ops = &clkops_omap2_dflt,
  1475. .enable_reg = OMAP4430_CM_L4PER_GPIO5_CLKCTRL,
  1476. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1477. .clkdm_name = "l4_per_clkdm",
  1478. .parent = &l4_div_ck,
  1479. .recalc = &followparent_recalc,
  1480. };
  1481. static struct clk gpio6_dbclk = {
  1482. .name = "gpio6_dbclk",
  1483. .ops = &clkops_omap2_dflt,
  1484. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1485. .enable_bit = OMAP4430_OPTFCLKEN_DBCLK_SHIFT,
  1486. .clkdm_name = "l4_per_clkdm",
  1487. .parent = &sys_32k_ck,
  1488. .recalc = &followparent_recalc,
  1489. };
  1490. static struct clk gpio6_ick = {
  1491. .name = "gpio6_ick",
  1492. .ops = &clkops_omap2_dflt,
  1493. .enable_reg = OMAP4430_CM_L4PER_GPIO6_CLKCTRL,
  1494. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1495. .clkdm_name = "l4_per_clkdm",
  1496. .parent = &l4_div_ck,
  1497. .recalc = &followparent_recalc,
  1498. };
  1499. static struct clk gpmc_ick = {
  1500. .name = "gpmc_ick",
  1501. .ops = &clkops_omap2_dflt,
  1502. .enable_reg = OMAP4430_CM_L3_2_GPMC_CLKCTRL,
  1503. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1504. .clkdm_name = "l3_2_clkdm",
  1505. .parent = &l3_div_ck,
  1506. .recalc = &followparent_recalc,
  1507. };
  1508. static const struct clksel sgx_clk_mux_sel[] = {
  1509. { .parent = &dpll_core_m7x2_ck, .rates = div_1_0_rates },
  1510. { .parent = &dpll_per_m7x2_ck, .rates = div_1_1_rates },
  1511. { .parent = NULL },
  1512. };
  1513. /* Merged sgx_clk_mux into gpu */
  1514. static struct clk gpu_fck = {
  1515. .name = "gpu_fck",
  1516. .parent = &dpll_core_m7x2_ck,
  1517. .clksel = sgx_clk_mux_sel,
  1518. .init = &omap2_init_clksel_parent,
  1519. .clksel_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1520. .clksel_mask = OMAP4430_CLKSEL_SGX_FCLK_MASK,
  1521. .ops = &clkops_omap2_dflt,
  1522. .recalc = &omap2_clksel_recalc,
  1523. .enable_reg = OMAP4430_CM_GFX_GFX_CLKCTRL,
  1524. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1525. .clkdm_name = "l3_gfx_clkdm",
  1526. };
  1527. static struct clk hdq1w_fck = {
  1528. .name = "hdq1w_fck",
  1529. .ops = &clkops_omap2_dflt,
  1530. .enable_reg = OMAP4430_CM_L4PER_HDQ1W_CLKCTRL,
  1531. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1532. .clkdm_name = "l4_per_clkdm",
  1533. .parent = &func_12m_fclk,
  1534. .recalc = &followparent_recalc,
  1535. };
  1536. static const struct clksel hsi_fclk_div[] = {
  1537. { .parent = &dpll_per_m2x2_ck, .rates = div3_1to4_rates },
  1538. { .parent = NULL },
  1539. };
  1540. /* Merged hsi_fclk into hsi */
  1541. static struct clk hsi_fck = {
  1542. .name = "hsi_fck",
  1543. .parent = &dpll_per_m2x2_ck,
  1544. .clksel = hsi_fclk_div,
  1545. .clksel_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1546. .clksel_mask = OMAP4430_CLKSEL_24_25_MASK,
  1547. .ops = &clkops_omap2_dflt,
  1548. .recalc = &omap2_clksel_recalc,
  1549. .round_rate = &omap2_clksel_round_rate,
  1550. .set_rate = &omap2_clksel_set_rate,
  1551. .enable_reg = OMAP4430_CM_L3INIT_HSI_CLKCTRL,
  1552. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1553. .clkdm_name = "l3_init_clkdm",
  1554. };
  1555. static struct clk i2c1_fck = {
  1556. .name = "i2c1_fck",
  1557. .ops = &clkops_omap2_dflt,
  1558. .enable_reg = OMAP4430_CM_L4PER_I2C1_CLKCTRL,
  1559. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1560. .clkdm_name = "l4_per_clkdm",
  1561. .parent = &func_96m_fclk,
  1562. .recalc = &followparent_recalc,
  1563. };
  1564. static struct clk i2c2_fck = {
  1565. .name = "i2c2_fck",
  1566. .ops = &clkops_omap2_dflt,
  1567. .enable_reg = OMAP4430_CM_L4PER_I2C2_CLKCTRL,
  1568. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1569. .clkdm_name = "l4_per_clkdm",
  1570. .parent = &func_96m_fclk,
  1571. .recalc = &followparent_recalc,
  1572. };
  1573. static struct clk i2c3_fck = {
  1574. .name = "i2c3_fck",
  1575. .ops = &clkops_omap2_dflt,
  1576. .enable_reg = OMAP4430_CM_L4PER_I2C3_CLKCTRL,
  1577. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1578. .clkdm_name = "l4_per_clkdm",
  1579. .parent = &func_96m_fclk,
  1580. .recalc = &followparent_recalc,
  1581. };
  1582. static struct clk i2c4_fck = {
  1583. .name = "i2c4_fck",
  1584. .ops = &clkops_omap2_dflt,
  1585. .enable_reg = OMAP4430_CM_L4PER_I2C4_CLKCTRL,
  1586. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1587. .clkdm_name = "l4_per_clkdm",
  1588. .parent = &func_96m_fclk,
  1589. .recalc = &followparent_recalc,
  1590. };
  1591. static struct clk ipu_fck = {
  1592. .name = "ipu_fck",
  1593. .ops = &clkops_omap2_dflt,
  1594. .enable_reg = OMAP4430_CM_DUCATI_DUCATI_CLKCTRL,
  1595. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1596. .clkdm_name = "ducati_clkdm",
  1597. .parent = &ducati_clk_mux_ck,
  1598. .recalc = &followparent_recalc,
  1599. };
  1600. static struct clk iss_ctrlclk = {
  1601. .name = "iss_ctrlclk",
  1602. .ops = &clkops_omap2_dflt,
  1603. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1604. .enable_bit = OMAP4430_OPTFCLKEN_CTRLCLK_SHIFT,
  1605. .clkdm_name = "iss_clkdm",
  1606. .parent = &func_96m_fclk,
  1607. .recalc = &followparent_recalc,
  1608. };
  1609. static struct clk iss_fck = {
  1610. .name = "iss_fck",
  1611. .ops = &clkops_omap2_dflt,
  1612. .enable_reg = OMAP4430_CM_CAM_ISS_CLKCTRL,
  1613. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1614. .clkdm_name = "iss_clkdm",
  1615. .parent = &ducati_clk_mux_ck,
  1616. .recalc = &followparent_recalc,
  1617. };
  1618. static struct clk iva_fck = {
  1619. .name = "iva_fck",
  1620. .ops = &clkops_omap2_dflt,
  1621. .enable_reg = OMAP4430_CM_IVAHD_IVAHD_CLKCTRL,
  1622. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1623. .clkdm_name = "ivahd_clkdm",
  1624. .parent = &dpll_iva_m5x2_ck,
  1625. .recalc = &followparent_recalc,
  1626. };
  1627. static struct clk kbd_fck = {
  1628. .name = "kbd_fck",
  1629. .ops = &clkops_omap2_dflt,
  1630. .enable_reg = OMAP4430_CM_WKUP_KEYBOARD_CLKCTRL,
  1631. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1632. .clkdm_name = "l4_wkup_clkdm",
  1633. .parent = &sys_32k_ck,
  1634. .recalc = &followparent_recalc,
  1635. };
  1636. static struct clk l3_instr_ick = {
  1637. .name = "l3_instr_ick",
  1638. .ops = &clkops_omap2_dflt,
  1639. .enable_reg = OMAP4430_CM_L3INSTR_L3_INSTR_CLKCTRL,
  1640. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1641. .clkdm_name = "l3_instr_clkdm",
  1642. .flags = ENABLE_ON_INIT,
  1643. .parent = &l3_div_ck,
  1644. .recalc = &followparent_recalc,
  1645. };
  1646. static struct clk l3_main_3_ick = {
  1647. .name = "l3_main_3_ick",
  1648. .ops = &clkops_omap2_dflt,
  1649. .enable_reg = OMAP4430_CM_L3INSTR_L3_3_CLKCTRL,
  1650. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1651. .clkdm_name = "l3_instr_clkdm",
  1652. .flags = ENABLE_ON_INIT,
  1653. .parent = &l3_div_ck,
  1654. .recalc = &followparent_recalc,
  1655. };
  1656. static struct clk mcasp_sync_mux_ck = {
  1657. .name = "mcasp_sync_mux_ck",
  1658. .parent = &abe_24m_fclk,
  1659. .clksel = dmic_sync_mux_sel,
  1660. .init = &omap2_init_clksel_parent,
  1661. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1662. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1663. .ops = &clkops_null,
  1664. .recalc = &omap2_clksel_recalc,
  1665. };
  1666. static const struct clksel func_mcasp_abe_gfclk_sel[] = {
  1667. { .parent = &mcasp_sync_mux_ck, .rates = div_1_0_rates },
  1668. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1669. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1670. { .parent = NULL },
  1671. };
  1672. /* Merged func_mcasp_abe_gfclk into mcasp */
  1673. static struct clk mcasp_fck = {
  1674. .name = "mcasp_fck",
  1675. .parent = &mcasp_sync_mux_ck,
  1676. .clksel = func_mcasp_abe_gfclk_sel,
  1677. .init = &omap2_init_clksel_parent,
  1678. .clksel_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1679. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1680. .ops = &clkops_omap2_dflt,
  1681. .recalc = &omap2_clksel_recalc,
  1682. .enable_reg = OMAP4430_CM1_ABE_MCASP_CLKCTRL,
  1683. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1684. .clkdm_name = "abe_clkdm",
  1685. };
  1686. static struct clk mcbsp1_sync_mux_ck = {
  1687. .name = "mcbsp1_sync_mux_ck",
  1688. .parent = &abe_24m_fclk,
  1689. .clksel = dmic_sync_mux_sel,
  1690. .init = &omap2_init_clksel_parent,
  1691. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1692. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1693. .ops = &clkops_null,
  1694. .recalc = &omap2_clksel_recalc,
  1695. };
  1696. static const struct clksel func_mcbsp1_gfclk_sel[] = {
  1697. { .parent = &mcbsp1_sync_mux_ck, .rates = div_1_0_rates },
  1698. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1699. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1700. { .parent = NULL },
  1701. };
  1702. /* Merged func_mcbsp1_gfclk into mcbsp1 */
  1703. static struct clk mcbsp1_fck = {
  1704. .name = "mcbsp1_fck",
  1705. .parent = &mcbsp1_sync_mux_ck,
  1706. .clksel = func_mcbsp1_gfclk_sel,
  1707. .init = &omap2_init_clksel_parent,
  1708. .clksel_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1709. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1710. .ops = &clkops_omap2_dflt,
  1711. .recalc = &omap2_clksel_recalc,
  1712. .enable_reg = OMAP4430_CM1_ABE_MCBSP1_CLKCTRL,
  1713. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1714. .clkdm_name = "abe_clkdm",
  1715. };
  1716. static struct clk mcbsp2_sync_mux_ck = {
  1717. .name = "mcbsp2_sync_mux_ck",
  1718. .parent = &abe_24m_fclk,
  1719. .clksel = dmic_sync_mux_sel,
  1720. .init = &omap2_init_clksel_parent,
  1721. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1722. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1723. .ops = &clkops_null,
  1724. .recalc = &omap2_clksel_recalc,
  1725. };
  1726. static const struct clksel func_mcbsp2_gfclk_sel[] = {
  1727. { .parent = &mcbsp2_sync_mux_ck, .rates = div_1_0_rates },
  1728. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1729. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1730. { .parent = NULL },
  1731. };
  1732. /* Merged func_mcbsp2_gfclk into mcbsp2 */
  1733. static struct clk mcbsp2_fck = {
  1734. .name = "mcbsp2_fck",
  1735. .parent = &mcbsp2_sync_mux_ck,
  1736. .clksel = func_mcbsp2_gfclk_sel,
  1737. .init = &omap2_init_clksel_parent,
  1738. .clksel_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1739. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1740. .ops = &clkops_omap2_dflt,
  1741. .recalc = &omap2_clksel_recalc,
  1742. .enable_reg = OMAP4430_CM1_ABE_MCBSP2_CLKCTRL,
  1743. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1744. .clkdm_name = "abe_clkdm",
  1745. };
  1746. static struct clk mcbsp3_sync_mux_ck = {
  1747. .name = "mcbsp3_sync_mux_ck",
  1748. .parent = &abe_24m_fclk,
  1749. .clksel = dmic_sync_mux_sel,
  1750. .init = &omap2_init_clksel_parent,
  1751. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1752. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1753. .ops = &clkops_null,
  1754. .recalc = &omap2_clksel_recalc,
  1755. };
  1756. static const struct clksel func_mcbsp3_gfclk_sel[] = {
  1757. { .parent = &mcbsp3_sync_mux_ck, .rates = div_1_0_rates },
  1758. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1759. { .parent = &slimbus_clk, .rates = div_1_2_rates },
  1760. { .parent = NULL },
  1761. };
  1762. /* Merged func_mcbsp3_gfclk into mcbsp3 */
  1763. static struct clk mcbsp3_fck = {
  1764. .name = "mcbsp3_fck",
  1765. .parent = &mcbsp3_sync_mux_ck,
  1766. .clksel = func_mcbsp3_gfclk_sel,
  1767. .init = &omap2_init_clksel_parent,
  1768. .clksel_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1769. .clksel_mask = OMAP4430_CLKSEL_SOURCE_MASK,
  1770. .ops = &clkops_omap2_dflt,
  1771. .recalc = &omap2_clksel_recalc,
  1772. .enable_reg = OMAP4430_CM1_ABE_MCBSP3_CLKCTRL,
  1773. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1774. .clkdm_name = "abe_clkdm",
  1775. };
  1776. static struct clk mcbsp4_sync_mux_ck = {
  1777. .name = "mcbsp4_sync_mux_ck",
  1778. .parent = &func_96m_fclk,
  1779. .clksel = mcasp2_fclk_sel,
  1780. .init = &omap2_init_clksel_parent,
  1781. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1782. .clksel_mask = OMAP4430_CLKSEL_INTERNAL_SOURCE_MASK,
  1783. .ops = &clkops_null,
  1784. .recalc = &omap2_clksel_recalc,
  1785. };
  1786. static const struct clksel per_mcbsp4_gfclk_sel[] = {
  1787. { .parent = &mcbsp4_sync_mux_ck, .rates = div_1_0_rates },
  1788. { .parent = &pad_clks_ck, .rates = div_1_1_rates },
  1789. { .parent = NULL },
  1790. };
  1791. /* Merged per_mcbsp4_gfclk into mcbsp4 */
  1792. static struct clk mcbsp4_fck = {
  1793. .name = "mcbsp4_fck",
  1794. .parent = &mcbsp4_sync_mux_ck,
  1795. .clksel = per_mcbsp4_gfclk_sel,
  1796. .init = &omap2_init_clksel_parent,
  1797. .clksel_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1798. .clksel_mask = OMAP4430_CLKSEL_SOURCE_24_24_MASK,
  1799. .ops = &clkops_omap2_dflt,
  1800. .recalc = &omap2_clksel_recalc,
  1801. .enable_reg = OMAP4430_CM_L4PER_MCBSP4_CLKCTRL,
  1802. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1803. .clkdm_name = "l4_per_clkdm",
  1804. };
  1805. static struct clk mcpdm_fck = {
  1806. .name = "mcpdm_fck",
  1807. .ops = &clkops_omap2_dflt,
  1808. .enable_reg = OMAP4430_CM1_ABE_PDM_CLKCTRL,
  1809. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1810. .clkdm_name = "abe_clkdm",
  1811. .parent = &pad_clks_ck,
  1812. .recalc = &followparent_recalc,
  1813. };
  1814. static struct clk mcspi1_fck = {
  1815. .name = "mcspi1_fck",
  1816. .ops = &clkops_omap2_dflt,
  1817. .enable_reg = OMAP4430_CM_L4PER_MCSPI1_CLKCTRL,
  1818. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1819. .clkdm_name = "l4_per_clkdm",
  1820. .parent = &func_48m_fclk,
  1821. .recalc = &followparent_recalc,
  1822. };
  1823. static struct clk mcspi2_fck = {
  1824. .name = "mcspi2_fck",
  1825. .ops = &clkops_omap2_dflt,
  1826. .enable_reg = OMAP4430_CM_L4PER_MCSPI2_CLKCTRL,
  1827. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1828. .clkdm_name = "l4_per_clkdm",
  1829. .parent = &func_48m_fclk,
  1830. .recalc = &followparent_recalc,
  1831. };
  1832. static struct clk mcspi3_fck = {
  1833. .name = "mcspi3_fck",
  1834. .ops = &clkops_omap2_dflt,
  1835. .enable_reg = OMAP4430_CM_L4PER_MCSPI3_CLKCTRL,
  1836. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1837. .clkdm_name = "l4_per_clkdm",
  1838. .parent = &func_48m_fclk,
  1839. .recalc = &followparent_recalc,
  1840. };
  1841. static struct clk mcspi4_fck = {
  1842. .name = "mcspi4_fck",
  1843. .ops = &clkops_omap2_dflt,
  1844. .enable_reg = OMAP4430_CM_L4PER_MCSPI4_CLKCTRL,
  1845. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1846. .clkdm_name = "l4_per_clkdm",
  1847. .parent = &func_48m_fclk,
  1848. .recalc = &followparent_recalc,
  1849. };
  1850. /* Merged hsmmc1_fclk into mmc1 */
  1851. static struct clk mmc1_fck = {
  1852. .name = "mmc1_fck",
  1853. .parent = &func_64m_fclk,
  1854. .clksel = hsmmc6_fclk_sel,
  1855. .init = &omap2_init_clksel_parent,
  1856. .clksel_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1857. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1858. .ops = &clkops_omap2_dflt,
  1859. .recalc = &omap2_clksel_recalc,
  1860. .enable_reg = OMAP4430_CM_L3INIT_MMC1_CLKCTRL,
  1861. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1862. .clkdm_name = "l3_init_clkdm",
  1863. };
  1864. /* Merged hsmmc2_fclk into mmc2 */
  1865. static struct clk mmc2_fck = {
  1866. .name = "mmc2_fck",
  1867. .parent = &func_64m_fclk,
  1868. .clksel = hsmmc6_fclk_sel,
  1869. .init = &omap2_init_clksel_parent,
  1870. .clksel_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1871. .clksel_mask = OMAP4430_CLKSEL_MASK,
  1872. .ops = &clkops_omap2_dflt,
  1873. .recalc = &omap2_clksel_recalc,
  1874. .enable_reg = OMAP4430_CM_L3INIT_MMC2_CLKCTRL,
  1875. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1876. .clkdm_name = "l3_init_clkdm",
  1877. };
  1878. static struct clk mmc3_fck = {
  1879. .name = "mmc3_fck",
  1880. .ops = &clkops_omap2_dflt,
  1881. .enable_reg = OMAP4430_CM_L4PER_MMCSD3_CLKCTRL,
  1882. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1883. .clkdm_name = "l4_per_clkdm",
  1884. .parent = &func_48m_fclk,
  1885. .recalc = &followparent_recalc,
  1886. };
  1887. static struct clk mmc4_fck = {
  1888. .name = "mmc4_fck",
  1889. .ops = &clkops_omap2_dflt,
  1890. .enable_reg = OMAP4430_CM_L4PER_MMCSD4_CLKCTRL,
  1891. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1892. .clkdm_name = "l4_per_clkdm",
  1893. .parent = &func_48m_fclk,
  1894. .recalc = &followparent_recalc,
  1895. };
  1896. static struct clk mmc5_fck = {
  1897. .name = "mmc5_fck",
  1898. .ops = &clkops_omap2_dflt,
  1899. .enable_reg = OMAP4430_CM_L4PER_MMCSD5_CLKCTRL,
  1900. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1901. .clkdm_name = "l4_per_clkdm",
  1902. .parent = &func_48m_fclk,
  1903. .recalc = &followparent_recalc,
  1904. };
  1905. static struct clk ocp2scp_usb_phy_phy_48m = {
  1906. .name = "ocp2scp_usb_phy_phy_48m",
  1907. .ops = &clkops_omap2_dflt,
  1908. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1909. .enable_bit = OMAP4430_OPTFCLKEN_PHY_48M_SHIFT,
  1910. .clkdm_name = "l3_init_clkdm",
  1911. .parent = &func_48m_fclk,
  1912. .recalc = &followparent_recalc,
  1913. };
  1914. static struct clk ocp2scp_usb_phy_ick = {
  1915. .name = "ocp2scp_usb_phy_ick",
  1916. .ops = &clkops_omap2_dflt,
  1917. .enable_reg = OMAP4430_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL,
  1918. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1919. .clkdm_name = "l3_init_clkdm",
  1920. .parent = &l4_div_ck,
  1921. .recalc = &followparent_recalc,
  1922. };
  1923. static struct clk ocp_wp_noc_ick = {
  1924. .name = "ocp_wp_noc_ick",
  1925. .ops = &clkops_omap2_dflt,
  1926. .enable_reg = OMAP4430_CM_L3INSTR_OCP_WP1_CLKCTRL,
  1927. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1928. .clkdm_name = "l3_instr_clkdm",
  1929. .flags = ENABLE_ON_INIT,
  1930. .parent = &l3_div_ck,
  1931. .recalc = &followparent_recalc,
  1932. };
  1933. static struct clk rng_ick = {
  1934. .name = "rng_ick",
  1935. .ops = &clkops_omap2_dflt,
  1936. .enable_reg = OMAP4430_CM_L4SEC_RNG_CLKCTRL,
  1937. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1938. .clkdm_name = "l4_secure_clkdm",
  1939. .parent = &l4_div_ck,
  1940. .recalc = &followparent_recalc,
  1941. };
  1942. static struct clk sha2md5_fck = {
  1943. .name = "sha2md5_fck",
  1944. .ops = &clkops_omap2_dflt,
  1945. .enable_reg = OMAP4430_CM_L4SEC_SHA2MD51_CLKCTRL,
  1946. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  1947. .clkdm_name = "l4_secure_clkdm",
  1948. .parent = &l3_div_ck,
  1949. .recalc = &followparent_recalc,
  1950. };
  1951. static struct clk sl2if_ick = {
  1952. .name = "sl2if_ick",
  1953. .ops = &clkops_omap2_dflt,
  1954. .enable_reg = OMAP4430_CM_IVAHD_SL2_CLKCTRL,
  1955. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  1956. .clkdm_name = "ivahd_clkdm",
  1957. .parent = &dpll_iva_m5x2_ck,
  1958. .recalc = &followparent_recalc,
  1959. };
  1960. static struct clk slimbus1_fclk_1 = {
  1961. .name = "slimbus1_fclk_1",
  1962. .ops = &clkops_omap2_dflt,
  1963. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1964. .enable_bit = OMAP4430_OPTFCLKEN_FCLK1_SHIFT,
  1965. .clkdm_name = "abe_clkdm",
  1966. .parent = &func_24m_clk,
  1967. .recalc = &followparent_recalc,
  1968. };
  1969. static struct clk slimbus1_fclk_0 = {
  1970. .name = "slimbus1_fclk_0",
  1971. .ops = &clkops_omap2_dflt,
  1972. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1973. .enable_bit = OMAP4430_OPTFCLKEN_FCLK0_SHIFT,
  1974. .clkdm_name = "abe_clkdm",
  1975. .parent = &abe_24m_fclk,
  1976. .recalc = &followparent_recalc,
  1977. };
  1978. static struct clk slimbus1_fclk_2 = {
  1979. .name = "slimbus1_fclk_2",
  1980. .ops = &clkops_omap2_dflt,
  1981. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1982. .enable_bit = OMAP4430_OPTFCLKEN_FCLK2_SHIFT,
  1983. .clkdm_name = "abe_clkdm",
  1984. .parent = &pad_clks_ck,
  1985. .recalc = &followparent_recalc,
  1986. };
  1987. static struct clk slimbus1_slimbus_clk = {
  1988. .name = "slimbus1_slimbus_clk",
  1989. .ops = &clkops_omap2_dflt,
  1990. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  1991. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_11_11_SHIFT,
  1992. .clkdm_name = "abe_clkdm",
  1993. .parent = &slimbus_clk,
  1994. .recalc = &followparent_recalc,
  1995. };
  1996. static struct clk slimbus1_fck = {
  1997. .name = "slimbus1_fck",
  1998. .ops = &clkops_omap2_dflt,
  1999. .enable_reg = OMAP4430_CM1_ABE_SLIMBUS_CLKCTRL,
  2000. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2001. .clkdm_name = "abe_clkdm",
  2002. .parent = &ocp_abe_iclk,
  2003. .recalc = &followparent_recalc,
  2004. };
  2005. static struct clk slimbus2_fclk_1 = {
  2006. .name = "slimbus2_fclk_1",
  2007. .ops = &clkops_omap2_dflt,
  2008. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2009. .enable_bit = OMAP4430_OPTFCLKEN_PERABE24M_GFCLK_SHIFT,
  2010. .clkdm_name = "l4_per_clkdm",
  2011. .parent = &per_abe_24m_fclk,
  2012. .recalc = &followparent_recalc,
  2013. };
  2014. static struct clk slimbus2_fclk_0 = {
  2015. .name = "slimbus2_fclk_0",
  2016. .ops = &clkops_omap2_dflt,
  2017. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2018. .enable_bit = OMAP4430_OPTFCLKEN_PER24MC_GFCLK_SHIFT,
  2019. .clkdm_name = "l4_per_clkdm",
  2020. .parent = &func_24mc_fclk,
  2021. .recalc = &followparent_recalc,
  2022. };
  2023. static struct clk slimbus2_slimbus_clk = {
  2024. .name = "slimbus2_slimbus_clk",
  2025. .ops = &clkops_omap2_dflt,
  2026. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2027. .enable_bit = OMAP4430_OPTFCLKEN_SLIMBUS_CLK_SHIFT,
  2028. .clkdm_name = "l4_per_clkdm",
  2029. .parent = &pad_slimbus_core_clks_ck,
  2030. .recalc = &followparent_recalc,
  2031. };
  2032. static struct clk slimbus2_fck = {
  2033. .name = "slimbus2_fck",
  2034. .ops = &clkops_omap2_dflt,
  2035. .enable_reg = OMAP4430_CM_L4PER_SLIMBUS2_CLKCTRL,
  2036. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2037. .clkdm_name = "l4_per_clkdm",
  2038. .parent = &l4_div_ck,
  2039. .recalc = &followparent_recalc,
  2040. };
  2041. static struct clk smartreflex_core_fck = {
  2042. .name = "smartreflex_core_fck",
  2043. .ops = &clkops_omap2_dflt,
  2044. .enable_reg = OMAP4430_CM_ALWON_SR_CORE_CLKCTRL,
  2045. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2046. .clkdm_name = "l4_ao_clkdm",
  2047. .parent = &l4_wkup_clk_mux_ck,
  2048. .recalc = &followparent_recalc,
  2049. };
  2050. static struct clk smartreflex_iva_fck = {
  2051. .name = "smartreflex_iva_fck",
  2052. .ops = &clkops_omap2_dflt,
  2053. .enable_reg = OMAP4430_CM_ALWON_SR_IVA_CLKCTRL,
  2054. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2055. .clkdm_name = "l4_ao_clkdm",
  2056. .parent = &l4_wkup_clk_mux_ck,
  2057. .recalc = &followparent_recalc,
  2058. };
  2059. static struct clk smartreflex_mpu_fck = {
  2060. .name = "smartreflex_mpu_fck",
  2061. .ops = &clkops_omap2_dflt,
  2062. .enable_reg = OMAP4430_CM_ALWON_SR_MPU_CLKCTRL,
  2063. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2064. .clkdm_name = "l4_ao_clkdm",
  2065. .parent = &l4_wkup_clk_mux_ck,
  2066. .recalc = &followparent_recalc,
  2067. };
  2068. /* Merged dmt1_clk_mux into timer1 */
  2069. static struct clk timer1_fck = {
  2070. .name = "timer1_fck",
  2071. .parent = &sys_clkin_ck,
  2072. .clksel = abe_dpll_bypass_clk_mux_sel,
  2073. .init = &omap2_init_clksel_parent,
  2074. .clksel_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2075. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2076. .ops = &clkops_omap2_dflt,
  2077. .recalc = &omap2_clksel_recalc,
  2078. .enable_reg = OMAP4430_CM_WKUP_TIMER1_CLKCTRL,
  2079. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2080. .clkdm_name = "l4_wkup_clkdm",
  2081. };
  2082. /* Merged cm2_dm10_mux into timer10 */
  2083. static struct clk timer10_fck = {
  2084. .name = "timer10_fck",
  2085. .parent = &sys_clkin_ck,
  2086. .clksel = abe_dpll_bypass_clk_mux_sel,
  2087. .init = &omap2_init_clksel_parent,
  2088. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2089. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2090. .ops = &clkops_omap2_dflt,
  2091. .recalc = &omap2_clksel_recalc,
  2092. .enable_reg = OMAP4430_CM_L4PER_DMTIMER10_CLKCTRL,
  2093. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2094. .clkdm_name = "l4_per_clkdm",
  2095. };
  2096. /* Merged cm2_dm11_mux into timer11 */
  2097. static struct clk timer11_fck = {
  2098. .name = "timer11_fck",
  2099. .parent = &sys_clkin_ck,
  2100. .clksel = abe_dpll_bypass_clk_mux_sel,
  2101. .init = &omap2_init_clksel_parent,
  2102. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2103. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2104. .ops = &clkops_omap2_dflt,
  2105. .recalc = &omap2_clksel_recalc,
  2106. .enable_reg = OMAP4430_CM_L4PER_DMTIMER11_CLKCTRL,
  2107. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2108. .clkdm_name = "l4_per_clkdm",
  2109. };
  2110. /* Merged cm2_dm2_mux into timer2 */
  2111. static struct clk timer2_fck = {
  2112. .name = "timer2_fck",
  2113. .parent = &sys_clkin_ck,
  2114. .clksel = abe_dpll_bypass_clk_mux_sel,
  2115. .init = &omap2_init_clksel_parent,
  2116. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2117. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2118. .ops = &clkops_omap2_dflt,
  2119. .recalc = &omap2_clksel_recalc,
  2120. .enable_reg = OMAP4430_CM_L4PER_DMTIMER2_CLKCTRL,
  2121. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2122. .clkdm_name = "l4_per_clkdm",
  2123. };
  2124. /* Merged cm2_dm3_mux into timer3 */
  2125. static struct clk timer3_fck = {
  2126. .name = "timer3_fck",
  2127. .parent = &sys_clkin_ck,
  2128. .clksel = abe_dpll_bypass_clk_mux_sel,
  2129. .init = &omap2_init_clksel_parent,
  2130. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2131. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2132. .ops = &clkops_omap2_dflt,
  2133. .recalc = &omap2_clksel_recalc,
  2134. .enable_reg = OMAP4430_CM_L4PER_DMTIMER3_CLKCTRL,
  2135. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2136. .clkdm_name = "l4_per_clkdm",
  2137. };
  2138. /* Merged cm2_dm4_mux into timer4 */
  2139. static struct clk timer4_fck = {
  2140. .name = "timer4_fck",
  2141. .parent = &sys_clkin_ck,
  2142. .clksel = abe_dpll_bypass_clk_mux_sel,
  2143. .init = &omap2_init_clksel_parent,
  2144. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2145. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2146. .ops = &clkops_omap2_dflt,
  2147. .recalc = &omap2_clksel_recalc,
  2148. .enable_reg = OMAP4430_CM_L4PER_DMTIMER4_CLKCTRL,
  2149. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2150. .clkdm_name = "l4_per_clkdm",
  2151. };
  2152. static const struct clksel timer5_sync_mux_sel[] = {
  2153. { .parent = &syc_clk_div_ck, .rates = div_1_0_rates },
  2154. { .parent = &sys_32k_ck, .rates = div_1_1_rates },
  2155. { .parent = NULL },
  2156. };
  2157. /* Merged timer5_sync_mux into timer5 */
  2158. static struct clk timer5_fck = {
  2159. .name = "timer5_fck",
  2160. .parent = &syc_clk_div_ck,
  2161. .clksel = timer5_sync_mux_sel,
  2162. .init = &omap2_init_clksel_parent,
  2163. .clksel_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2164. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2165. .ops = &clkops_omap2_dflt,
  2166. .recalc = &omap2_clksel_recalc,
  2167. .enable_reg = OMAP4430_CM1_ABE_TIMER5_CLKCTRL,
  2168. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2169. .clkdm_name = "abe_clkdm",
  2170. };
  2171. /* Merged timer6_sync_mux into timer6 */
  2172. static struct clk timer6_fck = {
  2173. .name = "timer6_fck",
  2174. .parent = &syc_clk_div_ck,
  2175. .clksel = timer5_sync_mux_sel,
  2176. .init = &omap2_init_clksel_parent,
  2177. .clksel_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2178. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2179. .ops = &clkops_omap2_dflt,
  2180. .recalc = &omap2_clksel_recalc,
  2181. .enable_reg = OMAP4430_CM1_ABE_TIMER6_CLKCTRL,
  2182. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2183. .clkdm_name = "abe_clkdm",
  2184. };
  2185. /* Merged timer7_sync_mux into timer7 */
  2186. static struct clk timer7_fck = {
  2187. .name = "timer7_fck",
  2188. .parent = &syc_clk_div_ck,
  2189. .clksel = timer5_sync_mux_sel,
  2190. .init = &omap2_init_clksel_parent,
  2191. .clksel_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2192. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2193. .ops = &clkops_omap2_dflt,
  2194. .recalc = &omap2_clksel_recalc,
  2195. .enable_reg = OMAP4430_CM1_ABE_TIMER7_CLKCTRL,
  2196. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2197. .clkdm_name = "abe_clkdm",
  2198. };
  2199. /* Merged timer8_sync_mux into timer8 */
  2200. static struct clk timer8_fck = {
  2201. .name = "timer8_fck",
  2202. .parent = &syc_clk_div_ck,
  2203. .clksel = timer5_sync_mux_sel,
  2204. .init = &omap2_init_clksel_parent,
  2205. .clksel_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2206. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2207. .ops = &clkops_omap2_dflt,
  2208. .recalc = &omap2_clksel_recalc,
  2209. .enable_reg = OMAP4430_CM1_ABE_TIMER8_CLKCTRL,
  2210. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2211. .clkdm_name = "abe_clkdm",
  2212. };
  2213. /* Merged cm2_dm9_mux into timer9 */
  2214. static struct clk timer9_fck = {
  2215. .name = "timer9_fck",
  2216. .parent = &sys_clkin_ck,
  2217. .clksel = abe_dpll_bypass_clk_mux_sel,
  2218. .init = &omap2_init_clksel_parent,
  2219. .clksel_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2220. .clksel_mask = OMAP4430_CLKSEL_MASK,
  2221. .ops = &clkops_omap2_dflt,
  2222. .recalc = &omap2_clksel_recalc,
  2223. .enable_reg = OMAP4430_CM_L4PER_DMTIMER9_CLKCTRL,
  2224. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2225. .clkdm_name = "l4_per_clkdm",
  2226. };
  2227. static struct clk uart1_fck = {
  2228. .name = "uart1_fck",
  2229. .ops = &clkops_omap2_dflt,
  2230. .enable_reg = OMAP4430_CM_L4PER_UART1_CLKCTRL,
  2231. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2232. .clkdm_name = "l4_per_clkdm",
  2233. .parent = &func_48m_fclk,
  2234. .recalc = &followparent_recalc,
  2235. };
  2236. static struct clk uart2_fck = {
  2237. .name = "uart2_fck",
  2238. .ops = &clkops_omap2_dflt,
  2239. .enable_reg = OMAP4430_CM_L4PER_UART2_CLKCTRL,
  2240. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2241. .clkdm_name = "l4_per_clkdm",
  2242. .parent = &func_48m_fclk,
  2243. .recalc = &followparent_recalc,
  2244. };
  2245. static struct clk uart3_fck = {
  2246. .name = "uart3_fck",
  2247. .ops = &clkops_omap2_dflt,
  2248. .enable_reg = OMAP4430_CM_L4PER_UART3_CLKCTRL,
  2249. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2250. .clkdm_name = "l4_per_clkdm",
  2251. .parent = &func_48m_fclk,
  2252. .recalc = &followparent_recalc,
  2253. };
  2254. static struct clk uart4_fck = {
  2255. .name = "uart4_fck",
  2256. .ops = &clkops_omap2_dflt,
  2257. .enable_reg = OMAP4430_CM_L4PER_UART4_CLKCTRL,
  2258. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2259. .clkdm_name = "l4_per_clkdm",
  2260. .parent = &func_48m_fclk,
  2261. .recalc = &followparent_recalc,
  2262. };
  2263. static struct clk usb_host_fs_fck = {
  2264. .name = "usb_host_fs_fck",
  2265. .ops = &clkops_omap2_dflt,
  2266. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_FS_CLKCTRL,
  2267. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2268. .clkdm_name = "l3_init_clkdm",
  2269. .parent = &func_48mc_fclk,
  2270. .recalc = &followparent_recalc,
  2271. };
  2272. static const struct clksel utmi_p1_gfclk_sel[] = {
  2273. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2274. { .parent = &xclk60mhsp1_ck, .rates = div_1_1_rates },
  2275. { .parent = NULL },
  2276. };
  2277. static struct clk utmi_p1_gfclk = {
  2278. .name = "utmi_p1_gfclk",
  2279. .parent = &init_60m_fclk,
  2280. .clksel = utmi_p1_gfclk_sel,
  2281. .init = &omap2_init_clksel_parent,
  2282. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2283. .clksel_mask = OMAP4430_CLKSEL_UTMI_P1_MASK,
  2284. .ops = &clkops_null,
  2285. .recalc = &omap2_clksel_recalc,
  2286. };
  2287. static struct clk usb_host_hs_utmi_p1_clk = {
  2288. .name = "usb_host_hs_utmi_p1_clk",
  2289. .ops = &clkops_omap2_dflt,
  2290. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2291. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P1_CLK_SHIFT,
  2292. .clkdm_name = "l3_init_clkdm",
  2293. .parent = &utmi_p1_gfclk,
  2294. .recalc = &followparent_recalc,
  2295. };
  2296. static const struct clksel utmi_p2_gfclk_sel[] = {
  2297. { .parent = &init_60m_fclk, .rates = div_1_0_rates },
  2298. { .parent = &xclk60mhsp2_ck, .rates = div_1_1_rates },
  2299. { .parent = NULL },
  2300. };
  2301. static struct clk utmi_p2_gfclk = {
  2302. .name = "utmi_p2_gfclk",
  2303. .parent = &init_60m_fclk,
  2304. .clksel = utmi_p2_gfclk_sel,
  2305. .init = &omap2_init_clksel_parent,
  2306. .clksel_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2307. .clksel_mask = OMAP4430_CLKSEL_UTMI_P2_MASK,
  2308. .ops = &clkops_null,
  2309. .recalc = &omap2_clksel_recalc,
  2310. };
  2311. static struct clk usb_host_hs_utmi_p2_clk = {
  2312. .name = "usb_host_hs_utmi_p2_clk",
  2313. .ops = &clkops_omap2_dflt,
  2314. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2315. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P2_CLK_SHIFT,
  2316. .clkdm_name = "l3_init_clkdm",
  2317. .parent = &utmi_p2_gfclk,
  2318. .recalc = &followparent_recalc,
  2319. };
  2320. static struct clk usb_host_hs_utmi_p3_clk = {
  2321. .name = "usb_host_hs_utmi_p3_clk",
  2322. .ops = &clkops_omap2_dflt,
  2323. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2324. .enable_bit = OMAP4430_OPTFCLKEN_UTMI_P3_CLK_SHIFT,
  2325. .clkdm_name = "l3_init_clkdm",
  2326. .parent = &init_60m_fclk,
  2327. .recalc = &followparent_recalc,
  2328. };
  2329. static struct clk usb_host_hs_hsic480m_p1_clk = {
  2330. .name = "usb_host_hs_hsic480m_p1_clk",
  2331. .ops = &clkops_omap2_dflt,
  2332. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2333. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P1_CLK_SHIFT,
  2334. .clkdm_name = "l3_init_clkdm",
  2335. .parent = &dpll_usb_m2_ck,
  2336. .recalc = &followparent_recalc,
  2337. };
  2338. static struct clk usb_host_hs_hsic60m_p1_clk = {
  2339. .name = "usb_host_hs_hsic60m_p1_clk",
  2340. .ops = &clkops_omap2_dflt,
  2341. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2342. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P1_CLK_SHIFT,
  2343. .clkdm_name = "l3_init_clkdm",
  2344. .parent = &init_60m_fclk,
  2345. .recalc = &followparent_recalc,
  2346. };
  2347. static struct clk usb_host_hs_hsic60m_p2_clk = {
  2348. .name = "usb_host_hs_hsic60m_p2_clk",
  2349. .ops = &clkops_omap2_dflt,
  2350. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2351. .enable_bit = OMAP4430_OPTFCLKEN_HSIC60M_P2_CLK_SHIFT,
  2352. .clkdm_name = "l3_init_clkdm",
  2353. .parent = &init_60m_fclk,
  2354. .recalc = &followparent_recalc,
  2355. };
  2356. static struct clk usb_host_hs_hsic480m_p2_clk = {
  2357. .name = "usb_host_hs_hsic480m_p2_clk",
  2358. .ops = &clkops_omap2_dflt,
  2359. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2360. .enable_bit = OMAP4430_OPTFCLKEN_HSIC480M_P2_CLK_SHIFT,
  2361. .clkdm_name = "l3_init_clkdm",
  2362. .parent = &dpll_usb_m2_ck,
  2363. .recalc = &followparent_recalc,
  2364. };
  2365. static struct clk usb_host_hs_func48mclk = {
  2366. .name = "usb_host_hs_func48mclk",
  2367. .ops = &clkops_omap2_dflt,
  2368. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2369. .enable_bit = OMAP4430_OPTFCLKEN_FUNC48MCLK_SHIFT,
  2370. .clkdm_name = "l3_init_clkdm",
  2371. .parent = &func_48mc_fclk,
  2372. .recalc = &followparent_recalc,
  2373. };
  2374. static struct clk usb_host_hs_fck = {
  2375. .name = "usb_host_hs_fck",
  2376. .ops = &clkops_omap2_dflt,
  2377. .enable_reg = OMAP4430_CM_L3INIT_USB_HOST_CLKCTRL,
  2378. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2379. .clkdm_name = "l3_init_clkdm",
  2380. .parent = &init_60m_fclk,
  2381. .recalc = &followparent_recalc,
  2382. };
  2383. static const struct clksel otg_60m_gfclk_sel[] = {
  2384. { .parent = &utmi_phy_clkout_ck, .rates = div_1_0_rates },
  2385. { .parent = &xclk60motg_ck, .rates = div_1_1_rates },
  2386. { .parent = NULL },
  2387. };
  2388. static struct clk otg_60m_gfclk = {
  2389. .name = "otg_60m_gfclk",
  2390. .parent = &utmi_phy_clkout_ck,
  2391. .clksel = otg_60m_gfclk_sel,
  2392. .init = &omap2_init_clksel_parent,
  2393. .clksel_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2394. .clksel_mask = OMAP4430_CLKSEL_60M_MASK,
  2395. .ops = &clkops_null,
  2396. .recalc = &omap2_clksel_recalc,
  2397. };
  2398. static struct clk usb_otg_hs_xclk = {
  2399. .name = "usb_otg_hs_xclk",
  2400. .ops = &clkops_omap2_dflt,
  2401. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2402. .enable_bit = OMAP4430_OPTFCLKEN_XCLK_SHIFT,
  2403. .clkdm_name = "l3_init_clkdm",
  2404. .parent = &otg_60m_gfclk,
  2405. .recalc = &followparent_recalc,
  2406. };
  2407. static struct clk usb_otg_hs_ick = {
  2408. .name = "usb_otg_hs_ick",
  2409. .ops = &clkops_omap2_dflt,
  2410. .enable_reg = OMAP4430_CM_L3INIT_USB_OTG_CLKCTRL,
  2411. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2412. .clkdm_name = "l3_init_clkdm",
  2413. .parent = &l3_div_ck,
  2414. .recalc = &followparent_recalc,
  2415. };
  2416. static struct clk usb_phy_cm_clk32k = {
  2417. .name = "usb_phy_cm_clk32k",
  2418. .ops = &clkops_omap2_dflt,
  2419. .enable_reg = OMAP4430_CM_ALWON_USBPHY_CLKCTRL,
  2420. .enable_bit = OMAP4430_OPTFCLKEN_CLK32K_SHIFT,
  2421. .clkdm_name = "l4_ao_clkdm",
  2422. .parent = &sys_32k_ck,
  2423. .recalc = &followparent_recalc,
  2424. };
  2425. static struct clk usb_tll_hs_usb_ch2_clk = {
  2426. .name = "usb_tll_hs_usb_ch2_clk",
  2427. .ops = &clkops_omap2_dflt,
  2428. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2429. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH2_CLK_SHIFT,
  2430. .clkdm_name = "l3_init_clkdm",
  2431. .parent = &init_60m_fclk,
  2432. .recalc = &followparent_recalc,
  2433. };
  2434. static struct clk usb_tll_hs_usb_ch0_clk = {
  2435. .name = "usb_tll_hs_usb_ch0_clk",
  2436. .ops = &clkops_omap2_dflt,
  2437. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2438. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH0_CLK_SHIFT,
  2439. .clkdm_name = "l3_init_clkdm",
  2440. .parent = &init_60m_fclk,
  2441. .recalc = &followparent_recalc,
  2442. };
  2443. static struct clk usb_tll_hs_usb_ch1_clk = {
  2444. .name = "usb_tll_hs_usb_ch1_clk",
  2445. .ops = &clkops_omap2_dflt,
  2446. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2447. .enable_bit = OMAP4430_OPTFCLKEN_USB_CH1_CLK_SHIFT,
  2448. .clkdm_name = "l3_init_clkdm",
  2449. .parent = &init_60m_fclk,
  2450. .recalc = &followparent_recalc,
  2451. };
  2452. static struct clk usb_tll_hs_ick = {
  2453. .name = "usb_tll_hs_ick",
  2454. .ops = &clkops_omap2_dflt,
  2455. .enable_reg = OMAP4430_CM_L3INIT_USB_TLL_CLKCTRL,
  2456. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2457. .clkdm_name = "l3_init_clkdm",
  2458. .parent = &l4_div_ck,
  2459. .recalc = &followparent_recalc,
  2460. };
  2461. static const struct clksel_rate div2_14to18_rates[] = {
  2462. { .div = 14, .val = 0, .flags = RATE_IN_4430 },
  2463. { .div = 18, .val = 1, .flags = RATE_IN_4430 },
  2464. { .div = 0 },
  2465. };
  2466. static const struct clksel usim_fclk_div[] = {
  2467. { .parent = &dpll_per_m4x2_ck, .rates = div2_14to18_rates },
  2468. { .parent = NULL },
  2469. };
  2470. static struct clk usim_ck = {
  2471. .name = "usim_ck",
  2472. .parent = &dpll_per_m4x2_ck,
  2473. .clksel = usim_fclk_div,
  2474. .clksel_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2475. .clksel_mask = OMAP4430_CLKSEL_DIV_MASK,
  2476. .ops = &clkops_null,
  2477. .recalc = &omap2_clksel_recalc,
  2478. .round_rate = &omap2_clksel_round_rate,
  2479. .set_rate = &omap2_clksel_set_rate,
  2480. };
  2481. static struct clk usim_fclk = {
  2482. .name = "usim_fclk",
  2483. .ops = &clkops_omap2_dflt,
  2484. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2485. .enable_bit = OMAP4430_OPTFCLKEN_FCLK_SHIFT,
  2486. .clkdm_name = "l4_wkup_clkdm",
  2487. .parent = &usim_ck,
  2488. .recalc = &followparent_recalc,
  2489. };
  2490. static struct clk usim_fck = {
  2491. .name = "usim_fck",
  2492. .ops = &clkops_omap2_dflt,
  2493. .enable_reg = OMAP4430_CM_WKUP_USIM_CLKCTRL,
  2494. .enable_bit = OMAP4430_MODULEMODE_HWCTRL,
  2495. .clkdm_name = "l4_wkup_clkdm",
  2496. .parent = &sys_32k_ck,
  2497. .recalc = &followparent_recalc,
  2498. };
  2499. static struct clk wd_timer2_fck = {
  2500. .name = "wd_timer2_fck",
  2501. .ops = &clkops_omap2_dflt,
  2502. .enable_reg = OMAP4430_CM_WKUP_WDT2_CLKCTRL,
  2503. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2504. .clkdm_name = "l4_wkup_clkdm",
  2505. .parent = &sys_32k_ck,
  2506. .recalc = &followparent_recalc,
  2507. };
  2508. static struct clk wd_timer3_fck = {
  2509. .name = "wd_timer3_fck",
  2510. .ops = &clkops_omap2_dflt,
  2511. .enable_reg = OMAP4430_CM1_ABE_WDT3_CLKCTRL,
  2512. .enable_bit = OMAP4430_MODULEMODE_SWCTRL,
  2513. .clkdm_name = "abe_clkdm",
  2514. .parent = &sys_32k_ck,
  2515. .recalc = &followparent_recalc,
  2516. };
  2517. /* Remaining optional clocks */
  2518. static const struct clksel stm_clk_div_div[] = {
  2519. { .parent = &pmd_stm_clock_mux_ck, .rates = div3_1to4_rates },
  2520. { .parent = NULL },
  2521. };
  2522. static struct clk stm_clk_div_ck = {
  2523. .name = "stm_clk_div_ck",
  2524. .parent = &pmd_stm_clock_mux_ck,
  2525. .clksel = stm_clk_div_div,
  2526. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2527. .clksel_mask = OMAP4430_CLKSEL_PMD_STM_CLK_MASK,
  2528. .ops = &clkops_null,
  2529. .recalc = &omap2_clksel_recalc,
  2530. .round_rate = &omap2_clksel_round_rate,
  2531. .set_rate = &omap2_clksel_set_rate,
  2532. };
  2533. static const struct clksel trace_clk_div_div[] = {
  2534. { .parent = &pmd_trace_clk_mux_ck, .rates = div3_1to4_rates },
  2535. { .parent = NULL },
  2536. };
  2537. static struct clk trace_clk_div_ck = {
  2538. .name = "trace_clk_div_ck",
  2539. .parent = &pmd_trace_clk_mux_ck,
  2540. .clksel = trace_clk_div_div,
  2541. .clksel_reg = OMAP4430_CM_EMU_DEBUGSS_CLKCTRL,
  2542. .clksel_mask = OMAP4430_CLKSEL_PMD_TRACE_CLK_MASK,
  2543. .ops = &clkops_null,
  2544. .recalc = &omap2_clksel_recalc,
  2545. .round_rate = &omap2_clksel_round_rate,
  2546. .set_rate = &omap2_clksel_set_rate,
  2547. };
  2548. /* SCRM aux clk nodes */
  2549. static const struct clksel auxclk_sel[] = {
  2550. { .parent = &sys_clkin_ck, .rates = div_1_0_rates },
  2551. { .parent = &dpll_core_m3x2_ck, .rates = div_1_1_rates },
  2552. { .parent = &dpll_per_m3x2_ck, .rates = div_1_2_rates },
  2553. { .parent = NULL },
  2554. };
  2555. static struct clk auxclk0_ck = {
  2556. .name = "auxclk0_ck",
  2557. .parent = &sys_clkin_ck,
  2558. .init = &omap2_init_clksel_parent,
  2559. .ops = &clkops_omap2_dflt,
  2560. .clksel = auxclk_sel,
  2561. .clksel_reg = OMAP4_SCRM_AUXCLK0,
  2562. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2563. .recalc = &omap2_clksel_recalc,
  2564. .enable_reg = OMAP4_SCRM_AUXCLK0,
  2565. .enable_bit = OMAP4_ENABLE_SHIFT,
  2566. };
  2567. static struct clk auxclk1_ck = {
  2568. .name = "auxclk1_ck",
  2569. .parent = &sys_clkin_ck,
  2570. .init = &omap2_init_clksel_parent,
  2571. .ops = &clkops_omap2_dflt,
  2572. .clksel = auxclk_sel,
  2573. .clksel_reg = OMAP4_SCRM_AUXCLK1,
  2574. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2575. .recalc = &omap2_clksel_recalc,
  2576. .enable_reg = OMAP4_SCRM_AUXCLK1,
  2577. .enable_bit = OMAP4_ENABLE_SHIFT,
  2578. };
  2579. static struct clk auxclk2_ck = {
  2580. .name = "auxclk2_ck",
  2581. .parent = &sys_clkin_ck,
  2582. .init = &omap2_init_clksel_parent,
  2583. .ops = &clkops_omap2_dflt,
  2584. .clksel = auxclk_sel,
  2585. .clksel_reg = OMAP4_SCRM_AUXCLK2,
  2586. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2587. .recalc = &omap2_clksel_recalc,
  2588. .enable_reg = OMAP4_SCRM_AUXCLK2,
  2589. .enable_bit = OMAP4_ENABLE_SHIFT,
  2590. };
  2591. static struct clk auxclk3_ck = {
  2592. .name = "auxclk3_ck",
  2593. .parent = &sys_clkin_ck,
  2594. .init = &omap2_init_clksel_parent,
  2595. .ops = &clkops_omap2_dflt,
  2596. .clksel = auxclk_sel,
  2597. .clksel_reg = OMAP4_SCRM_AUXCLK3,
  2598. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2599. .recalc = &omap2_clksel_recalc,
  2600. .enable_reg = OMAP4_SCRM_AUXCLK3,
  2601. .enable_bit = OMAP4_ENABLE_SHIFT,
  2602. };
  2603. static struct clk auxclk4_ck = {
  2604. .name = "auxclk4_ck",
  2605. .parent = &sys_clkin_ck,
  2606. .init = &omap2_init_clksel_parent,
  2607. .ops = &clkops_omap2_dflt,
  2608. .clksel = auxclk_sel,
  2609. .clksel_reg = OMAP4_SCRM_AUXCLK4,
  2610. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2611. .recalc = &omap2_clksel_recalc,
  2612. .enable_reg = OMAP4_SCRM_AUXCLK4,
  2613. .enable_bit = OMAP4_ENABLE_SHIFT,
  2614. };
  2615. static struct clk auxclk5_ck = {
  2616. .name = "auxclk5_ck",
  2617. .parent = &sys_clkin_ck,
  2618. .init = &omap2_init_clksel_parent,
  2619. .ops = &clkops_omap2_dflt,
  2620. .clksel = auxclk_sel,
  2621. .clksel_reg = OMAP4_SCRM_AUXCLK5,
  2622. .clksel_mask = OMAP4_SRCSELECT_MASK,
  2623. .recalc = &omap2_clksel_recalc,
  2624. .enable_reg = OMAP4_SCRM_AUXCLK5,
  2625. .enable_bit = OMAP4_ENABLE_SHIFT,
  2626. };
  2627. static const struct clksel auxclkreq_sel[] = {
  2628. { .parent = &auxclk0_ck, .rates = div_1_0_rates },
  2629. { .parent = &auxclk1_ck, .rates = div_1_1_rates },
  2630. { .parent = &auxclk2_ck, .rates = div_1_2_rates },
  2631. { .parent = &auxclk3_ck, .rates = div_1_3_rates },
  2632. { .parent = &auxclk4_ck, .rates = div_1_4_rates },
  2633. { .parent = &auxclk5_ck, .rates = div_1_5_rates },
  2634. { .parent = NULL },
  2635. };
  2636. static struct clk auxclkreq0_ck = {
  2637. .name = "auxclkreq0_ck",
  2638. .parent = &auxclk0_ck,
  2639. .init = &omap2_init_clksel_parent,
  2640. .ops = &clkops_null,
  2641. .clksel = auxclkreq_sel,
  2642. .clksel_reg = OMAP4_SCRM_AUXCLKREQ0,
  2643. .clksel_mask = OMAP4_MAPPING_MASK,
  2644. .recalc = &omap2_clksel_recalc,
  2645. };
  2646. static struct clk auxclkreq1_ck = {
  2647. .name = "auxclkreq1_ck",
  2648. .parent = &auxclk1_ck,
  2649. .init = &omap2_init_clksel_parent,
  2650. .ops = &clkops_null,
  2651. .clksel = auxclkreq_sel,
  2652. .clksel_reg = OMAP4_SCRM_AUXCLKREQ1,
  2653. .clksel_mask = OMAP4_MAPPING_MASK,
  2654. .recalc = &omap2_clksel_recalc,
  2655. };
  2656. static struct clk auxclkreq2_ck = {
  2657. .name = "auxclkreq2_ck",
  2658. .parent = &auxclk2_ck,
  2659. .init = &omap2_init_clksel_parent,
  2660. .ops = &clkops_null,
  2661. .clksel = auxclkreq_sel,
  2662. .clksel_reg = OMAP4_SCRM_AUXCLKREQ2,
  2663. .clksel_mask = OMAP4_MAPPING_MASK,
  2664. .recalc = &omap2_clksel_recalc,
  2665. };
  2666. static struct clk auxclkreq3_ck = {
  2667. .name = "auxclkreq3_ck",
  2668. .parent = &auxclk3_ck,
  2669. .init = &omap2_init_clksel_parent,
  2670. .ops = &clkops_null,
  2671. .clksel = auxclkreq_sel,
  2672. .clksel_reg = OMAP4_SCRM_AUXCLKREQ3,
  2673. .clksel_mask = OMAP4_MAPPING_MASK,
  2674. .recalc = &omap2_clksel_recalc,
  2675. };
  2676. static struct clk auxclkreq4_ck = {
  2677. .name = "auxclkreq4_ck",
  2678. .parent = &auxclk4_ck,
  2679. .init = &omap2_init_clksel_parent,
  2680. .ops = &clkops_null,
  2681. .clksel = auxclkreq_sel,
  2682. .clksel_reg = OMAP4_SCRM_AUXCLKREQ4,
  2683. .clksel_mask = OMAP4_MAPPING_MASK,
  2684. .recalc = &omap2_clksel_recalc,
  2685. };
  2686. static struct clk auxclkreq5_ck = {
  2687. .name = "auxclkreq5_ck",
  2688. .parent = &auxclk5_ck,
  2689. .init = &omap2_init_clksel_parent,
  2690. .ops = &clkops_null,
  2691. .clksel = auxclkreq_sel,
  2692. .clksel_reg = OMAP4_SCRM_AUXCLKREQ5,
  2693. .clksel_mask = OMAP4_MAPPING_MASK,
  2694. .recalc = &omap2_clksel_recalc,
  2695. };
  2696. /*
  2697. * clkdev
  2698. */
  2699. static struct omap_clk omap44xx_clks[] = {
  2700. CLK(NULL, "extalt_clkin_ck", &extalt_clkin_ck, CK_443X),
  2701. CLK(NULL, "pad_clks_ck", &pad_clks_ck, CK_443X),
  2702. CLK(NULL, "pad_slimbus_core_clks_ck", &pad_slimbus_core_clks_ck, CK_443X),
  2703. CLK(NULL, "secure_32k_clk_src_ck", &secure_32k_clk_src_ck, CK_443X),
  2704. CLK(NULL, "slimbus_clk", &slimbus_clk, CK_443X),
  2705. CLK(NULL, "sys_32k_ck", &sys_32k_ck, CK_443X),
  2706. CLK(NULL, "virt_12000000_ck", &virt_12000000_ck, CK_443X),
  2707. CLK(NULL, "virt_13000000_ck", &virt_13000000_ck, CK_443X),
  2708. CLK(NULL, "virt_16800000_ck", &virt_16800000_ck, CK_443X),
  2709. CLK(NULL, "virt_19200000_ck", &virt_19200000_ck, CK_443X),
  2710. CLK(NULL, "virt_26000000_ck", &virt_26000000_ck, CK_443X),
  2711. CLK(NULL, "virt_27000000_ck", &virt_27000000_ck, CK_443X),
  2712. CLK(NULL, "virt_38400000_ck", &virt_38400000_ck, CK_443X),
  2713. CLK(NULL, "sys_clkin_ck", &sys_clkin_ck, CK_443X),
  2714. CLK(NULL, "tie_low_clock_ck", &tie_low_clock_ck, CK_443X),
  2715. CLK(NULL, "utmi_phy_clkout_ck", &utmi_phy_clkout_ck, CK_443X),
  2716. CLK(NULL, "xclk60mhsp1_ck", &xclk60mhsp1_ck, CK_443X),
  2717. CLK(NULL, "xclk60mhsp2_ck", &xclk60mhsp2_ck, CK_443X),
  2718. CLK(NULL, "xclk60motg_ck", &xclk60motg_ck, CK_443X),
  2719. CLK(NULL, "abe_dpll_bypass_clk_mux_ck", &abe_dpll_bypass_clk_mux_ck, CK_443X),
  2720. CLK(NULL, "abe_dpll_refclk_mux_ck", &abe_dpll_refclk_mux_ck, CK_443X),
  2721. CLK(NULL, "dpll_abe_ck", &dpll_abe_ck, CK_443X),
  2722. CLK(NULL, "dpll_abe_x2_ck", &dpll_abe_x2_ck, CK_443X),
  2723. CLK(NULL, "dpll_abe_m2x2_ck", &dpll_abe_m2x2_ck, CK_443X),
  2724. CLK(NULL, "abe_24m_fclk", &abe_24m_fclk, CK_443X),
  2725. CLK(NULL, "abe_clk", &abe_clk, CK_443X),
  2726. CLK(NULL, "aess_fclk", &aess_fclk, CK_443X),
  2727. CLK(NULL, "dpll_abe_m3x2_ck", &dpll_abe_m3x2_ck, CK_443X),
  2728. CLK(NULL, "core_hsd_byp_clk_mux_ck", &core_hsd_byp_clk_mux_ck, CK_443X),
  2729. CLK(NULL, "dpll_core_ck", &dpll_core_ck, CK_443X),
  2730. CLK(NULL, "dpll_core_x2_ck", &dpll_core_x2_ck, CK_443X),
  2731. CLK(NULL, "dpll_core_m6x2_ck", &dpll_core_m6x2_ck, CK_443X),
  2732. CLK(NULL, "dbgclk_mux_ck", &dbgclk_mux_ck, CK_443X),
  2733. CLK(NULL, "dpll_core_m2_ck", &dpll_core_m2_ck, CK_443X),
  2734. CLK(NULL, "ddrphy_ck", &ddrphy_ck, CK_443X),
  2735. CLK(NULL, "dpll_core_m5x2_ck", &dpll_core_m5x2_ck, CK_443X),
  2736. CLK(NULL, "div_core_ck", &div_core_ck, CK_443X),
  2737. CLK(NULL, "div_iva_hs_clk", &div_iva_hs_clk, CK_443X),
  2738. CLK(NULL, "div_mpu_hs_clk", &div_mpu_hs_clk, CK_443X),
  2739. CLK(NULL, "dpll_core_m4x2_ck", &dpll_core_m4x2_ck, CK_443X),
  2740. CLK(NULL, "dll_clk_div_ck", &dll_clk_div_ck, CK_443X),
  2741. CLK(NULL, "dpll_abe_m2_ck", &dpll_abe_m2_ck, CK_443X),
  2742. CLK(NULL, "dpll_core_m3x2_ck", &dpll_core_m3x2_ck, CK_443X),
  2743. CLK(NULL, "dpll_core_m7x2_ck", &dpll_core_m7x2_ck, CK_443X),
  2744. CLK(NULL, "iva_hsd_byp_clk_mux_ck", &iva_hsd_byp_clk_mux_ck, CK_443X),
  2745. CLK(NULL, "dpll_iva_ck", &dpll_iva_ck, CK_443X),
  2746. CLK(NULL, "dpll_iva_x2_ck", &dpll_iva_x2_ck, CK_443X),
  2747. CLK(NULL, "dpll_iva_m4x2_ck", &dpll_iva_m4x2_ck, CK_443X),
  2748. CLK(NULL, "dpll_iva_m5x2_ck", &dpll_iva_m5x2_ck, CK_443X),
  2749. CLK(NULL, "dpll_mpu_ck", &dpll_mpu_ck, CK_443X),
  2750. CLK(NULL, "dpll_mpu_m2_ck", &dpll_mpu_m2_ck, CK_443X),
  2751. CLK(NULL, "per_hs_clk_div_ck", &per_hs_clk_div_ck, CK_443X),
  2752. CLK(NULL, "per_hsd_byp_clk_mux_ck", &per_hsd_byp_clk_mux_ck, CK_443X),
  2753. CLK(NULL, "dpll_per_ck", &dpll_per_ck, CK_443X),
  2754. CLK(NULL, "dpll_per_m2_ck", &dpll_per_m2_ck, CK_443X),
  2755. CLK(NULL, "dpll_per_x2_ck", &dpll_per_x2_ck, CK_443X),
  2756. CLK(NULL, "dpll_per_m2x2_ck", &dpll_per_m2x2_ck, CK_443X),
  2757. CLK(NULL, "dpll_per_m3x2_ck", &dpll_per_m3x2_ck, CK_443X),
  2758. CLK(NULL, "dpll_per_m4x2_ck", &dpll_per_m4x2_ck, CK_443X),
  2759. CLK(NULL, "dpll_per_m5x2_ck", &dpll_per_m5x2_ck, CK_443X),
  2760. CLK(NULL, "dpll_per_m6x2_ck", &dpll_per_m6x2_ck, CK_443X),
  2761. CLK(NULL, "dpll_per_m7x2_ck", &dpll_per_m7x2_ck, CK_443X),
  2762. CLK(NULL, "dpll_unipro_ck", &dpll_unipro_ck, CK_443X),
  2763. CLK(NULL, "dpll_unipro_x2_ck", &dpll_unipro_x2_ck, CK_443X),
  2764. CLK(NULL, "dpll_unipro_m2x2_ck", &dpll_unipro_m2x2_ck, CK_443X),
  2765. CLK(NULL, "usb_hs_clk_div_ck", &usb_hs_clk_div_ck, CK_443X),
  2766. CLK(NULL, "dpll_usb_ck", &dpll_usb_ck, CK_443X),
  2767. CLK(NULL, "dpll_usb_clkdcoldo_ck", &dpll_usb_clkdcoldo_ck, CK_443X),
  2768. CLK(NULL, "dpll_usb_m2_ck", &dpll_usb_m2_ck, CK_443X),
  2769. CLK(NULL, "ducati_clk_mux_ck", &ducati_clk_mux_ck, CK_443X),
  2770. CLK(NULL, "func_12m_fclk", &func_12m_fclk, CK_443X),
  2771. CLK(NULL, "func_24m_clk", &func_24m_clk, CK_443X),
  2772. CLK(NULL, "func_24mc_fclk", &func_24mc_fclk, CK_443X),
  2773. CLK(NULL, "func_48m_fclk", &func_48m_fclk, CK_443X),
  2774. CLK(NULL, "func_48mc_fclk", &func_48mc_fclk, CK_443X),
  2775. CLK(NULL, "func_64m_fclk", &func_64m_fclk, CK_443X),
  2776. CLK(NULL, "func_96m_fclk", &func_96m_fclk, CK_443X),
  2777. CLK(NULL, "hsmmc6_fclk", &hsmmc6_fclk, CK_443X),
  2778. CLK(NULL, "init_60m_fclk", &init_60m_fclk, CK_443X),
  2779. CLK(NULL, "l3_div_ck", &l3_div_ck, CK_443X),
  2780. CLK(NULL, "l4_div_ck", &l4_div_ck, CK_443X),
  2781. CLK(NULL, "lp_clk_div_ck", &lp_clk_div_ck, CK_443X),
  2782. CLK(NULL, "l4_wkup_clk_mux_ck", &l4_wkup_clk_mux_ck, CK_443X),
  2783. CLK(NULL, "per_abe_nc_fclk", &per_abe_nc_fclk, CK_443X),
  2784. CLK(NULL, "mcasp2_fclk", &mcasp2_fclk, CK_443X),
  2785. CLK(NULL, "mcasp3_fclk", &mcasp3_fclk, CK_443X),
  2786. CLK(NULL, "ocp_abe_iclk", &ocp_abe_iclk, CK_443X),
  2787. CLK(NULL, "per_abe_24m_fclk", &per_abe_24m_fclk, CK_443X),
  2788. CLK(NULL, "pmd_stm_clock_mux_ck", &pmd_stm_clock_mux_ck, CK_443X),
  2789. CLK(NULL, "pmd_trace_clk_mux_ck", &pmd_trace_clk_mux_ck, CK_443X),
  2790. CLK(NULL, "syc_clk_div_ck", &syc_clk_div_ck, CK_443X),
  2791. CLK(NULL, "aes1_fck", &aes1_fck, CK_443X),
  2792. CLK(NULL, "aes2_fck", &aes2_fck, CK_443X),
  2793. CLK(NULL, "aess_fck", &aess_fck, CK_443X),
  2794. CLK(NULL, "bandgap_fclk", &bandgap_fclk, CK_443X),
  2795. CLK(NULL, "des3des_fck", &des3des_fck, CK_443X),
  2796. CLK(NULL, "dmic_sync_mux_ck", &dmic_sync_mux_ck, CK_443X),
  2797. CLK(NULL, "dmic_fck", &dmic_fck, CK_443X),
  2798. CLK(NULL, "dsp_fck", &dsp_fck, CK_443X),
  2799. CLK("omapdss_dss", "sys_clk", &dss_sys_clk, CK_443X),
  2800. CLK("omapdss_dss", "tv_clk", &dss_tv_clk, CK_443X),
  2801. CLK("omapdss_dss", "dss_clk", &dss_dss_clk, CK_443X),
  2802. CLK("omapdss_dss", "video_clk", &dss_48mhz_clk, CK_443X),
  2803. CLK("omapdss_dss", "fck", &dss_fck, CK_443X),
  2804. /*
  2805. * On OMAP4, DSS ick is a dummy clock; this is needed for compatibility
  2806. * with OMAP2/3.
  2807. */
  2808. CLK("omapdss_dss", "ick", &dummy_ck, CK_443X),
  2809. CLK(NULL, "efuse_ctrl_cust_fck", &efuse_ctrl_cust_fck, CK_443X),
  2810. CLK(NULL, "emif1_fck", &emif1_fck, CK_443X),
  2811. CLK(NULL, "emif2_fck", &emif2_fck, CK_443X),
  2812. CLK(NULL, "fdif_fck", &fdif_fck, CK_443X),
  2813. CLK(NULL, "fpka_fck", &fpka_fck, CK_443X),
  2814. CLK(NULL, "gpio1_dbclk", &gpio1_dbclk, CK_443X),
  2815. CLK(NULL, "gpio1_ick", &gpio1_ick, CK_443X),
  2816. CLK(NULL, "gpio2_dbclk", &gpio2_dbclk, CK_443X),
  2817. CLK(NULL, "gpio2_ick", &gpio2_ick, CK_443X),
  2818. CLK(NULL, "gpio3_dbclk", &gpio3_dbclk, CK_443X),
  2819. CLK(NULL, "gpio3_ick", &gpio3_ick, CK_443X),
  2820. CLK(NULL, "gpio4_dbclk", &gpio4_dbclk, CK_443X),
  2821. CLK(NULL, "gpio4_ick", &gpio4_ick, CK_443X),
  2822. CLK(NULL, "gpio5_dbclk", &gpio5_dbclk, CK_443X),
  2823. CLK(NULL, "gpio5_ick", &gpio5_ick, CK_443X),
  2824. CLK(NULL, "gpio6_dbclk", &gpio6_dbclk, CK_443X),
  2825. CLK(NULL, "gpio6_ick", &gpio6_ick, CK_443X),
  2826. CLK(NULL, "gpmc_ick", &gpmc_ick, CK_443X),
  2827. CLK(NULL, "gpu_fck", &gpu_fck, CK_443X),
  2828. CLK("omap2_hdq.0", "fck", &hdq1w_fck, CK_443X),
  2829. CLK(NULL, "hsi_fck", &hsi_fck, CK_443X),
  2830. CLK("omap_i2c.1", "fck", &i2c1_fck, CK_443X),
  2831. CLK("omap_i2c.2", "fck", &i2c2_fck, CK_443X),
  2832. CLK("omap_i2c.3", "fck", &i2c3_fck, CK_443X),
  2833. CLK("omap_i2c.4", "fck", &i2c4_fck, CK_443X),
  2834. CLK(NULL, "ipu_fck", &ipu_fck, CK_443X),
  2835. CLK(NULL, "iss_ctrlclk", &iss_ctrlclk, CK_443X),
  2836. CLK(NULL, "iss_fck", &iss_fck, CK_443X),
  2837. CLK(NULL, "iva_fck", &iva_fck, CK_443X),
  2838. CLK(NULL, "kbd_fck", &kbd_fck, CK_443X),
  2839. CLK(NULL, "l3_instr_ick", &l3_instr_ick, CK_443X),
  2840. CLK(NULL, "l3_main_3_ick", &l3_main_3_ick, CK_443X),
  2841. CLK(NULL, "mcasp_sync_mux_ck", &mcasp_sync_mux_ck, CK_443X),
  2842. CLK(NULL, "mcasp_fck", &mcasp_fck, CK_443X),
  2843. CLK(NULL, "mcbsp1_sync_mux_ck", &mcbsp1_sync_mux_ck, CK_443X),
  2844. CLK("omap-mcbsp.1", "fck", &mcbsp1_fck, CK_443X),
  2845. CLK(NULL, "mcbsp2_sync_mux_ck", &mcbsp2_sync_mux_ck, CK_443X),
  2846. CLK("omap-mcbsp.2", "fck", &mcbsp2_fck, CK_443X),
  2847. CLK(NULL, "mcbsp3_sync_mux_ck", &mcbsp3_sync_mux_ck, CK_443X),
  2848. CLK("omap-mcbsp.3", "fck", &mcbsp3_fck, CK_443X),
  2849. CLK(NULL, "mcbsp4_sync_mux_ck", &mcbsp4_sync_mux_ck, CK_443X),
  2850. CLK("omap-mcbsp.4", "fck", &mcbsp4_fck, CK_443X),
  2851. CLK(NULL, "mcpdm_fck", &mcpdm_fck, CK_443X),
  2852. CLK("omap2_mcspi.1", "fck", &mcspi1_fck, CK_443X),
  2853. CLK("omap2_mcspi.2", "fck", &mcspi2_fck, CK_443X),
  2854. CLK("omap2_mcspi.3", "fck", &mcspi3_fck, CK_443X),
  2855. CLK("omap2_mcspi.4", "fck", &mcspi4_fck, CK_443X),
  2856. CLK("omap_hsmmc.0", "fck", &mmc1_fck, CK_443X),
  2857. CLK("omap_hsmmc.1", "fck", &mmc2_fck, CK_443X),
  2858. CLK("omap_hsmmc.2", "fck", &mmc3_fck, CK_443X),
  2859. CLK("omap_hsmmc.3", "fck", &mmc4_fck, CK_443X),
  2860. CLK("omap_hsmmc.4", "fck", &mmc5_fck, CK_443X),
  2861. CLK(NULL, "ocp2scp_usb_phy_phy_48m", &ocp2scp_usb_phy_phy_48m, CK_443X),
  2862. CLK(NULL, "ocp2scp_usb_phy_ick", &ocp2scp_usb_phy_ick, CK_443X),
  2863. CLK(NULL, "ocp_wp_noc_ick", &ocp_wp_noc_ick, CK_443X),
  2864. CLK("omap_rng", "ick", &rng_ick, CK_443X),
  2865. CLK(NULL, "sha2md5_fck", &sha2md5_fck, CK_443X),
  2866. CLK(NULL, "sl2if_ick", &sl2if_ick, CK_443X),
  2867. CLK(NULL, "slimbus1_fclk_1", &slimbus1_fclk_1, CK_443X),
  2868. CLK(NULL, "slimbus1_fclk_0", &slimbus1_fclk_0, CK_443X),
  2869. CLK(NULL, "slimbus1_fclk_2", &slimbus1_fclk_2, CK_443X),
  2870. CLK(NULL, "slimbus1_slimbus_clk", &slimbus1_slimbus_clk, CK_443X),
  2871. CLK(NULL, "slimbus1_fck", &slimbus1_fck, CK_443X),
  2872. CLK(NULL, "slimbus2_fclk_1", &slimbus2_fclk_1, CK_443X),
  2873. CLK(NULL, "slimbus2_fclk_0", &slimbus2_fclk_0, CK_443X),
  2874. CLK(NULL, "slimbus2_slimbus_clk", &slimbus2_slimbus_clk, CK_443X),
  2875. CLK(NULL, "slimbus2_fck", &slimbus2_fck, CK_443X),
  2876. CLK(NULL, "smartreflex_core_fck", &smartreflex_core_fck, CK_443X),
  2877. CLK(NULL, "smartreflex_iva_fck", &smartreflex_iva_fck, CK_443X),
  2878. CLK(NULL, "smartreflex_mpu_fck", &smartreflex_mpu_fck, CK_443X),
  2879. CLK(NULL, "gpt1_fck", &timer1_fck, CK_443X),
  2880. CLK(NULL, "gpt10_fck", &timer10_fck, CK_443X),
  2881. CLK(NULL, "gpt11_fck", &timer11_fck, CK_443X),
  2882. CLK(NULL, "gpt2_fck", &timer2_fck, CK_443X),
  2883. CLK(NULL, "gpt3_fck", &timer3_fck, CK_443X),
  2884. CLK(NULL, "gpt4_fck", &timer4_fck, CK_443X),
  2885. CLK(NULL, "gpt5_fck", &timer5_fck, CK_443X),
  2886. CLK(NULL, "gpt6_fck", &timer6_fck, CK_443X),
  2887. CLK(NULL, "gpt7_fck", &timer7_fck, CK_443X),
  2888. CLK(NULL, "gpt8_fck", &timer8_fck, CK_443X),
  2889. CLK(NULL, "gpt9_fck", &timer9_fck, CK_443X),
  2890. CLK(NULL, "uart1_fck", &uart1_fck, CK_443X),
  2891. CLK(NULL, "uart2_fck", &uart2_fck, CK_443X),
  2892. CLK(NULL, "uart3_fck", &uart3_fck, CK_443X),
  2893. CLK(NULL, "uart4_fck", &uart4_fck, CK_443X),
  2894. CLK(NULL, "usb_host_fs_fck", &usb_host_fs_fck, CK_443X),
  2895. CLK("usbhs-omap.0", "fs_fck", &usb_host_fs_fck, CK_443X),
  2896. CLK(NULL, "utmi_p1_gfclk", &utmi_p1_gfclk, CK_443X),
  2897. CLK(NULL, "usb_host_hs_utmi_p1_clk", &usb_host_hs_utmi_p1_clk, CK_443X),
  2898. CLK(NULL, "utmi_p2_gfclk", &utmi_p2_gfclk, CK_443X),
  2899. CLK(NULL, "usb_host_hs_utmi_p2_clk", &usb_host_hs_utmi_p2_clk, CK_443X),
  2900. CLK(NULL, "usb_host_hs_utmi_p3_clk", &usb_host_hs_utmi_p3_clk, CK_443X),
  2901. CLK(NULL, "usb_host_hs_hsic480m_p1_clk", &usb_host_hs_hsic480m_p1_clk, CK_443X),
  2902. CLK(NULL, "usb_host_hs_hsic60m_p1_clk", &usb_host_hs_hsic60m_p1_clk, CK_443X),
  2903. CLK(NULL, "usb_host_hs_hsic60m_p2_clk", &usb_host_hs_hsic60m_p2_clk, CK_443X),
  2904. CLK(NULL, "usb_host_hs_hsic480m_p2_clk", &usb_host_hs_hsic480m_p2_clk, CK_443X),
  2905. CLK(NULL, "usb_host_hs_func48mclk", &usb_host_hs_func48mclk, CK_443X),
  2906. CLK(NULL, "usb_host_hs_fck", &usb_host_hs_fck, CK_443X),
  2907. CLK("usbhs-omap.0", "hs_fck", &usb_host_hs_fck, CK_443X),
  2908. CLK("usbhs-omap.0", "usbhost_ick", &dummy_ck, CK_443X),
  2909. CLK(NULL, "otg_60m_gfclk", &otg_60m_gfclk, CK_443X),
  2910. CLK(NULL, "usb_otg_hs_xclk", &usb_otg_hs_xclk, CK_443X),
  2911. CLK("musb-omap2430", "ick", &usb_otg_hs_ick, CK_443X),
  2912. CLK(NULL, "usb_phy_cm_clk32k", &usb_phy_cm_clk32k, CK_443X),
  2913. CLK(NULL, "usb_tll_hs_usb_ch2_clk", &usb_tll_hs_usb_ch2_clk, CK_443X),
  2914. CLK(NULL, "usb_tll_hs_usb_ch0_clk", &usb_tll_hs_usb_ch0_clk, CK_443X),
  2915. CLK(NULL, "usb_tll_hs_usb_ch1_clk", &usb_tll_hs_usb_ch1_clk, CK_443X),
  2916. CLK(NULL, "usb_tll_hs_ick", &usb_tll_hs_ick, CK_443X),
  2917. CLK("usbhs-omap.0", "usbtll_ick", &usb_tll_hs_ick, CK_443X),
  2918. CLK("usbhs-omap.0", "usbtll_fck", &dummy_ck, CK_443X),
  2919. CLK(NULL, "usim_ck", &usim_ck, CK_443X),
  2920. CLK(NULL, "usim_fclk", &usim_fclk, CK_443X),
  2921. CLK(NULL, "usim_fck", &usim_fck, CK_443X),
  2922. CLK("omap_wdt", "fck", &wd_timer2_fck, CK_443X),
  2923. CLK(NULL, "mailboxes_ick", &dummy_ck, CK_443X),
  2924. CLK(NULL, "wd_timer3_fck", &wd_timer3_fck, CK_443X),
  2925. CLK(NULL, "stm_clk_div_ck", &stm_clk_div_ck, CK_443X),
  2926. CLK(NULL, "trace_clk_div_ck", &trace_clk_div_ck, CK_443X),
  2927. CLK(NULL, "gpmc_ck", &dummy_ck, CK_443X),
  2928. CLK(NULL, "gpt1_ick", &dummy_ck, CK_443X),
  2929. CLK(NULL, "gpt2_ick", &dummy_ck, CK_443X),
  2930. CLK(NULL, "gpt3_ick", &dummy_ck, CK_443X),
  2931. CLK(NULL, "gpt4_ick", &dummy_ck, CK_443X),
  2932. CLK(NULL, "gpt5_ick", &dummy_ck, CK_443X),
  2933. CLK(NULL, "gpt6_ick", &dummy_ck, CK_443X),
  2934. CLK(NULL, "gpt7_ick", &dummy_ck, CK_443X),
  2935. CLK(NULL, "gpt8_ick", &dummy_ck, CK_443X),
  2936. CLK(NULL, "gpt9_ick", &dummy_ck, CK_443X),
  2937. CLK(NULL, "gpt10_ick", &dummy_ck, CK_443X),
  2938. CLK(NULL, "gpt11_ick", &dummy_ck, CK_443X),
  2939. CLK("omap_i2c.1", "ick", &dummy_ck, CK_443X),
  2940. CLK("omap_i2c.2", "ick", &dummy_ck, CK_443X),
  2941. CLK("omap_i2c.3", "ick", &dummy_ck, CK_443X),
  2942. CLK("omap_i2c.4", "ick", &dummy_ck, CK_443X),
  2943. CLK("omap_hsmmc.0", "ick", &dummy_ck, CK_443X),
  2944. CLK("omap_hsmmc.1", "ick", &dummy_ck, CK_443X),
  2945. CLK("omap_hsmmc.2", "ick", &dummy_ck, CK_443X),
  2946. CLK("omap_hsmmc.3", "ick", &dummy_ck, CK_443X),
  2947. CLK("omap_hsmmc.4", "ick", &dummy_ck, CK_443X),
  2948. CLK("omap-mcbsp.1", "ick", &dummy_ck, CK_443X),
  2949. CLK("omap-mcbsp.2", "ick", &dummy_ck, CK_443X),
  2950. CLK("omap-mcbsp.3", "ick", &dummy_ck, CK_443X),
  2951. CLK("omap-mcbsp.4", "ick", &dummy_ck, CK_443X),
  2952. CLK("omap2_mcspi.1", "ick", &dummy_ck, CK_443X),
  2953. CLK("omap2_mcspi.2", "ick", &dummy_ck, CK_443X),
  2954. CLK("omap2_mcspi.3", "ick", &dummy_ck, CK_443X),
  2955. CLK("omap2_mcspi.4", "ick", &dummy_ck, CK_443X),
  2956. CLK(NULL, "uart1_ick", &dummy_ck, CK_443X),
  2957. CLK(NULL, "uart2_ick", &dummy_ck, CK_443X),
  2958. CLK(NULL, "uart3_ick", &dummy_ck, CK_443X),
  2959. CLK(NULL, "uart4_ick", &dummy_ck, CK_443X),
  2960. CLK("omap_wdt", "ick", &dummy_ck, CK_443X),
  2961. CLK(NULL, "auxclk0_ck", &auxclk0_ck, CK_443X),
  2962. CLK(NULL, "auxclk1_ck", &auxclk1_ck, CK_443X),
  2963. CLK(NULL, "auxclk2_ck", &auxclk2_ck, CK_443X),
  2964. CLK(NULL, "auxclk3_ck", &auxclk3_ck, CK_443X),
  2965. CLK(NULL, "auxclk4_ck", &auxclk4_ck, CK_443X),
  2966. CLK(NULL, "auxclk5_ck", &auxclk5_ck, CK_443X),
  2967. CLK(NULL, "auxclkreq0_ck", &auxclkreq0_ck, CK_443X),
  2968. CLK(NULL, "auxclkreq1_ck", &auxclkreq1_ck, CK_443X),
  2969. CLK(NULL, "auxclkreq2_ck", &auxclkreq2_ck, CK_443X),
  2970. CLK(NULL, "auxclkreq3_ck", &auxclkreq3_ck, CK_443X),
  2971. CLK(NULL, "auxclkreq4_ck", &auxclkreq4_ck, CK_443X),
  2972. CLK(NULL, "auxclkreq5_ck", &auxclkreq5_ck, CK_443X),
  2973. };
  2974. int __init omap4xxx_clk_init(void)
  2975. {
  2976. struct omap_clk *c;
  2977. u32 cpu_clkflg;
  2978. if (cpu_is_omap44xx()) {
  2979. cpu_mask = RATE_IN_4430;
  2980. cpu_clkflg = CK_443X;
  2981. }
  2982. clk_init(&omap2_clk_functions);
  2983. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2984. c++)
  2985. clk_preinit(c->lk.clk);
  2986. for (c = omap44xx_clks; c < omap44xx_clks + ARRAY_SIZE(omap44xx_clks);
  2987. c++)
  2988. if (c->cpu & cpu_clkflg) {
  2989. clkdev_add(&c->lk);
  2990. clk_register(c->lk.clk);
  2991. omap2_init_clk_clkdm(c->lk.clk);
  2992. }
  2993. /* Disable autoidle on all clocks; let the PM code enable it later */
  2994. omap_clk_disable_autoidle_all();
  2995. recalculate_root_clocks();
  2996. /*
  2997. * Only enable those clocks we will need, let the drivers
  2998. * enable other clocks as necessary
  2999. */
  3000. clk_enable_init_clocks();
  3001. return 0;
  3002. }