devices-qsd8x50.c 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * Copyright (C) 2008 Google, Inc.
  3. * Copyright (c) 2008-2011, Code Aurora Forum. All rights reserved.
  4. *
  5. * This software is licensed under the terms of the GNU General Public
  6. * License version 2, as published by the Free Software Foundation, and
  7. * may be copied, distributed, and modified under those terms.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clkdev.h>
  18. #include <linux/dma-mapping.h>
  19. #include <mach/irqs.h>
  20. #include <mach/msm_iomap.h>
  21. #include <mach/dma.h>
  22. #include <mach/board.h>
  23. #include "devices.h"
  24. #include <asm/mach/flash.h>
  25. #include <mach/mmc.h>
  26. #include "clock-pcom.h"
  27. static struct resource resources_uart3[] = {
  28. {
  29. .start = INT_UART3,
  30. .end = INT_UART3,
  31. .flags = IORESOURCE_IRQ,
  32. },
  33. {
  34. .start = MSM_UART3_PHYS,
  35. .end = MSM_UART3_PHYS + MSM_UART3_SIZE - 1,
  36. .flags = IORESOURCE_MEM,
  37. .name = "uart_resource"
  38. },
  39. };
  40. struct platform_device msm_device_uart3 = {
  41. .name = "msm_serial",
  42. .id = 2,
  43. .num_resources = ARRAY_SIZE(resources_uart3),
  44. .resource = resources_uart3,
  45. };
  46. struct platform_device msm_device_smd = {
  47. .name = "msm_smd",
  48. .id = -1,
  49. };
  50. static struct resource resources_otg[] = {
  51. {
  52. .start = MSM_HSUSB_PHYS,
  53. .end = MSM_HSUSB_PHYS + MSM_HSUSB_SIZE,
  54. .flags = IORESOURCE_MEM,
  55. },
  56. {
  57. .start = INT_USB_HS,
  58. .end = INT_USB_HS,
  59. .flags = IORESOURCE_IRQ,
  60. },
  61. };
  62. struct platform_device msm_device_otg = {
  63. .name = "msm_otg",
  64. .id = -1,
  65. .num_resources = ARRAY_SIZE(resources_otg),
  66. .resource = resources_otg,
  67. .dev = {
  68. .coherent_dma_mask = 0xffffffff,
  69. },
  70. };
  71. static struct resource resources_hsusb[] = {
  72. {
  73. .start = MSM_HSUSB_PHYS,
  74. .end = MSM_HSUSB_PHYS + MSM_HSUSB_SIZE,
  75. .flags = IORESOURCE_MEM,
  76. },
  77. {
  78. .start = INT_USB_HS,
  79. .end = INT_USB_HS,
  80. .flags = IORESOURCE_IRQ,
  81. },
  82. };
  83. struct platform_device msm_device_hsusb = {
  84. .name = "msm_hsusb",
  85. .id = -1,
  86. .num_resources = ARRAY_SIZE(resources_hsusb),
  87. .resource = resources_hsusb,
  88. .dev = {
  89. .coherent_dma_mask = 0xffffffff,
  90. },
  91. };
  92. static u64 dma_mask = 0xffffffffULL;
  93. static struct resource resources_hsusb_host[] = {
  94. {
  95. .start = MSM_HSUSB_PHYS,
  96. .end = MSM_HSUSB_PHYS + MSM_HSUSB_SIZE,
  97. .flags = IORESOURCE_MEM,
  98. },
  99. {
  100. .start = INT_USB_HS,
  101. .end = INT_USB_HS,
  102. .flags = IORESOURCE_IRQ,
  103. },
  104. };
  105. struct platform_device msm_device_hsusb_host = {
  106. .name = "msm_hsusb_host",
  107. .id = -1,
  108. .num_resources = ARRAY_SIZE(resources_hsusb_host),
  109. .resource = resources_hsusb_host,
  110. .dev = {
  111. .dma_mask = &dma_mask,
  112. .coherent_dma_mask = 0xffffffffULL,
  113. },
  114. };
  115. static struct resource resources_sdc1[] = {
  116. {
  117. .start = MSM_SDC1_PHYS,
  118. .end = MSM_SDC1_PHYS + MSM_SDC1_SIZE - 1,
  119. .flags = IORESOURCE_MEM,
  120. },
  121. {
  122. .start = INT_SDC1_0,
  123. .end = INT_SDC1_0,
  124. .flags = IORESOURCE_IRQ,
  125. .name = "cmd_irq",
  126. },
  127. {
  128. .start = INT_SDC1_1,
  129. .end = INT_SDC1_1,
  130. .flags = IORESOURCE_IRQ,
  131. .name = "pio_irq",
  132. },
  133. {
  134. .flags = IORESOURCE_IRQ | IORESOURCE_DISABLED,
  135. .name = "status_irq"
  136. },
  137. {
  138. .start = 8,
  139. .end = 8,
  140. .flags = IORESOURCE_DMA,
  141. },
  142. };
  143. static struct resource resources_sdc2[] = {
  144. {
  145. .start = MSM_SDC2_PHYS,
  146. .end = MSM_SDC2_PHYS + MSM_SDC2_SIZE - 1,
  147. .flags = IORESOURCE_MEM,
  148. },
  149. {
  150. .start = INT_SDC2_0,
  151. .end = INT_SDC2_0,
  152. .flags = IORESOURCE_IRQ,
  153. .name = "cmd_irq",
  154. },
  155. {
  156. .start = INT_SDC2_1,
  157. .end = INT_SDC2_1,
  158. .flags = IORESOURCE_IRQ,
  159. .name = "pio_irq",
  160. },
  161. {
  162. .flags = IORESOURCE_IRQ | IORESOURCE_DISABLED,
  163. .name = "status_irq"
  164. },
  165. {
  166. .start = 8,
  167. .end = 8,
  168. .flags = IORESOURCE_DMA,
  169. },
  170. };
  171. static struct resource resources_sdc3[] = {
  172. {
  173. .start = MSM_SDC3_PHYS,
  174. .end = MSM_SDC3_PHYS + MSM_SDC3_SIZE - 1,
  175. .flags = IORESOURCE_MEM,
  176. },
  177. {
  178. .start = INT_SDC3_0,
  179. .end = INT_SDC3_0,
  180. .flags = IORESOURCE_IRQ,
  181. .name = "cmd_irq",
  182. },
  183. {
  184. .start = INT_SDC3_1,
  185. .end = INT_SDC3_1,
  186. .flags = IORESOURCE_IRQ,
  187. .name = "pio_irq",
  188. },
  189. {
  190. .flags = IORESOURCE_IRQ | IORESOURCE_DISABLED,
  191. .name = "status_irq"
  192. },
  193. {
  194. .start = 8,
  195. .end = 8,
  196. .flags = IORESOURCE_DMA,
  197. },
  198. };
  199. static struct resource resources_sdc4[] = {
  200. {
  201. .start = MSM_SDC4_PHYS,
  202. .end = MSM_SDC4_PHYS + MSM_SDC4_SIZE - 1,
  203. .flags = IORESOURCE_MEM,
  204. },
  205. {
  206. .start = INT_SDC4_0,
  207. .end = INT_SDC4_0,
  208. .flags = IORESOURCE_IRQ,
  209. .name = "cmd_irq",
  210. },
  211. {
  212. .start = INT_SDC4_1,
  213. .end = INT_SDC4_1,
  214. .flags = IORESOURCE_IRQ,
  215. .name = "pio_irq",
  216. },
  217. {
  218. .flags = IORESOURCE_IRQ | IORESOURCE_DISABLED,
  219. .name = "status_irq"
  220. },
  221. {
  222. .start = 8,
  223. .end = 8,
  224. .flags = IORESOURCE_DMA,
  225. },
  226. };
  227. struct platform_device msm_device_sdc1 = {
  228. .name = "msm_sdcc",
  229. .id = 1,
  230. .num_resources = ARRAY_SIZE(resources_sdc1),
  231. .resource = resources_sdc1,
  232. .dev = {
  233. .coherent_dma_mask = 0xffffffff,
  234. },
  235. };
  236. struct platform_device msm_device_sdc2 = {
  237. .name = "msm_sdcc",
  238. .id = 2,
  239. .num_resources = ARRAY_SIZE(resources_sdc2),
  240. .resource = resources_sdc2,
  241. .dev = {
  242. .coherent_dma_mask = 0xffffffff,
  243. },
  244. };
  245. struct platform_device msm_device_sdc3 = {
  246. .name = "msm_sdcc",
  247. .id = 3,
  248. .num_resources = ARRAY_SIZE(resources_sdc3),
  249. .resource = resources_sdc3,
  250. .dev = {
  251. .coherent_dma_mask = 0xffffffff,
  252. },
  253. };
  254. struct platform_device msm_device_sdc4 = {
  255. .name = "msm_sdcc",
  256. .id = 4,
  257. .num_resources = ARRAY_SIZE(resources_sdc4),
  258. .resource = resources_sdc4,
  259. .dev = {
  260. .coherent_dma_mask = 0xffffffff,
  261. },
  262. };
  263. static struct platform_device *msm_sdcc_devices[] __initdata = {
  264. &msm_device_sdc1,
  265. &msm_device_sdc2,
  266. &msm_device_sdc3,
  267. &msm_device_sdc4,
  268. };
  269. int __init msm_add_sdcc(unsigned int controller,
  270. struct msm_mmc_platform_data *plat,
  271. unsigned int stat_irq, unsigned long stat_irq_flags)
  272. {
  273. struct platform_device *pdev;
  274. struct resource *res;
  275. if (controller < 1 || controller > 4)
  276. return -EINVAL;
  277. pdev = msm_sdcc_devices[controller-1];
  278. pdev->dev.platform_data = plat;
  279. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ, "status_irq");
  280. if (!res)
  281. return -EINVAL;
  282. else if (stat_irq) {
  283. res->start = res->end = stat_irq;
  284. res->flags &= ~IORESOURCE_DISABLED;
  285. res->flags |= stat_irq_flags;
  286. }
  287. return platform_device_register(pdev);
  288. }
  289. struct clk_lookup msm_clocks_8x50[] = {
  290. CLK_PCOM("adm_clk", ADM_CLK, NULL, 0),
  291. CLK_PCOM("ce_clk", CE_CLK, NULL, 0),
  292. CLK_PCOM("ebi1_clk", EBI1_CLK, NULL, CLK_MIN),
  293. CLK_PCOM("ebi2_clk", EBI2_CLK, NULL, 0),
  294. CLK_PCOM("ecodec_clk", ECODEC_CLK, NULL, 0),
  295. CLK_PCOM("emdh_clk", EMDH_CLK, NULL, OFF | CLK_MINMAX),
  296. CLK_PCOM("gp_clk", GP_CLK, NULL, 0),
  297. CLK_PCOM("grp_clk", GRP_3D_CLK, NULL, 0),
  298. CLK_PCOM("i2c_clk", I2C_CLK, NULL, 0),
  299. CLK_PCOM("icodec_rx_clk", ICODEC_RX_CLK, NULL, 0),
  300. CLK_PCOM("icodec_tx_clk", ICODEC_TX_CLK, NULL, 0),
  301. CLK_PCOM("imem_clk", IMEM_CLK, NULL, OFF),
  302. CLK_PCOM("mdc_clk", MDC_CLK, NULL, 0),
  303. CLK_PCOM("mddi_clk", PMDH_CLK, NULL, OFF | CLK_MINMAX),
  304. CLK_PCOM("mdp_clk", MDP_CLK, NULL, OFF),
  305. CLK_PCOM("mdp_lcdc_pclk_clk", MDP_LCDC_PCLK_CLK, NULL, 0),
  306. CLK_PCOM("mdp_lcdc_pad_pclk_clk", MDP_LCDC_PAD_PCLK_CLK, NULL, 0),
  307. CLK_PCOM("mdp_vsync_clk", MDP_VSYNC_CLK, NULL, 0),
  308. CLK_PCOM("pbus_clk", PBUS_CLK, NULL, CLK_MIN),
  309. CLK_PCOM("pcm_clk", PCM_CLK, NULL, 0),
  310. CLK_PCOM("sdac_clk", SDAC_CLK, NULL, OFF),
  311. CLK_PCOM("sdc_clk", SDC1_CLK, "msm_sdcc.1", OFF),
  312. CLK_PCOM("sdc_pclk", SDC1_P_CLK, "msm_sdcc.1", OFF),
  313. CLK_PCOM("sdc_clk", SDC2_CLK, "msm_sdcc.2", OFF),
  314. CLK_PCOM("sdc_pclk", SDC2_P_CLK, "msm_sdcc.2", OFF),
  315. CLK_PCOM("sdc_clk", SDC3_CLK, "msm_sdcc.3", OFF),
  316. CLK_PCOM("sdc_pclk", SDC3_P_CLK, "msm_sdcc.3", OFF),
  317. CLK_PCOM("sdc_clk", SDC4_CLK, "msm_sdcc.4", OFF),
  318. CLK_PCOM("sdc_pclk", SDC4_P_CLK, "msm_sdcc.4", OFF),
  319. CLK_PCOM("spi_clk", SPI_CLK, NULL, 0),
  320. CLK_PCOM("tsif_clk", TSIF_CLK, NULL, 0),
  321. CLK_PCOM("tsif_ref_clk", TSIF_REF_CLK, NULL, 0),
  322. CLK_PCOM("tv_dac_clk", TV_DAC_CLK, NULL, 0),
  323. CLK_PCOM("tv_enc_clk", TV_ENC_CLK, NULL, 0),
  324. CLK_PCOM("uart_clk", UART1_CLK, NULL, OFF),
  325. CLK_PCOM("uart_clk", UART2_CLK, NULL, 0),
  326. CLK_PCOM("uart_clk", UART3_CLK, "msm_serial.2", OFF),
  327. CLK_PCOM("uartdm_clk", UART1DM_CLK, NULL, OFF),
  328. CLK_PCOM("uartdm_clk", UART2DM_CLK, NULL, 0),
  329. CLK_PCOM("usb_hs_clk", USB_HS_CLK, NULL, OFF),
  330. CLK_PCOM("usb_hs_pclk", USB_HS_P_CLK, NULL, OFF),
  331. CLK_PCOM("usb_otg_clk", USB_OTG_CLK, NULL, 0),
  332. CLK_PCOM("vdc_clk", VDC_CLK, NULL, OFF | CLK_MIN),
  333. CLK_PCOM("vfe_clk", VFE_CLK, NULL, OFF),
  334. CLK_PCOM("vfe_mdc_clk", VFE_MDC_CLK, NULL, OFF),
  335. CLK_PCOM("vfe_axi_clk", VFE_AXI_CLK, NULL, OFF),
  336. CLK_PCOM("usb_hs2_clk", USB_HS2_CLK, NULL, OFF),
  337. CLK_PCOM("usb_hs2_pclk", USB_HS2_P_CLK, NULL, OFF),
  338. CLK_PCOM("usb_hs3_clk", USB_HS3_CLK, NULL, OFF),
  339. CLK_PCOM("usb_hs3_pclk", USB_HS3_P_CLK, NULL, OFF),
  340. CLK_PCOM("usb_phy_clk", USB_PHY_CLK, NULL, 0),
  341. };
  342. unsigned msm_num_clocks_8x50 = ARRAY_SIZE(msm_clocks_8x50);