mach-mx27ads.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353
  1. /*
  2. * Copyright (C) 2000 Deep Blue Solutions Ltd
  3. * Copyright (C) 2002 Shane Nay (shane@minirl.com)
  4. * Copyright 2006-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/platform_device.h>
  17. #include <linux/mtd/mtd.h>
  18. #include <linux/mtd/map.h>
  19. #include <linux/mtd/partitions.h>
  20. #include <linux/mtd/physmap.h>
  21. #include <linux/i2c.h>
  22. #include <linux/irq.h>
  23. #include <mach/common.h>
  24. #include <mach/hardware.h>
  25. #include <asm/mach-types.h>
  26. #include <asm/mach/arch.h>
  27. #include <asm/mach/time.h>
  28. #include <asm/mach/map.h>
  29. #include <mach/gpio.h>
  30. #include <mach/iomux-mx27.h>
  31. #include <mach/mxc_nand.h>
  32. #include "devices-imx27.h"
  33. /*
  34. * Base address of PBC controller, CS4
  35. */
  36. #define PBC_BASE_ADDRESS 0xf4300000
  37. #define PBC_REG_ADDR(offset) (void __force __iomem *) \
  38. (PBC_BASE_ADDRESS + (offset))
  39. /* When the PBC address connection is fixed in h/w, defined as 1 */
  40. #define PBC_ADDR_SH 0
  41. /* Offsets for the PBC Controller register */
  42. /*
  43. * PBC Board version register offset
  44. */
  45. #define PBC_VERSION_REG PBC_REG_ADDR(0x00000 >> PBC_ADDR_SH)
  46. /*
  47. * PBC Board control register 1 set address.
  48. */
  49. #define PBC_BCTRL1_SET_REG PBC_REG_ADDR(0x00008 >> PBC_ADDR_SH)
  50. /*
  51. * PBC Board control register 1 clear address.
  52. */
  53. #define PBC_BCTRL1_CLEAR_REG PBC_REG_ADDR(0x0000C >> PBC_ADDR_SH)
  54. /* PBC Board Control Register 1 bit definitions */
  55. #define PBC_BCTRL1_LCDON 0x0800 /* Enable the LCD */
  56. /* to determine the correct external crystal reference */
  57. #define CKIH_27MHZ_BIT_SET (1 << 3)
  58. static const int mx27ads_pins[] __initconst = {
  59. /* UART0 */
  60. PE12_PF_UART1_TXD,
  61. PE13_PF_UART1_RXD,
  62. PE14_PF_UART1_CTS,
  63. PE15_PF_UART1_RTS,
  64. /* UART1 */
  65. PE3_PF_UART2_CTS,
  66. PE4_PF_UART2_RTS,
  67. PE6_PF_UART2_TXD,
  68. PE7_PF_UART2_RXD,
  69. /* UART2 */
  70. PE8_PF_UART3_TXD,
  71. PE9_PF_UART3_RXD,
  72. PE10_PF_UART3_CTS,
  73. PE11_PF_UART3_RTS,
  74. /* UART3 */
  75. PB26_AF_UART4_RTS,
  76. PB28_AF_UART4_TXD,
  77. PB29_AF_UART4_CTS,
  78. PB31_AF_UART4_RXD,
  79. /* UART4 */
  80. PB18_AF_UART5_TXD,
  81. PB19_AF_UART5_RXD,
  82. PB20_AF_UART5_CTS,
  83. PB21_AF_UART5_RTS,
  84. /* UART5 */
  85. PB10_AF_UART6_TXD,
  86. PB12_AF_UART6_CTS,
  87. PB11_AF_UART6_RXD,
  88. PB13_AF_UART6_RTS,
  89. /* FEC */
  90. PD0_AIN_FEC_TXD0,
  91. PD1_AIN_FEC_TXD1,
  92. PD2_AIN_FEC_TXD2,
  93. PD3_AIN_FEC_TXD3,
  94. PD4_AOUT_FEC_RX_ER,
  95. PD5_AOUT_FEC_RXD1,
  96. PD6_AOUT_FEC_RXD2,
  97. PD7_AOUT_FEC_RXD3,
  98. PD8_AF_FEC_MDIO,
  99. PD9_AIN_FEC_MDC,
  100. PD10_AOUT_FEC_CRS,
  101. PD11_AOUT_FEC_TX_CLK,
  102. PD12_AOUT_FEC_RXD0,
  103. PD13_AOUT_FEC_RX_DV,
  104. PD14_AOUT_FEC_RX_CLK,
  105. PD15_AOUT_FEC_COL,
  106. PD16_AIN_FEC_TX_ER,
  107. PF23_AIN_FEC_TX_EN,
  108. /* I2C2 */
  109. PC5_PF_I2C2_SDA,
  110. PC6_PF_I2C2_SCL,
  111. /* FB */
  112. PA5_PF_LSCLK,
  113. PA6_PF_LD0,
  114. PA7_PF_LD1,
  115. PA8_PF_LD2,
  116. PA9_PF_LD3,
  117. PA10_PF_LD4,
  118. PA11_PF_LD5,
  119. PA12_PF_LD6,
  120. PA13_PF_LD7,
  121. PA14_PF_LD8,
  122. PA15_PF_LD9,
  123. PA16_PF_LD10,
  124. PA17_PF_LD11,
  125. PA18_PF_LD12,
  126. PA19_PF_LD13,
  127. PA20_PF_LD14,
  128. PA21_PF_LD15,
  129. PA22_PF_LD16,
  130. PA23_PF_LD17,
  131. PA24_PF_REV,
  132. PA25_PF_CLS,
  133. PA26_PF_PS,
  134. PA27_PF_SPL_SPR,
  135. PA28_PF_HSYNC,
  136. PA29_PF_VSYNC,
  137. PA30_PF_CONTRAST,
  138. PA31_PF_OE_ACD,
  139. /* OWIRE */
  140. PE16_AF_OWIRE,
  141. /* SDHC1*/
  142. PE18_PF_SD1_D0,
  143. PE19_PF_SD1_D1,
  144. PE20_PF_SD1_D2,
  145. PE21_PF_SD1_D3,
  146. PE22_PF_SD1_CMD,
  147. PE23_PF_SD1_CLK,
  148. /* SDHC2*/
  149. PB4_PF_SD2_D0,
  150. PB5_PF_SD2_D1,
  151. PB6_PF_SD2_D2,
  152. PB7_PF_SD2_D3,
  153. PB8_PF_SD2_CMD,
  154. PB9_PF_SD2_CLK,
  155. };
  156. static const struct mxc_nand_platform_data
  157. mx27ads_nand_board_info __initconst = {
  158. .width = 1,
  159. .hw_ecc = 1,
  160. };
  161. /* ADS's NOR flash */
  162. static struct physmap_flash_data mx27ads_flash_data = {
  163. .width = 2,
  164. };
  165. static struct resource mx27ads_flash_resource = {
  166. .start = 0xc0000000,
  167. .end = 0xc0000000 + 0x02000000 - 1,
  168. .flags = IORESOURCE_MEM,
  169. };
  170. static struct platform_device mx27ads_nor_mtd_device = {
  171. .name = "physmap-flash",
  172. .id = 0,
  173. .dev = {
  174. .platform_data = &mx27ads_flash_data,
  175. },
  176. .num_resources = 1,
  177. .resource = &mx27ads_flash_resource,
  178. };
  179. static const struct imxi2c_platform_data mx27ads_i2c1_data __initconst = {
  180. .bitrate = 100000,
  181. };
  182. static struct i2c_board_info mx27ads_i2c_devices[] = {
  183. };
  184. void lcd_power(int on)
  185. {
  186. if (on)
  187. __raw_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_SET_REG);
  188. else
  189. __raw_writew(PBC_BCTRL1_LCDON, PBC_BCTRL1_CLEAR_REG);
  190. }
  191. static struct imx_fb_videomode mx27ads_modes[] = {
  192. {
  193. .mode = {
  194. .name = "Sharp-LQ035Q7",
  195. .refresh = 60,
  196. .xres = 240,
  197. .yres = 320,
  198. .pixclock = 188679, /* in ps (5.3MHz) */
  199. .hsync_len = 1,
  200. .left_margin = 9,
  201. .right_margin = 16,
  202. .vsync_len = 1,
  203. .upper_margin = 7,
  204. .lower_margin = 9,
  205. },
  206. .bpp = 16,
  207. .pcr = 0xFB008BC0,
  208. },
  209. };
  210. static const struct imx_fb_platform_data mx27ads_fb_data __initconst = {
  211. .mode = mx27ads_modes,
  212. .num_modes = ARRAY_SIZE(mx27ads_modes),
  213. /*
  214. * - HSYNC active high
  215. * - VSYNC active high
  216. * - clk notenabled while idle
  217. * - clock inverted
  218. * - data not inverted
  219. * - data enable low active
  220. * - enable sharp mode
  221. */
  222. .pwmr = 0x00A903FF,
  223. .lscr1 = 0x00120300,
  224. .dmacr = 0x00020010,
  225. .lcd_power = lcd_power,
  226. };
  227. static int mx27ads_sdhc1_init(struct device *dev, irq_handler_t detect_irq,
  228. void *data)
  229. {
  230. return request_irq(IRQ_GPIOE(21), detect_irq, IRQF_TRIGGER_RISING,
  231. "sdhc1-card-detect", data);
  232. }
  233. static int mx27ads_sdhc2_init(struct device *dev, irq_handler_t detect_irq,
  234. void *data)
  235. {
  236. return request_irq(IRQ_GPIOB(7), detect_irq, IRQF_TRIGGER_RISING,
  237. "sdhc2-card-detect", data);
  238. }
  239. static void mx27ads_sdhc1_exit(struct device *dev, void *data)
  240. {
  241. free_irq(IRQ_GPIOE(21), data);
  242. }
  243. static void mx27ads_sdhc2_exit(struct device *dev, void *data)
  244. {
  245. free_irq(IRQ_GPIOB(7), data);
  246. }
  247. static const struct imxmmc_platform_data sdhc1_pdata __initconst = {
  248. .init = mx27ads_sdhc1_init,
  249. .exit = mx27ads_sdhc1_exit,
  250. };
  251. static const struct imxmmc_platform_data sdhc2_pdata __initconst = {
  252. .init = mx27ads_sdhc2_init,
  253. .exit = mx27ads_sdhc2_exit,
  254. };
  255. static struct platform_device *platform_devices[] __initdata = {
  256. &mx27ads_nor_mtd_device,
  257. };
  258. static const struct imxuart_platform_data uart_pdata __initconst = {
  259. .flags = IMXUART_HAVE_RTSCTS,
  260. };
  261. static void __init mx27ads_board_init(void)
  262. {
  263. mxc_gpio_setup_multiple_pins(mx27ads_pins, ARRAY_SIZE(mx27ads_pins),
  264. "mx27ads");
  265. imx27_add_imx_uart0(&uart_pdata);
  266. imx27_add_imx_uart1(&uart_pdata);
  267. imx27_add_imx_uart2(&uart_pdata);
  268. imx27_add_imx_uart3(&uart_pdata);
  269. imx27_add_imx_uart4(&uart_pdata);
  270. imx27_add_imx_uart5(&uart_pdata);
  271. imx27_add_mxc_nand(&mx27ads_nand_board_info);
  272. /* only the i2c master 1 is used on this CPU card */
  273. i2c_register_board_info(1, mx27ads_i2c_devices,
  274. ARRAY_SIZE(mx27ads_i2c_devices));
  275. imx27_add_imx_i2c(1, &mx27ads_i2c1_data);
  276. imx27_add_imx_fb(&mx27ads_fb_data);
  277. imx27_add_mxc_mmc(0, &sdhc1_pdata);
  278. imx27_add_mxc_mmc(1, &sdhc2_pdata);
  279. imx27_add_fec(NULL);
  280. platform_add_devices(platform_devices, ARRAY_SIZE(platform_devices));
  281. imx27_add_mxc_w1(NULL);
  282. }
  283. static void __init mx27ads_timer_init(void)
  284. {
  285. unsigned long fref = 26000000;
  286. if ((__raw_readw(PBC_VERSION_REG) & CKIH_27MHZ_BIT_SET) == 0)
  287. fref = 27000000;
  288. mx27_clocks_init(fref);
  289. }
  290. static struct sys_timer mx27ads_timer = {
  291. .init = mx27ads_timer_init,
  292. };
  293. static struct map_desc mx27ads_io_desc[] __initdata = {
  294. {
  295. .virtual = PBC_BASE_ADDRESS,
  296. .pfn = __phys_to_pfn(MX27_CS4_BASE_ADDR),
  297. .length = SZ_1M,
  298. .type = MT_DEVICE,
  299. },
  300. };
  301. static void __init mx27ads_map_io(void)
  302. {
  303. mx27_map_io();
  304. iotable_init(mx27ads_io_desc, ARRAY_SIZE(mx27ads_io_desc));
  305. }
  306. MACHINE_START(MX27ADS, "Freescale i.MX27ADS")
  307. /* maintainer: Freescale Semiconductor, Inc. */
  308. .boot_params = MX27_PHYS_OFFSET + 0x100,
  309. .map_io = mx27ads_map_io,
  310. .init_early = imx27_init_early,
  311. .init_irq = mx27_init_irq,
  312. .timer = &mx27ads_timer,
  313. .init_machine = mx27ads_board_init,
  314. MACHINE_END