pm.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420
  1. /* linux/arch/arm/mach-exynos4/pm.c
  2. *
  3. * Copyright (c) 2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4210 - Power Management support
  7. *
  8. * Based on arch/arm/mach-s3c2410/pm.c
  9. * Copyright (c) 2006 Simtec Electronics
  10. * Ben Dooks <ben@simtec.co.uk>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License version 2 as
  14. * published by the Free Software Foundation.
  15. */
  16. #include <linux/init.h>
  17. #include <linux/suspend.h>
  18. #include <linux/io.h>
  19. #include <asm/cacheflush.h>
  20. #include <asm/hardware/cache-l2x0.h>
  21. #include <plat/cpu.h>
  22. #include <plat/pm.h>
  23. #include <mach/regs-irq.h>
  24. #include <mach/regs-gpio.h>
  25. #include <mach/regs-clock.h>
  26. #include <mach/regs-pmu.h>
  27. #include <mach/pm-core.h>
  28. static struct sleep_save exynos4_sleep[] = {
  29. { .reg = S5P_ARM_CORE0_LOWPWR , .val = 0x2, },
  30. { .reg = S5P_DIS_IRQ_CORE0 , .val = 0x0, },
  31. { .reg = S5P_DIS_IRQ_CENTRAL0 , .val = 0x0, },
  32. { .reg = S5P_ARM_CORE1_LOWPWR , .val = 0x2, },
  33. { .reg = S5P_DIS_IRQ_CORE1 , .val = 0x0, },
  34. { .reg = S5P_DIS_IRQ_CENTRAL1 , .val = 0x0, },
  35. { .reg = S5P_ARM_COMMON_LOWPWR , .val = 0x2, },
  36. { .reg = S5P_L2_0_LOWPWR , .val = 0x3, },
  37. { .reg = S5P_L2_1_LOWPWR , .val = 0x3, },
  38. { .reg = S5P_CMU_ACLKSTOP_LOWPWR , .val = 0x0, },
  39. { .reg = S5P_CMU_SCLKSTOP_LOWPWR , .val = 0x0, },
  40. { .reg = S5P_CMU_RESET_LOWPWR , .val = 0x0, },
  41. { .reg = S5P_APLL_SYSCLK_LOWPWR , .val = 0x0, },
  42. { .reg = S5P_MPLL_SYSCLK_LOWPWR , .val = 0x0, },
  43. { .reg = S5P_VPLL_SYSCLK_LOWPWR , .val = 0x0, },
  44. { .reg = S5P_EPLL_SYSCLK_LOWPWR , .val = 0x0, },
  45. { .reg = S5P_CMU_CLKSTOP_GPS_ALIVE_LOWPWR , .val = 0x0, },
  46. { .reg = S5P_CMU_RESET_GPSALIVE_LOWPWR , .val = 0x0, },
  47. { .reg = S5P_CMU_CLKSTOP_CAM_LOWPWR , .val = 0x0, },
  48. { .reg = S5P_CMU_CLKSTOP_TV_LOWPWR , .val = 0x0, },
  49. { .reg = S5P_CMU_CLKSTOP_MFC_LOWPWR , .val = 0x0, },
  50. { .reg = S5P_CMU_CLKSTOP_G3D_LOWPWR , .val = 0x0, },
  51. { .reg = S5P_CMU_CLKSTOP_LCD0_LOWPWR , .val = 0x0, },
  52. { .reg = S5P_CMU_CLKSTOP_LCD1_LOWPWR , .val = 0x0, },
  53. { .reg = S5P_CMU_CLKSTOP_MAUDIO_LOWPWR , .val = 0x0, },
  54. { .reg = S5P_CMU_CLKSTOP_GPS_LOWPWR , .val = 0x0, },
  55. { .reg = S5P_CMU_RESET_CAM_LOWPWR , .val = 0x0, },
  56. { .reg = S5P_CMU_RESET_TV_LOWPWR , .val = 0x0, },
  57. { .reg = S5P_CMU_RESET_MFC_LOWPWR , .val = 0x0, },
  58. { .reg = S5P_CMU_RESET_G3D_LOWPWR , .val = 0x0, },
  59. { .reg = S5P_CMU_RESET_LCD0_LOWPWR , .val = 0x0, },
  60. { .reg = S5P_CMU_RESET_LCD1_LOWPWR , .val = 0x0, },
  61. { .reg = S5P_CMU_RESET_MAUDIO_LOWPWR , .val = 0x0, },
  62. { .reg = S5P_CMU_RESET_GPS_LOWPWR , .val = 0x0, },
  63. { .reg = S5P_TOP_BUS_LOWPWR , .val = 0x0, },
  64. { .reg = S5P_TOP_RETENTION_LOWPWR , .val = 0x1, },
  65. { .reg = S5P_TOP_PWR_LOWPWR , .val = 0x3, },
  66. { .reg = S5P_LOGIC_RESET_LOWPWR , .val = 0x0, },
  67. { .reg = S5P_ONENAND_MEM_LOWPWR , .val = 0x0, },
  68. { .reg = S5P_MODIMIF_MEM_LOWPWR , .val = 0x0, },
  69. { .reg = S5P_G2D_ACP_MEM_LOWPWR , .val = 0x0, },
  70. { .reg = S5P_USBOTG_MEM_LOWPWR , .val = 0x0, },
  71. { .reg = S5P_HSMMC_MEM_LOWPWR , .val = 0x0, },
  72. { .reg = S5P_CSSYS_MEM_LOWPWR , .val = 0x0, },
  73. { .reg = S5P_SECSS_MEM_LOWPWR , .val = 0x0, },
  74. { .reg = S5P_PCIE_MEM_LOWPWR , .val = 0x0, },
  75. { .reg = S5P_SATA_MEM_LOWPWR , .val = 0x0, },
  76. { .reg = S5P_PAD_RETENTION_DRAM_LOWPWR , .val = 0x0, },
  77. { .reg = S5P_PAD_RETENTION_MAUDIO_LOWPWR , .val = 0x0, },
  78. { .reg = S5P_PAD_RETENTION_GPIO_LOWPWR , .val = 0x0, },
  79. { .reg = S5P_PAD_RETENTION_UART_LOWPWR , .val = 0x0, },
  80. { .reg = S5P_PAD_RETENTION_MMCA_LOWPWR , .val = 0x0, },
  81. { .reg = S5P_PAD_RETENTION_MMCB_LOWPWR , .val = 0x0, },
  82. { .reg = S5P_PAD_RETENTION_EBIA_LOWPWR , .val = 0x0, },
  83. { .reg = S5P_PAD_RETENTION_EBIB_LOWPWR , .val = 0x0, },
  84. { .reg = S5P_PAD_RETENTION_ISOLATION_LOWPWR , .val = 0x0, },
  85. { .reg = S5P_PAD_RETENTION_ALV_SEL_LOWPWR , .val = 0x0, },
  86. { .reg = S5P_XUSBXTI_LOWPWR , .val = 0x0, },
  87. { .reg = S5P_XXTI_LOWPWR , .val = 0x0, },
  88. { .reg = S5P_EXT_REGULATOR_LOWPWR , .val = 0x0, },
  89. { .reg = S5P_GPIO_MODE_LOWPWR , .val = 0x0, },
  90. { .reg = S5P_GPIO_MODE_MAUDIO_LOWPWR , .val = 0x0, },
  91. { .reg = S5P_CAM_LOWPWR , .val = 0x0, },
  92. { .reg = S5P_TV_LOWPWR , .val = 0x0, },
  93. { .reg = S5P_MFC_LOWPWR , .val = 0x0, },
  94. { .reg = S5P_G3D_LOWPWR , .val = 0x0, },
  95. { .reg = S5P_LCD0_LOWPWR , .val = 0x0, },
  96. { .reg = S5P_LCD1_LOWPWR , .val = 0x0, },
  97. { .reg = S5P_MAUDIO_LOWPWR , .val = 0x0, },
  98. { .reg = S5P_GPS_LOWPWR , .val = 0x0, },
  99. { .reg = S5P_GPS_ALIVE_LOWPWR , .val = 0x0, },
  100. };
  101. static struct sleep_save exynos4_set_clksrc[] = {
  102. { .reg = S5P_CLKSRC_MASK_TOP , .val = 0x00000001, },
  103. { .reg = S5P_CLKSRC_MASK_CAM , .val = 0x11111111, },
  104. { .reg = S5P_CLKSRC_MASK_TV , .val = 0x00000111, },
  105. { .reg = S5P_CLKSRC_MASK_LCD0 , .val = 0x00001111, },
  106. { .reg = S5P_CLKSRC_MASK_LCD1 , .val = 0x00001111, },
  107. { .reg = S5P_CLKSRC_MASK_MAUDIO , .val = 0x00000001, },
  108. { .reg = S5P_CLKSRC_MASK_FSYS , .val = 0x01011111, },
  109. { .reg = S5P_CLKSRC_MASK_PERIL0 , .val = 0x01111111, },
  110. { .reg = S5P_CLKSRC_MASK_PERIL1 , .val = 0x01110111, },
  111. { .reg = S5P_CLKSRC_MASK_DMC , .val = 0x00010000, },
  112. };
  113. static struct sleep_save exynos4_core_save[] = {
  114. /* CMU side */
  115. SAVE_ITEM(S5P_CLKDIV_LEFTBUS),
  116. SAVE_ITEM(S5P_CLKGATE_IP_LEFTBUS),
  117. SAVE_ITEM(S5P_CLKDIV_RIGHTBUS),
  118. SAVE_ITEM(S5P_CLKGATE_IP_RIGHTBUS),
  119. SAVE_ITEM(S5P_EPLL_CON0),
  120. SAVE_ITEM(S5P_EPLL_CON1),
  121. SAVE_ITEM(S5P_VPLL_CON0),
  122. SAVE_ITEM(S5P_VPLL_CON1),
  123. SAVE_ITEM(S5P_CLKSRC_TOP0),
  124. SAVE_ITEM(S5P_CLKSRC_TOP1),
  125. SAVE_ITEM(S5P_CLKSRC_CAM),
  126. SAVE_ITEM(S5P_CLKSRC_MFC),
  127. SAVE_ITEM(S5P_CLKSRC_IMAGE),
  128. SAVE_ITEM(S5P_CLKSRC_LCD0),
  129. SAVE_ITEM(S5P_CLKSRC_LCD1),
  130. SAVE_ITEM(S5P_CLKSRC_MAUDIO),
  131. SAVE_ITEM(S5P_CLKSRC_FSYS),
  132. SAVE_ITEM(S5P_CLKSRC_PERIL0),
  133. SAVE_ITEM(S5P_CLKSRC_PERIL1),
  134. SAVE_ITEM(S5P_CLKDIV_CAM),
  135. SAVE_ITEM(S5P_CLKDIV_TV),
  136. SAVE_ITEM(S5P_CLKDIV_MFC),
  137. SAVE_ITEM(S5P_CLKDIV_G3D),
  138. SAVE_ITEM(S5P_CLKDIV_IMAGE),
  139. SAVE_ITEM(S5P_CLKDIV_LCD0),
  140. SAVE_ITEM(S5P_CLKDIV_LCD1),
  141. SAVE_ITEM(S5P_CLKDIV_MAUDIO),
  142. SAVE_ITEM(S5P_CLKDIV_FSYS0),
  143. SAVE_ITEM(S5P_CLKDIV_FSYS1),
  144. SAVE_ITEM(S5P_CLKDIV_FSYS2),
  145. SAVE_ITEM(S5P_CLKDIV_FSYS3),
  146. SAVE_ITEM(S5P_CLKDIV_PERIL0),
  147. SAVE_ITEM(S5P_CLKDIV_PERIL1),
  148. SAVE_ITEM(S5P_CLKDIV_PERIL2),
  149. SAVE_ITEM(S5P_CLKDIV_PERIL3),
  150. SAVE_ITEM(S5P_CLKDIV_PERIL4),
  151. SAVE_ITEM(S5P_CLKDIV_PERIL5),
  152. SAVE_ITEM(S5P_CLKDIV_TOP),
  153. SAVE_ITEM(S5P_CLKSRC_MASK_CAM),
  154. SAVE_ITEM(S5P_CLKSRC_MASK_TV),
  155. SAVE_ITEM(S5P_CLKSRC_MASK_LCD0),
  156. SAVE_ITEM(S5P_CLKSRC_MASK_LCD1),
  157. SAVE_ITEM(S5P_CLKSRC_MASK_MAUDIO),
  158. SAVE_ITEM(S5P_CLKSRC_MASK_FSYS),
  159. SAVE_ITEM(S5P_CLKSRC_MASK_PERIL0),
  160. SAVE_ITEM(S5P_CLKSRC_MASK_PERIL1),
  161. SAVE_ITEM(S5P_CLKGATE_SCLKCAM),
  162. SAVE_ITEM(S5P_CLKGATE_IP_CAM),
  163. SAVE_ITEM(S5P_CLKGATE_IP_TV),
  164. SAVE_ITEM(S5P_CLKGATE_IP_MFC),
  165. SAVE_ITEM(S5P_CLKGATE_IP_G3D),
  166. SAVE_ITEM(S5P_CLKGATE_IP_IMAGE),
  167. SAVE_ITEM(S5P_CLKGATE_IP_LCD0),
  168. SAVE_ITEM(S5P_CLKGATE_IP_LCD1),
  169. SAVE_ITEM(S5P_CLKGATE_IP_FSYS),
  170. SAVE_ITEM(S5P_CLKGATE_IP_GPS),
  171. SAVE_ITEM(S5P_CLKGATE_IP_PERIL),
  172. SAVE_ITEM(S5P_CLKGATE_IP_PERIR),
  173. SAVE_ITEM(S5P_CLKGATE_BLOCK),
  174. SAVE_ITEM(S5P_CLKSRC_MASK_DMC),
  175. SAVE_ITEM(S5P_CLKSRC_DMC),
  176. SAVE_ITEM(S5P_CLKDIV_DMC0),
  177. SAVE_ITEM(S5P_CLKDIV_DMC1),
  178. SAVE_ITEM(S5P_CLKGATE_IP_DMC),
  179. SAVE_ITEM(S5P_CLKSRC_CPU),
  180. SAVE_ITEM(S5P_CLKDIV_CPU),
  181. SAVE_ITEM(S5P_CLKGATE_SCLKCPU),
  182. SAVE_ITEM(S5P_CLKGATE_IP_CPU),
  183. /* GIC side */
  184. SAVE_ITEM(S5P_VA_GIC_CPU + 0x000),
  185. SAVE_ITEM(S5P_VA_GIC_CPU + 0x004),
  186. SAVE_ITEM(S5P_VA_GIC_CPU + 0x008),
  187. SAVE_ITEM(S5P_VA_GIC_CPU + 0x00C),
  188. SAVE_ITEM(S5P_VA_GIC_CPU + 0x014),
  189. SAVE_ITEM(S5P_VA_GIC_CPU + 0x018),
  190. SAVE_ITEM(S5P_VA_GIC_DIST + 0x000),
  191. SAVE_ITEM(S5P_VA_GIC_DIST + 0x004),
  192. SAVE_ITEM(S5P_VA_GIC_DIST + 0x100),
  193. SAVE_ITEM(S5P_VA_GIC_DIST + 0x104),
  194. SAVE_ITEM(S5P_VA_GIC_DIST + 0x108),
  195. SAVE_ITEM(S5P_VA_GIC_DIST + 0x300),
  196. SAVE_ITEM(S5P_VA_GIC_DIST + 0x304),
  197. SAVE_ITEM(S5P_VA_GIC_DIST + 0x308),
  198. SAVE_ITEM(S5P_VA_GIC_DIST + 0x400),
  199. SAVE_ITEM(S5P_VA_GIC_DIST + 0x404),
  200. SAVE_ITEM(S5P_VA_GIC_DIST + 0x408),
  201. SAVE_ITEM(S5P_VA_GIC_DIST + 0x40C),
  202. SAVE_ITEM(S5P_VA_GIC_DIST + 0x410),
  203. SAVE_ITEM(S5P_VA_GIC_DIST + 0x414),
  204. SAVE_ITEM(S5P_VA_GIC_DIST + 0x418),
  205. SAVE_ITEM(S5P_VA_GIC_DIST + 0x41C),
  206. SAVE_ITEM(S5P_VA_GIC_DIST + 0x420),
  207. SAVE_ITEM(S5P_VA_GIC_DIST + 0x424),
  208. SAVE_ITEM(S5P_VA_GIC_DIST + 0x428),
  209. SAVE_ITEM(S5P_VA_GIC_DIST + 0x42C),
  210. SAVE_ITEM(S5P_VA_GIC_DIST + 0x430),
  211. SAVE_ITEM(S5P_VA_GIC_DIST + 0x434),
  212. SAVE_ITEM(S5P_VA_GIC_DIST + 0x438),
  213. SAVE_ITEM(S5P_VA_GIC_DIST + 0x43C),
  214. SAVE_ITEM(S5P_VA_GIC_DIST + 0x440),
  215. SAVE_ITEM(S5P_VA_GIC_DIST + 0x444),
  216. SAVE_ITEM(S5P_VA_GIC_DIST + 0x448),
  217. SAVE_ITEM(S5P_VA_GIC_DIST + 0x44C),
  218. SAVE_ITEM(S5P_VA_GIC_DIST + 0x450),
  219. SAVE_ITEM(S5P_VA_GIC_DIST + 0x454),
  220. SAVE_ITEM(S5P_VA_GIC_DIST + 0x458),
  221. SAVE_ITEM(S5P_VA_GIC_DIST + 0x45C),
  222. SAVE_ITEM(S5P_VA_GIC_DIST + 0x800),
  223. SAVE_ITEM(S5P_VA_GIC_DIST + 0x804),
  224. SAVE_ITEM(S5P_VA_GIC_DIST + 0x808),
  225. SAVE_ITEM(S5P_VA_GIC_DIST + 0x80C),
  226. SAVE_ITEM(S5P_VA_GIC_DIST + 0x810),
  227. SAVE_ITEM(S5P_VA_GIC_DIST + 0x814),
  228. SAVE_ITEM(S5P_VA_GIC_DIST + 0x818),
  229. SAVE_ITEM(S5P_VA_GIC_DIST + 0x81C),
  230. SAVE_ITEM(S5P_VA_GIC_DIST + 0x820),
  231. SAVE_ITEM(S5P_VA_GIC_DIST + 0x824),
  232. SAVE_ITEM(S5P_VA_GIC_DIST + 0x828),
  233. SAVE_ITEM(S5P_VA_GIC_DIST + 0x82C),
  234. SAVE_ITEM(S5P_VA_GIC_DIST + 0x830),
  235. SAVE_ITEM(S5P_VA_GIC_DIST + 0x834),
  236. SAVE_ITEM(S5P_VA_GIC_DIST + 0x838),
  237. SAVE_ITEM(S5P_VA_GIC_DIST + 0x83C),
  238. SAVE_ITEM(S5P_VA_GIC_DIST + 0x840),
  239. SAVE_ITEM(S5P_VA_GIC_DIST + 0x844),
  240. SAVE_ITEM(S5P_VA_GIC_DIST + 0x848),
  241. SAVE_ITEM(S5P_VA_GIC_DIST + 0x84C),
  242. SAVE_ITEM(S5P_VA_GIC_DIST + 0x850),
  243. SAVE_ITEM(S5P_VA_GIC_DIST + 0x854),
  244. SAVE_ITEM(S5P_VA_GIC_DIST + 0x858),
  245. SAVE_ITEM(S5P_VA_GIC_DIST + 0x85C),
  246. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC00),
  247. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC04),
  248. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC08),
  249. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC0C),
  250. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC10),
  251. SAVE_ITEM(S5P_VA_GIC_DIST + 0xC14),
  252. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x000),
  253. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x010),
  254. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x020),
  255. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x030),
  256. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x040),
  257. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x050),
  258. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x060),
  259. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x070),
  260. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x080),
  261. SAVE_ITEM(S5P_VA_COMBINER_BASE + 0x090),
  262. };
  263. static struct sleep_save exynos4_l2cc_save[] = {
  264. SAVE_ITEM(S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL),
  265. SAVE_ITEM(S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL),
  266. SAVE_ITEM(S5P_VA_L2CC + L2X0_PREFETCH_CTRL),
  267. SAVE_ITEM(S5P_VA_L2CC + L2X0_POWER_CTRL),
  268. SAVE_ITEM(S5P_VA_L2CC + L2X0_AUX_CTRL),
  269. };
  270. void exynos4_cpu_suspend(void)
  271. {
  272. unsigned long tmp;
  273. unsigned long mask = 0xFFFFFFFF;
  274. /* Setting Central Sequence Register for power down mode */
  275. tmp = __raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
  276. tmp &= ~(S5P_CENTRAL_LOWPWR_CFG);
  277. __raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
  278. /* Setting Central Sequence option Register */
  279. tmp = __raw_readl(S5P_CENTRAL_SEQ_OPTION);
  280. tmp &= ~(S5P_USE_MASK);
  281. tmp |= S5P_USE_STANDBY_WFI0;
  282. __raw_writel(tmp, S5P_CENTRAL_SEQ_OPTION);
  283. /* Clear all interrupt pending to avoid early wakeup */
  284. __raw_writel(mask, (S5P_VA_GIC_DIST + 0x280));
  285. __raw_writel(mask, (S5P_VA_GIC_DIST + 0x284));
  286. __raw_writel(mask, (S5P_VA_GIC_DIST + 0x288));
  287. /* Disable all interrupt */
  288. __raw_writel(0x0, (S5P_VA_GIC_CPU + 0x000));
  289. __raw_writel(0x0, (S5P_VA_GIC_DIST + 0x000));
  290. __raw_writel(mask, (S5P_VA_GIC_DIST + 0x184));
  291. __raw_writel(mask, (S5P_VA_GIC_DIST + 0x188));
  292. outer_flush_all();
  293. /* issue the standby signal into the pm unit. */
  294. cpu_do_idle();
  295. /* we should never get past here */
  296. panic("sleep resumed to originator?");
  297. }
  298. static void exynos4_pm_prepare(void)
  299. {
  300. u32 tmp;
  301. s3c_pm_do_save(exynos4_core_save, ARRAY_SIZE(exynos4_core_save));
  302. s3c_pm_do_save(exynos4_l2cc_save, ARRAY_SIZE(exynos4_l2cc_save));
  303. tmp = __raw_readl(S5P_INFORM1);
  304. /* Set value of power down register for sleep mode */
  305. s3c_pm_do_restore_core(exynos4_sleep, ARRAY_SIZE(exynos4_sleep));
  306. __raw_writel(S5P_CHECK_SLEEP, S5P_INFORM1);
  307. /* ensure at least INFORM0 has the resume address */
  308. __raw_writel(virt_to_phys(s3c_cpu_resume), S5P_INFORM0);
  309. /* Before enter central sequence mode, clock src register have to set */
  310. s3c_pm_do_restore_core(exynos4_set_clksrc, ARRAY_SIZE(exynos4_set_clksrc));
  311. }
  312. static int exynos4_pm_add(struct sys_device *sysdev)
  313. {
  314. pm_cpu_prep = exynos4_pm_prepare;
  315. pm_cpu_sleep = exynos4_cpu_suspend;
  316. return 0;
  317. }
  318. /* This function copy from linux/arch/arm/kernel/smp_scu.c */
  319. void exynos4_scu_enable(void __iomem *scu_base)
  320. {
  321. u32 scu_ctrl;
  322. scu_ctrl = __raw_readl(scu_base);
  323. /* already enabled? */
  324. if (scu_ctrl & 1)
  325. return;
  326. scu_ctrl |= 1;
  327. __raw_writel(scu_ctrl, scu_base);
  328. /*
  329. * Ensure that the data accessed by CPU0 before the SCU was
  330. * initialised is visible to the other CPUs.
  331. */
  332. flush_cache_all();
  333. }
  334. static int exynos4_pm_resume(struct sys_device *dev)
  335. {
  336. /* For release retention */
  337. __raw_writel((1 << 28), S5P_PAD_RET_MAUDIO_OPTION);
  338. __raw_writel((1 << 28), S5P_PAD_RET_GPIO_OPTION);
  339. __raw_writel((1 << 28), S5P_PAD_RET_UART_OPTION);
  340. __raw_writel((1 << 28), S5P_PAD_RET_MMCA_OPTION);
  341. __raw_writel((1 << 28), S5P_PAD_RET_MMCB_OPTION);
  342. __raw_writel((1 << 28), S5P_PAD_RET_EBIA_OPTION);
  343. __raw_writel((1 << 28), S5P_PAD_RET_EBIB_OPTION);
  344. s3c_pm_do_restore_core(exynos4_core_save, ARRAY_SIZE(exynos4_core_save));
  345. exynos4_scu_enable(S5P_VA_SCU);
  346. #ifdef CONFIG_CACHE_L2X0
  347. s3c_pm_do_restore_core(exynos4_l2cc_save, ARRAY_SIZE(exynos4_l2cc_save));
  348. outer_inv_all();
  349. /* enable L2X0*/
  350. writel_relaxed(1, S5P_VA_L2CC + L2X0_CTRL);
  351. #endif
  352. return 0;
  353. }
  354. static struct sysdev_driver exynos4_pm_driver = {
  355. .add = exynos4_pm_add,
  356. .resume = exynos4_pm_resume,
  357. };
  358. static __init int exynos4_pm_drvinit(void)
  359. {
  360. unsigned int tmp;
  361. s3c_pm_init();
  362. /* All wakeup disable */
  363. tmp = __raw_readl(S5P_WAKEUP_MASK);
  364. tmp |= ((0xFF << 8) | (0x1F << 1));
  365. __raw_writel(tmp, S5P_WAKEUP_MASK);
  366. return sysdev_driver_register(&exynos4_sysclass, &exynos4_pm_driver);
  367. }
  368. arch_initcall(exynos4_pm_drvinit);