platsmp.c 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /* linux/arch/arm/mach-exynos4/platsmp.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Cloned from linux/arch/arm/mach-vexpress/platsmp.c
  7. *
  8. * Copyright (C) 2002 ARM Ltd.
  9. * All Rights Reserved
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License version 2 as
  13. * published by the Free Software Foundation.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/errno.h>
  17. #include <linux/delay.h>
  18. #include <linux/device.h>
  19. #include <linux/jiffies.h>
  20. #include <linux/smp.h>
  21. #include <linux/io.h>
  22. #include <asm/cacheflush.h>
  23. #include <asm/smp_scu.h>
  24. #include <asm/unified.h>
  25. #include <mach/hardware.h>
  26. #include <mach/regs-clock.h>
  27. extern void exynos4_secondary_startup(void);
  28. /*
  29. * control for which core is the next to come out of the secondary
  30. * boot "holding pen"
  31. */
  32. volatile int __cpuinitdata pen_release = -1;
  33. /*
  34. * Write pen_release in a way that is guaranteed to be visible to all
  35. * observers, irrespective of whether they're taking part in coherency
  36. * or not. This is necessary for the hotplug code to work reliably.
  37. */
  38. static void write_pen_release(int val)
  39. {
  40. pen_release = val;
  41. smp_wmb();
  42. __cpuc_flush_dcache_area((void *)&pen_release, sizeof(pen_release));
  43. outer_clean_range(__pa(&pen_release), __pa(&pen_release + 1));
  44. }
  45. static void __iomem *scu_base_addr(void)
  46. {
  47. return (void __iomem *)(S5P_VA_SCU);
  48. }
  49. static DEFINE_SPINLOCK(boot_lock);
  50. void __cpuinit platform_secondary_init(unsigned int cpu)
  51. {
  52. /*
  53. * if any interrupts are already enabled for the primary
  54. * core (e.g. timer irq), then they will not have been enabled
  55. * for us: do so
  56. */
  57. gic_secondary_init(0);
  58. /*
  59. * let the primary processor know we're out of the
  60. * pen, then head off into the C entry point
  61. */
  62. write_pen_release(-1);
  63. /*
  64. * Synchronise with the boot thread.
  65. */
  66. spin_lock(&boot_lock);
  67. spin_unlock(&boot_lock);
  68. }
  69. int __cpuinit boot_secondary(unsigned int cpu, struct task_struct *idle)
  70. {
  71. unsigned long timeout;
  72. /*
  73. * Set synchronisation state between this boot processor
  74. * and the secondary one
  75. */
  76. spin_lock(&boot_lock);
  77. /*
  78. * The secondary processor is waiting to be released from
  79. * the holding pen - release it, then wait for it to flag
  80. * that it has been released by resetting pen_release.
  81. *
  82. * Note that "pen_release" is the hardware CPU ID, whereas
  83. * "cpu" is Linux's internal ID.
  84. */
  85. write_pen_release(cpu);
  86. /*
  87. * Send the secondary CPU a soft interrupt, thereby causing
  88. * the boot monitor to read the system wide flags register,
  89. * and branch to the address found there.
  90. */
  91. smp_cross_call(cpumask_of(cpu), 1);
  92. timeout = jiffies + (1 * HZ);
  93. while (time_before(jiffies, timeout)) {
  94. smp_rmb();
  95. if (pen_release == -1)
  96. break;
  97. udelay(10);
  98. }
  99. /*
  100. * now the secondary core is starting up let it run its
  101. * calibrations, then wait for it to finish
  102. */
  103. spin_unlock(&boot_lock);
  104. return pen_release != -1 ? -ENOSYS : 0;
  105. }
  106. /*
  107. * Initialise the CPU possible map early - this describes the CPUs
  108. * which may be present or become present in the system.
  109. */
  110. void __init smp_init_cpus(void)
  111. {
  112. void __iomem *scu_base = scu_base_addr();
  113. unsigned int i, ncores;
  114. ncores = scu_base ? scu_get_core_count(scu_base) : 1;
  115. /* sanity check */
  116. if (ncores > NR_CPUS) {
  117. printk(KERN_WARNING
  118. "EXYNOS4: no. of cores (%d) greater than configured "
  119. "maximum of %d - clipping\n",
  120. ncores, NR_CPUS);
  121. ncores = NR_CPUS;
  122. }
  123. for (i = 0; i < ncores; i++)
  124. set_cpu_possible(i, true);
  125. }
  126. void __init platform_smp_prepare_cpus(unsigned int max_cpus)
  127. {
  128. int i;
  129. /*
  130. * Initialise the present map, which describes the set of CPUs
  131. * actually populated at the present time.
  132. */
  133. for (i = 0; i < max_cpus; i++)
  134. set_cpu_present(i, true);
  135. scu_enable(scu_base_addr());
  136. /*
  137. * Write the address of secondary startup into the
  138. * system-wide flags register. The boot monitor waits
  139. * until it receives a soft interrupt, and then the
  140. * secondary CPU branches to this address.
  141. */
  142. __raw_writel(BSYM(virt_to_phys(exynos4_secondary_startup)), S5P_VA_SYSRAM);
  143. }