irq-combiner.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126
  1. /* linux/arch/arm/mach-exynos4/irq-combiner.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * Based on arch/arm/common/gic.c
  7. *
  8. * IRQ COMBINER support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/io.h>
  15. #include <asm/mach/irq.h>
  16. #define COMBINER_ENABLE_SET 0x0
  17. #define COMBINER_ENABLE_CLEAR 0x4
  18. #define COMBINER_INT_STATUS 0xC
  19. static DEFINE_SPINLOCK(irq_controller_lock);
  20. struct combiner_chip_data {
  21. unsigned int irq_offset;
  22. unsigned int irq_mask;
  23. void __iomem *base;
  24. };
  25. static struct combiner_chip_data combiner_data[MAX_COMBINER_NR];
  26. static inline void __iomem *combiner_base(struct irq_data *data)
  27. {
  28. struct combiner_chip_data *combiner_data =
  29. irq_data_get_irq_chip_data(data);
  30. return combiner_data->base;
  31. }
  32. static void combiner_mask_irq(struct irq_data *data)
  33. {
  34. u32 mask = 1 << (data->irq % 32);
  35. __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_CLEAR);
  36. }
  37. static void combiner_unmask_irq(struct irq_data *data)
  38. {
  39. u32 mask = 1 << (data->irq % 32);
  40. __raw_writel(mask, combiner_base(data) + COMBINER_ENABLE_SET);
  41. }
  42. static void combiner_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  43. {
  44. struct combiner_chip_data *chip_data = irq_get_handler_data(irq);
  45. struct irq_chip *chip = irq_get_chip(irq);
  46. unsigned int cascade_irq, combiner_irq;
  47. unsigned long status;
  48. /* primary controller ack'ing */
  49. chip->irq_ack(&desc->irq_data);
  50. spin_lock(&irq_controller_lock);
  51. status = __raw_readl(chip_data->base + COMBINER_INT_STATUS);
  52. spin_unlock(&irq_controller_lock);
  53. status &= chip_data->irq_mask;
  54. if (status == 0)
  55. goto out;
  56. combiner_irq = __ffs(status);
  57. cascade_irq = combiner_irq + (chip_data->irq_offset & ~31);
  58. if (unlikely(cascade_irq >= NR_IRQS))
  59. do_bad_IRQ(cascade_irq, desc);
  60. else
  61. generic_handle_irq(cascade_irq);
  62. out:
  63. /* primary controller unmasking */
  64. chip->irq_unmask(&desc->irq_data);
  65. }
  66. static struct irq_chip combiner_chip = {
  67. .name = "COMBINER",
  68. .irq_mask = combiner_mask_irq,
  69. .irq_unmask = combiner_unmask_irq,
  70. };
  71. void __init combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq)
  72. {
  73. if (combiner_nr >= MAX_COMBINER_NR)
  74. BUG();
  75. if (irq_set_handler_data(irq, &combiner_data[combiner_nr]) != 0)
  76. BUG();
  77. irq_set_chained_handler(irq, combiner_handle_cascade_irq);
  78. }
  79. void __init combiner_init(unsigned int combiner_nr, void __iomem *base,
  80. unsigned int irq_start)
  81. {
  82. unsigned int i;
  83. if (combiner_nr >= MAX_COMBINER_NR)
  84. BUG();
  85. combiner_data[combiner_nr].base = base;
  86. combiner_data[combiner_nr].irq_offset = irq_start;
  87. combiner_data[combiner_nr].irq_mask = 0xff << ((combiner_nr % 4) << 3);
  88. /* Disable all interrupts */
  89. __raw_writel(combiner_data[combiner_nr].irq_mask,
  90. base + COMBINER_ENABLE_CLEAR);
  91. /* Setup the Linux IRQ subsystem */
  92. for (i = irq_start; i < combiner_data[combiner_nr].irq_offset
  93. + MAX_IRQ_IN_COMBINER; i++) {
  94. irq_set_chip_and_handler(i, &combiner_chip, handle_level_irq);
  95. irq_set_chip_data(i, &combiner_data[combiner_nr]);
  96. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  97. }
  98. }