dev-sysmmu.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /* linux/arch/arm/mach-exynos4/dev-sysmmu.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4 - System MMU support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/dma-mapping.h>
  14. #include <mach/map.h>
  15. #include <mach/irqs.h>
  16. #include <mach/sysmmu.h>
  17. #include <plat/s5p-clock.h>
  18. /* These names must be equal to the clock names in mach-exynos4/clock.c */
  19. const char *sysmmu_ips_name[EXYNOS4_SYSMMU_TOTAL_IPNUM] = {
  20. "SYSMMU_MDMA" ,
  21. "SYSMMU_SSS" ,
  22. "SYSMMU_FIMC0" ,
  23. "SYSMMU_FIMC1" ,
  24. "SYSMMU_FIMC2" ,
  25. "SYSMMU_FIMC3" ,
  26. "SYSMMU_JPEG" ,
  27. "SYSMMU_FIMD0" ,
  28. "SYSMMU_FIMD1" ,
  29. "SYSMMU_PCIe" ,
  30. "SYSMMU_G2D" ,
  31. "SYSMMU_ROTATOR",
  32. "SYSMMU_MDMA2" ,
  33. "SYSMMU_TV" ,
  34. "SYSMMU_MFC_L" ,
  35. "SYSMMU_MFC_R" ,
  36. };
  37. static struct resource exynos4_sysmmu_resource[] = {
  38. [0] = {
  39. .start = EXYNOS4_PA_SYSMMU_MDMA,
  40. .end = EXYNOS4_PA_SYSMMU_MDMA + SZ_64K - 1,
  41. .flags = IORESOURCE_MEM,
  42. },
  43. [1] = {
  44. .start = IRQ_SYSMMU_MDMA0_0,
  45. .end = IRQ_SYSMMU_MDMA0_0,
  46. .flags = IORESOURCE_IRQ,
  47. },
  48. [2] = {
  49. .start = EXYNOS4_PA_SYSMMU_SSS,
  50. .end = EXYNOS4_PA_SYSMMU_SSS + SZ_64K - 1,
  51. .flags = IORESOURCE_MEM,
  52. },
  53. [3] = {
  54. .start = IRQ_SYSMMU_SSS_0,
  55. .end = IRQ_SYSMMU_SSS_0,
  56. .flags = IORESOURCE_IRQ,
  57. },
  58. [4] = {
  59. .start = EXYNOS4_PA_SYSMMU_FIMC0,
  60. .end = EXYNOS4_PA_SYSMMU_FIMC0 + SZ_64K - 1,
  61. .flags = IORESOURCE_MEM,
  62. },
  63. [5] = {
  64. .start = IRQ_SYSMMU_FIMC0_0,
  65. .end = IRQ_SYSMMU_FIMC0_0,
  66. .flags = IORESOURCE_IRQ,
  67. },
  68. [6] = {
  69. .start = EXYNOS4_PA_SYSMMU_FIMC1,
  70. .end = EXYNOS4_PA_SYSMMU_FIMC1 + SZ_64K - 1,
  71. .flags = IORESOURCE_MEM,
  72. },
  73. [7] = {
  74. .start = IRQ_SYSMMU_FIMC1_0,
  75. .end = IRQ_SYSMMU_FIMC1_0,
  76. .flags = IORESOURCE_IRQ,
  77. },
  78. [8] = {
  79. .start = EXYNOS4_PA_SYSMMU_FIMC2,
  80. .end = EXYNOS4_PA_SYSMMU_FIMC2 + SZ_64K - 1,
  81. .flags = IORESOURCE_MEM,
  82. },
  83. [9] = {
  84. .start = IRQ_SYSMMU_FIMC2_0,
  85. .end = IRQ_SYSMMU_FIMC2_0,
  86. .flags = IORESOURCE_IRQ,
  87. },
  88. [10] = {
  89. .start = EXYNOS4_PA_SYSMMU_FIMC3,
  90. .end = EXYNOS4_PA_SYSMMU_FIMC3 + SZ_64K - 1,
  91. .flags = IORESOURCE_MEM,
  92. },
  93. [11] = {
  94. .start = IRQ_SYSMMU_FIMC3_0,
  95. .end = IRQ_SYSMMU_FIMC3_0,
  96. .flags = IORESOURCE_IRQ,
  97. },
  98. [12] = {
  99. .start = EXYNOS4_PA_SYSMMU_JPEG,
  100. .end = EXYNOS4_PA_SYSMMU_JPEG + SZ_64K - 1,
  101. .flags = IORESOURCE_MEM,
  102. },
  103. [13] = {
  104. .start = IRQ_SYSMMU_JPEG_0,
  105. .end = IRQ_SYSMMU_JPEG_0,
  106. .flags = IORESOURCE_IRQ,
  107. },
  108. [14] = {
  109. .start = EXYNOS4_PA_SYSMMU_FIMD0,
  110. .end = EXYNOS4_PA_SYSMMU_FIMD0 + SZ_64K - 1,
  111. .flags = IORESOURCE_MEM,
  112. },
  113. [15] = {
  114. .start = IRQ_SYSMMU_LCD0_M0_0,
  115. .end = IRQ_SYSMMU_LCD0_M0_0,
  116. .flags = IORESOURCE_IRQ,
  117. },
  118. [16] = {
  119. .start = EXYNOS4_PA_SYSMMU_FIMD1,
  120. .end = EXYNOS4_PA_SYSMMU_FIMD1 + SZ_64K - 1,
  121. .flags = IORESOURCE_MEM,
  122. },
  123. [17] = {
  124. .start = IRQ_SYSMMU_LCD1_M1_0,
  125. .end = IRQ_SYSMMU_LCD1_M1_0,
  126. .flags = IORESOURCE_IRQ,
  127. },
  128. [18] = {
  129. .start = EXYNOS4_PA_SYSMMU_PCIe,
  130. .end = EXYNOS4_PA_SYSMMU_PCIe + SZ_64K - 1,
  131. .flags = IORESOURCE_MEM,
  132. },
  133. [19] = {
  134. .start = IRQ_SYSMMU_PCIE_0,
  135. .end = IRQ_SYSMMU_PCIE_0,
  136. .flags = IORESOURCE_IRQ,
  137. },
  138. [20] = {
  139. .start = EXYNOS4_PA_SYSMMU_G2D,
  140. .end = EXYNOS4_PA_SYSMMU_G2D + SZ_64K - 1,
  141. .flags = IORESOURCE_MEM,
  142. },
  143. [21] = {
  144. .start = IRQ_SYSMMU_2D_0,
  145. .end = IRQ_SYSMMU_2D_0,
  146. .flags = IORESOURCE_IRQ,
  147. },
  148. [22] = {
  149. .start = EXYNOS4_PA_SYSMMU_ROTATOR,
  150. .end = EXYNOS4_PA_SYSMMU_ROTATOR + SZ_64K - 1,
  151. .flags = IORESOURCE_MEM,
  152. },
  153. [23] = {
  154. .start = IRQ_SYSMMU_ROTATOR_0,
  155. .end = IRQ_SYSMMU_ROTATOR_0,
  156. .flags = IORESOURCE_IRQ,
  157. },
  158. [24] = {
  159. .start = EXYNOS4_PA_SYSMMU_MDMA2,
  160. .end = EXYNOS4_PA_SYSMMU_MDMA2 + SZ_64K - 1,
  161. .flags = IORESOURCE_MEM,
  162. },
  163. [25] = {
  164. .start = IRQ_SYSMMU_MDMA1_0,
  165. .end = IRQ_SYSMMU_MDMA1_0,
  166. .flags = IORESOURCE_IRQ,
  167. },
  168. [26] = {
  169. .start = EXYNOS4_PA_SYSMMU_TV,
  170. .end = EXYNOS4_PA_SYSMMU_TV + SZ_64K - 1,
  171. .flags = IORESOURCE_MEM,
  172. },
  173. [27] = {
  174. .start = IRQ_SYSMMU_TV_M0_0,
  175. .end = IRQ_SYSMMU_TV_M0_0,
  176. .flags = IORESOURCE_IRQ,
  177. },
  178. [28] = {
  179. .start = EXYNOS4_PA_SYSMMU_MFC_L,
  180. .end = EXYNOS4_PA_SYSMMU_MFC_L + SZ_64K - 1,
  181. .flags = IORESOURCE_MEM,
  182. },
  183. [29] = {
  184. .start = IRQ_SYSMMU_MFC_M0_0,
  185. .end = IRQ_SYSMMU_MFC_M0_0,
  186. .flags = IORESOURCE_IRQ,
  187. },
  188. [30] = {
  189. .start = EXYNOS4_PA_SYSMMU_MFC_R,
  190. .end = EXYNOS4_PA_SYSMMU_MFC_R + SZ_64K - 1,
  191. .flags = IORESOURCE_MEM,
  192. },
  193. [31] = {
  194. .start = IRQ_SYSMMU_MFC_M1_0,
  195. .end = IRQ_SYSMMU_MFC_M1_0,
  196. .flags = IORESOURCE_IRQ,
  197. },
  198. };
  199. struct platform_device exynos4_device_sysmmu = {
  200. .name = "s5p-sysmmu",
  201. .id = 32,
  202. .num_resources = ARRAY_SIZE(exynos4_sysmmu_resource),
  203. .resource = exynos4_sysmmu_resource,
  204. };
  205. EXPORT_SYMBOL(exynos4_device_sysmmu);
  206. static struct clk *sysmmu_clk[S5P_SYSMMU_TOTAL_IPNUM];
  207. void sysmmu_clk_init(struct device *dev, sysmmu_ips ips)
  208. {
  209. sysmmu_clk[ips] = clk_get(dev, sysmmu_ips_name[ips]);
  210. if (IS_ERR(sysmmu_clk[ips]))
  211. sysmmu_clk[ips] = NULL;
  212. else
  213. clk_put(sysmmu_clk[ips]);
  214. }
  215. void sysmmu_clk_enable(sysmmu_ips ips)
  216. {
  217. if (sysmmu_clk[ips])
  218. clk_enable(sysmmu_clk[ips]);
  219. }
  220. void sysmmu_clk_disable(sysmmu_ips ips)
  221. {
  222. if (sysmmu_clk[ips])
  223. clk_disable(sysmmu_clk[ips]);
  224. }