board-mityomapl138.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573
  1. /*
  2. * Critical Link MityOMAP-L138 SoM
  3. *
  4. * Copyright (C) 2010 Critical Link LLC - http://www.criticallink.com
  5. *
  6. * This file is licensed under the terms of the GNU General Public License
  7. * version 2. This program is licensed "as is" without any warranty of
  8. * any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/console.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/mtd/partitions.h>
  15. #include <linux/regulator/machine.h>
  16. #include <linux/i2c.h>
  17. #include <linux/i2c/at24.h>
  18. #include <linux/etherdevice.h>
  19. #include <linux/spi/spi.h>
  20. #include <linux/spi/flash.h>
  21. #include <asm/mach-types.h>
  22. #include <asm/mach/arch.h>
  23. #include <mach/common.h>
  24. #include <mach/cp_intc.h>
  25. #include <mach/da8xx.h>
  26. #include <mach/nand.h>
  27. #include <mach/mux.h>
  28. #include <mach/spi.h>
  29. #define MITYOMAPL138_PHY_ID "0:03"
  30. #define FACTORY_CONFIG_MAGIC 0x012C0138
  31. #define FACTORY_CONFIG_VERSION 0x00010001
  32. /* Data Held in On-Board I2C device */
  33. struct factory_config {
  34. u32 magic;
  35. u32 version;
  36. u8 mac[6];
  37. u32 fpga_type;
  38. u32 spare;
  39. u32 serialnumber;
  40. char partnum[32];
  41. };
  42. static struct factory_config factory_config;
  43. struct part_no_info {
  44. const char *part_no; /* part number string of interest */
  45. int max_freq; /* khz */
  46. };
  47. static struct part_no_info mityomapl138_pn_info[] = {
  48. {
  49. .part_no = "L138-C",
  50. .max_freq = 300000,
  51. },
  52. {
  53. .part_no = "L138-D",
  54. .max_freq = 375000,
  55. },
  56. {
  57. .part_no = "L138-F",
  58. .max_freq = 456000,
  59. },
  60. {
  61. .part_no = "1808-C",
  62. .max_freq = 300000,
  63. },
  64. {
  65. .part_no = "1808-D",
  66. .max_freq = 375000,
  67. },
  68. {
  69. .part_no = "1808-F",
  70. .max_freq = 456000,
  71. },
  72. {
  73. .part_no = "1810-D",
  74. .max_freq = 375000,
  75. },
  76. };
  77. #ifdef CONFIG_CPU_FREQ
  78. static void mityomapl138_cpufreq_init(const char *partnum)
  79. {
  80. int i, ret;
  81. for (i = 0; partnum && i < ARRAY_SIZE(mityomapl138_pn_info); i++) {
  82. /*
  83. * the part number has additional characters beyond what is
  84. * stored in the table. This information is not needed for
  85. * determining the speed grade, and would require several
  86. * more table entries. Only check the first N characters
  87. * for a match.
  88. */
  89. if (!strncmp(partnum, mityomapl138_pn_info[i].part_no,
  90. strlen(mityomapl138_pn_info[i].part_no))) {
  91. da850_max_speed = mityomapl138_pn_info[i].max_freq;
  92. break;
  93. }
  94. }
  95. ret = da850_register_cpufreq("pll0_sysclk3");
  96. if (ret)
  97. pr_warning("cpufreq registration failed: %d\n", ret);
  98. }
  99. #else
  100. static void mityomapl138_cpufreq_init(const char *partnum) { }
  101. #endif
  102. static void read_factory_config(struct memory_accessor *a, void *context)
  103. {
  104. int ret;
  105. const char *partnum = NULL;
  106. struct davinci_soc_info *soc_info = &davinci_soc_info;
  107. ret = a->read(a, (char *)&factory_config, 0, sizeof(factory_config));
  108. if (ret != sizeof(struct factory_config)) {
  109. pr_warning("MityOMAPL138: Read Factory Config Failed: %d\n",
  110. ret);
  111. goto bad_config;
  112. }
  113. if (factory_config.magic != FACTORY_CONFIG_MAGIC) {
  114. pr_warning("MityOMAPL138: Factory Config Magic Wrong (%X)\n",
  115. factory_config.magic);
  116. goto bad_config;
  117. }
  118. if (factory_config.version != FACTORY_CONFIG_VERSION) {
  119. pr_warning("MityOMAPL138: Factory Config Version Wrong (%X)\n",
  120. factory_config.version);
  121. goto bad_config;
  122. }
  123. pr_info("MityOMAPL138: Found MAC = %pM\n", factory_config.mac);
  124. if (is_valid_ether_addr(factory_config.mac))
  125. memcpy(soc_info->emac_pdata->mac_addr,
  126. factory_config.mac, ETH_ALEN);
  127. else
  128. pr_warning("MityOMAPL138: Invalid MAC found "
  129. "in factory config block\n");
  130. partnum = factory_config.partnum;
  131. pr_info("MityOMAPL138: Part Number = %s\n", partnum);
  132. bad_config:
  133. /* default maximum speed is valid for all platforms */
  134. mityomapl138_cpufreq_init(partnum);
  135. }
  136. static struct at24_platform_data mityomapl138_fd_chip = {
  137. .byte_len = 256,
  138. .page_size = 8,
  139. .flags = AT24_FLAG_READONLY | AT24_FLAG_IRUGO,
  140. .setup = read_factory_config,
  141. .context = NULL,
  142. };
  143. static struct davinci_i2c_platform_data mityomap_i2c_0_pdata = {
  144. .bus_freq = 100, /* kHz */
  145. .bus_delay = 0, /* usec */
  146. };
  147. /* TPS65023 voltage regulator support */
  148. /* 1.2V Core */
  149. static struct regulator_consumer_supply tps65023_dcdc1_consumers[] = {
  150. {
  151. .supply = "cvdd",
  152. },
  153. };
  154. /* 1.8V */
  155. static struct regulator_consumer_supply tps65023_dcdc2_consumers[] = {
  156. {
  157. .supply = "usb0_vdda18",
  158. },
  159. {
  160. .supply = "usb1_vdda18",
  161. },
  162. {
  163. .supply = "ddr_dvdd18",
  164. },
  165. {
  166. .supply = "sata_vddr",
  167. },
  168. };
  169. /* 1.2V */
  170. static struct regulator_consumer_supply tps65023_dcdc3_consumers[] = {
  171. {
  172. .supply = "sata_vdd",
  173. },
  174. {
  175. .supply = "usb_cvdd",
  176. },
  177. {
  178. .supply = "pll0_vdda",
  179. },
  180. {
  181. .supply = "pll1_vdda",
  182. },
  183. };
  184. /* 1.8V Aux LDO, not used */
  185. static struct regulator_consumer_supply tps65023_ldo1_consumers[] = {
  186. {
  187. .supply = "1.8v_aux",
  188. },
  189. };
  190. /* FPGA VCC Aux (2.5 or 3.3) LDO */
  191. static struct regulator_consumer_supply tps65023_ldo2_consumers[] = {
  192. {
  193. .supply = "vccaux",
  194. },
  195. };
  196. static struct regulator_init_data tps65023_regulator_data[] = {
  197. /* dcdc1 */
  198. {
  199. .constraints = {
  200. .min_uV = 1150000,
  201. .max_uV = 1350000,
  202. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  203. REGULATOR_CHANGE_STATUS,
  204. .boot_on = 1,
  205. },
  206. .num_consumer_supplies = ARRAY_SIZE(tps65023_dcdc1_consumers),
  207. .consumer_supplies = tps65023_dcdc1_consumers,
  208. },
  209. /* dcdc2 */
  210. {
  211. .constraints = {
  212. .min_uV = 1800000,
  213. .max_uV = 1800000,
  214. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  215. .boot_on = 1,
  216. },
  217. .num_consumer_supplies = ARRAY_SIZE(tps65023_dcdc2_consumers),
  218. .consumer_supplies = tps65023_dcdc2_consumers,
  219. },
  220. /* dcdc3 */
  221. {
  222. .constraints = {
  223. .min_uV = 1200000,
  224. .max_uV = 1200000,
  225. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  226. .boot_on = 1,
  227. },
  228. .num_consumer_supplies = ARRAY_SIZE(tps65023_dcdc3_consumers),
  229. .consumer_supplies = tps65023_dcdc3_consumers,
  230. },
  231. /* ldo1 */
  232. {
  233. .constraints = {
  234. .min_uV = 1800000,
  235. .max_uV = 1800000,
  236. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  237. .boot_on = 1,
  238. },
  239. .num_consumer_supplies = ARRAY_SIZE(tps65023_ldo1_consumers),
  240. .consumer_supplies = tps65023_ldo1_consumers,
  241. },
  242. /* ldo2 */
  243. {
  244. .constraints = {
  245. .min_uV = 2500000,
  246. .max_uV = 3300000,
  247. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  248. REGULATOR_CHANGE_STATUS,
  249. .boot_on = 1,
  250. },
  251. .num_consumer_supplies = ARRAY_SIZE(tps65023_ldo2_consumers),
  252. .consumer_supplies = tps65023_ldo2_consumers,
  253. },
  254. };
  255. static struct i2c_board_info __initdata mityomap_tps65023_info[] = {
  256. {
  257. I2C_BOARD_INFO("tps65023", 0x48),
  258. .platform_data = &tps65023_regulator_data[0],
  259. },
  260. {
  261. I2C_BOARD_INFO("24c02", 0x50),
  262. .platform_data = &mityomapl138_fd_chip,
  263. },
  264. };
  265. static int __init pmic_tps65023_init(void)
  266. {
  267. return i2c_register_board_info(1, mityomap_tps65023_info,
  268. ARRAY_SIZE(mityomap_tps65023_info));
  269. }
  270. /*
  271. * SPI Devices:
  272. * SPI1_CS0: 8M Flash ST-M25P64-VME6G
  273. */
  274. static struct mtd_partition spi_flash_partitions[] = {
  275. [0] = {
  276. .name = "ubl",
  277. .offset = 0,
  278. .size = SZ_64K,
  279. .mask_flags = MTD_WRITEABLE,
  280. },
  281. [1] = {
  282. .name = "u-boot",
  283. .offset = MTDPART_OFS_APPEND,
  284. .size = SZ_512K,
  285. .mask_flags = MTD_WRITEABLE,
  286. },
  287. [2] = {
  288. .name = "u-boot-env",
  289. .offset = MTDPART_OFS_APPEND,
  290. .size = SZ_64K,
  291. .mask_flags = MTD_WRITEABLE,
  292. },
  293. [3] = {
  294. .name = "periph-config",
  295. .offset = MTDPART_OFS_APPEND,
  296. .size = SZ_64K,
  297. .mask_flags = MTD_WRITEABLE,
  298. },
  299. [4] = {
  300. .name = "reserved",
  301. .offset = MTDPART_OFS_APPEND,
  302. .size = SZ_256K + SZ_64K,
  303. },
  304. [5] = {
  305. .name = "kernel",
  306. .offset = MTDPART_OFS_APPEND,
  307. .size = SZ_2M + SZ_1M,
  308. },
  309. [6] = {
  310. .name = "fpga",
  311. .offset = MTDPART_OFS_APPEND,
  312. .size = SZ_2M,
  313. },
  314. [7] = {
  315. .name = "spare",
  316. .offset = MTDPART_OFS_APPEND,
  317. .size = MTDPART_SIZ_FULL,
  318. },
  319. };
  320. static struct flash_platform_data mityomapl138_spi_flash_data = {
  321. .name = "m25p80",
  322. .parts = spi_flash_partitions,
  323. .nr_parts = ARRAY_SIZE(spi_flash_partitions),
  324. .type = "m24p64",
  325. };
  326. static struct davinci_spi_config spi_eprom_config = {
  327. .io_type = SPI_IO_TYPE_DMA,
  328. .c2tdelay = 8,
  329. .t2cdelay = 8,
  330. };
  331. static struct spi_board_info mityomapl138_spi_flash_info[] = {
  332. {
  333. .modalias = "m25p80",
  334. .platform_data = &mityomapl138_spi_flash_data,
  335. .controller_data = &spi_eprom_config,
  336. .mode = SPI_MODE_0,
  337. .max_speed_hz = 30000000,
  338. .bus_num = 1,
  339. .chip_select = 0,
  340. },
  341. };
  342. /*
  343. * MityDSP-L138 includes a 256 MByte large-page NAND flash
  344. * (128K blocks).
  345. */
  346. static struct mtd_partition mityomapl138_nandflash_partition[] = {
  347. {
  348. .name = "rootfs",
  349. .offset = 0,
  350. .size = SZ_128M,
  351. .mask_flags = 0, /* MTD_WRITEABLE, */
  352. },
  353. {
  354. .name = "homefs",
  355. .offset = MTDPART_OFS_APPEND,
  356. .size = MTDPART_SIZ_FULL,
  357. .mask_flags = 0,
  358. },
  359. };
  360. static struct davinci_nand_pdata mityomapl138_nandflash_data = {
  361. .parts = mityomapl138_nandflash_partition,
  362. .nr_parts = ARRAY_SIZE(mityomapl138_nandflash_partition),
  363. .ecc_mode = NAND_ECC_HW,
  364. .options = NAND_USE_FLASH_BBT | NAND_BUSWIDTH_16,
  365. .ecc_bits = 1, /* 4 bit mode is not supported with 16 bit NAND */
  366. };
  367. static struct resource mityomapl138_nandflash_resource[] = {
  368. {
  369. .start = DA8XX_AEMIF_CS3_BASE,
  370. .end = DA8XX_AEMIF_CS3_BASE + SZ_512K + 2 * SZ_1K - 1,
  371. .flags = IORESOURCE_MEM,
  372. },
  373. {
  374. .start = DA8XX_AEMIF_CTL_BASE,
  375. .end = DA8XX_AEMIF_CTL_BASE + SZ_32K - 1,
  376. .flags = IORESOURCE_MEM,
  377. },
  378. };
  379. static struct platform_device mityomapl138_nandflash_device = {
  380. .name = "davinci_nand",
  381. .id = 0,
  382. .dev = {
  383. .platform_data = &mityomapl138_nandflash_data,
  384. },
  385. .num_resources = ARRAY_SIZE(mityomapl138_nandflash_resource),
  386. .resource = mityomapl138_nandflash_resource,
  387. };
  388. static struct platform_device *mityomapl138_devices[] __initdata = {
  389. &mityomapl138_nandflash_device,
  390. };
  391. static void __init mityomapl138_setup_nand(void)
  392. {
  393. platform_add_devices(mityomapl138_devices,
  394. ARRAY_SIZE(mityomapl138_devices));
  395. }
  396. static struct davinci_uart_config mityomapl138_uart_config __initdata = {
  397. .enabled_uarts = 0x7,
  398. };
  399. static const short mityomap_mii_pins[] = {
  400. DA850_MII_TXEN, DA850_MII_TXCLK, DA850_MII_COL, DA850_MII_TXD_3,
  401. DA850_MII_TXD_2, DA850_MII_TXD_1, DA850_MII_TXD_0, DA850_MII_RXER,
  402. DA850_MII_CRS, DA850_MII_RXCLK, DA850_MII_RXDV, DA850_MII_RXD_3,
  403. DA850_MII_RXD_2, DA850_MII_RXD_1, DA850_MII_RXD_0, DA850_MDIO_CLK,
  404. DA850_MDIO_D,
  405. -1
  406. };
  407. static const short mityomap_rmii_pins[] = {
  408. DA850_RMII_TXD_0, DA850_RMII_TXD_1, DA850_RMII_TXEN,
  409. DA850_RMII_CRS_DV, DA850_RMII_RXD_0, DA850_RMII_RXD_1,
  410. DA850_RMII_RXER, DA850_RMII_MHZ_50_CLK, DA850_MDIO_CLK,
  411. DA850_MDIO_D,
  412. -1
  413. };
  414. static void __init mityomapl138_config_emac(void)
  415. {
  416. void __iomem *cfg_chip3_base;
  417. int ret;
  418. u32 val;
  419. struct davinci_soc_info *soc_info = &davinci_soc_info;
  420. soc_info->emac_pdata->rmii_en = 0; /* hardcoded for now */
  421. cfg_chip3_base = DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG);
  422. val = __raw_readl(cfg_chip3_base);
  423. if (soc_info->emac_pdata->rmii_en) {
  424. val |= BIT(8);
  425. ret = davinci_cfg_reg_list(mityomap_rmii_pins);
  426. pr_info("RMII PHY configured\n");
  427. } else {
  428. val &= ~BIT(8);
  429. ret = davinci_cfg_reg_list(mityomap_mii_pins);
  430. pr_info("MII PHY configured\n");
  431. }
  432. if (ret) {
  433. pr_warning("mii/rmii mux setup failed: %d\n", ret);
  434. return;
  435. }
  436. /* configure the CFGCHIP3 register for RMII or MII */
  437. __raw_writel(val, cfg_chip3_base);
  438. soc_info->emac_pdata->phy_id = MITYOMAPL138_PHY_ID;
  439. ret = da8xx_register_emac();
  440. if (ret)
  441. pr_warning("emac registration failed: %d\n", ret);
  442. }
  443. static struct davinci_pm_config da850_pm_pdata = {
  444. .sleepcount = 128,
  445. };
  446. static struct platform_device da850_pm_device = {
  447. .name = "pm-davinci",
  448. .dev = {
  449. .platform_data = &da850_pm_pdata,
  450. },
  451. .id = -1,
  452. };
  453. static void __init mityomapl138_init(void)
  454. {
  455. int ret;
  456. /* for now, no special EDMA channels are reserved */
  457. ret = da850_register_edma(NULL);
  458. if (ret)
  459. pr_warning("edma registration failed: %d\n", ret);
  460. ret = da8xx_register_watchdog();
  461. if (ret)
  462. pr_warning("watchdog registration failed: %d\n", ret);
  463. davinci_serial_init(&mityomapl138_uart_config);
  464. ret = da8xx_register_i2c(0, &mityomap_i2c_0_pdata);
  465. if (ret)
  466. pr_warning("i2c0 registration failed: %d\n", ret);
  467. ret = pmic_tps65023_init();
  468. if (ret)
  469. pr_warning("TPS65023 PMIC init failed: %d\n", ret);
  470. mityomapl138_setup_nand();
  471. ret = da8xx_register_spi(1, mityomapl138_spi_flash_info,
  472. ARRAY_SIZE(mityomapl138_spi_flash_info));
  473. if (ret)
  474. pr_warning("spi 1 registration failed: %d\n", ret);
  475. mityomapl138_config_emac();
  476. ret = da8xx_register_rtc();
  477. if (ret)
  478. pr_warning("rtc setup failed: %d\n", ret);
  479. ret = da8xx_register_cpuidle();
  480. if (ret)
  481. pr_warning("cpuidle registration failed: %d\n", ret);
  482. ret = da850_register_pm(&da850_pm_device);
  483. if (ret)
  484. pr_warning("da850_evm_init: suspend registration failed: %d\n",
  485. ret);
  486. }
  487. #ifdef CONFIG_SERIAL_8250_CONSOLE
  488. static int __init mityomapl138_console_init(void)
  489. {
  490. if (!machine_is_mityomapl138())
  491. return 0;
  492. return add_preferred_console("ttyS", 1, "115200");
  493. }
  494. console_initcall(mityomapl138_console_init);
  495. #endif
  496. static void __init mityomapl138_map_io(void)
  497. {
  498. da850_init();
  499. }
  500. MACHINE_START(MITYOMAPL138, "MityDSP-L138/MityARM-1808")
  501. .boot_params = (DA8XX_DDR_BASE + 0x100),
  502. .map_io = mityomapl138_map_io,
  503. .init_irq = cp_intc_init,
  504. .timer = &davinci_timer,
  505. .init_machine = mityomapl138_init,
  506. MACHINE_END