head.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589
  1. /*
  2. * linux/arch/arm/kernel/head.S
  3. *
  4. * Copyright (C) 1994-2002 Russell King
  5. * Copyright (c) 2003 ARM Limited
  6. * All Rights Reserved
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Kernel startup code for all 32-bit CPUs
  13. */
  14. #include <linux/linkage.h>
  15. #include <linux/init.h>
  16. #include <asm/assembler.h>
  17. #include <asm/domain.h>
  18. #include <asm/ptrace.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/memory.h>
  21. #include <asm/thread_info.h>
  22. #include <asm/system.h>
  23. #ifdef CONFIG_DEBUG_LL
  24. #include <mach/debug-macro.S>
  25. #endif
  26. /*
  27. * swapper_pg_dir is the virtual address of the initial page table.
  28. * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
  29. * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
  30. * the least significant 16 bits to be 0x8000, but we could probably
  31. * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
  32. */
  33. #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
  34. #if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
  35. #error KERNEL_RAM_VADDR must start at 0xXXXX8000
  36. #endif
  37. .globl swapper_pg_dir
  38. .equ swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
  39. .macro pgtbl, rd, phys
  40. add \rd, \phys, #TEXT_OFFSET - 0x4000
  41. .endm
  42. #ifdef CONFIG_XIP_KERNEL
  43. #define KERNEL_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
  44. #define KERNEL_END _edata_loc
  45. #else
  46. #define KERNEL_START KERNEL_RAM_VADDR
  47. #define KERNEL_END _end
  48. #endif
  49. /*
  50. * Kernel startup entry point.
  51. * ---------------------------
  52. *
  53. * This is normally called from the decompressor code. The requirements
  54. * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
  55. * r1 = machine nr, r2 = atags pointer.
  56. *
  57. * This code is mostly position independent, so if you link the kernel at
  58. * 0xc0008000, you call this at __pa(0xc0008000).
  59. *
  60. * See linux/arch/arm/tools/mach-types for the complete list of machine
  61. * numbers for r1.
  62. *
  63. * We're trying to keep crap to a minimum; DO NOT add any machine specific
  64. * crap here - that's what the boot loader (or in extreme, well justified
  65. * circumstances, zImage) is for.
  66. */
  67. __HEAD
  68. ENTRY(stext)
  69. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
  70. @ and irqs disabled
  71. mrc p15, 0, r9, c0, c0 @ get processor id
  72. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  73. movs r10, r5 @ invalid processor (r5=0)?
  74. THUMB( it eq ) @ force fixup-able long branch encoding
  75. beq __error_p @ yes, error 'p'
  76. #ifndef CONFIG_XIP_KERNEL
  77. adr r3, 2f
  78. ldmia r3, {r4, r8}
  79. sub r4, r3, r4 @ (PHYS_OFFSET - PAGE_OFFSET)
  80. add r8, r8, r4 @ PHYS_OFFSET
  81. #else
  82. ldr r8, =PLAT_PHYS_OFFSET
  83. #endif
  84. /*
  85. * r1 = machine no, r2 = atags,
  86. * r8 = phys_offset, r9 = cpuid, r10 = procinfo
  87. */
  88. bl __vet_atags
  89. #ifdef CONFIG_SMP_ON_UP
  90. bl __fixup_smp
  91. #endif
  92. #ifdef CONFIG_ARM_PATCH_PHYS_VIRT
  93. bl __fixup_pv_table
  94. #endif
  95. bl __create_page_tables
  96. /*
  97. * The following calls CPU specific code in a position independent
  98. * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
  99. * xxx_proc_info structure selected by __lookup_processor_type
  100. * above. On return, the CPU will be ready for the MMU to be
  101. * turned on, and r0 will hold the CPU control register value.
  102. */
  103. ldr r13, =__mmap_switched @ address to jump to after
  104. @ mmu has been enabled
  105. adr lr, BSYM(1f) @ return (PIC) address
  106. ARM( add pc, r10, #PROCINFO_INITFUNC )
  107. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  108. THUMB( mov pc, r12 )
  109. 1: b __enable_mmu
  110. ENDPROC(stext)
  111. .ltorg
  112. #ifndef CONFIG_XIP_KERNEL
  113. 2: .long .
  114. .long PAGE_OFFSET
  115. #endif
  116. /*
  117. * Setup the initial page tables. We only setup the barest
  118. * amount which are required to get the kernel running, which
  119. * generally means mapping in the kernel code.
  120. *
  121. * r8 = phys_offset, r9 = cpuid, r10 = procinfo
  122. *
  123. * Returns:
  124. * r0, r3, r5-r7 corrupted
  125. * r4 = physical page table address
  126. */
  127. __create_page_tables:
  128. pgtbl r4, r8 @ page table address
  129. /*
  130. * Clear the 16K level 1 swapper page table
  131. */
  132. mov r0, r4
  133. mov r3, #0
  134. add r6, r0, #0x4000
  135. 1: str r3, [r0], #4
  136. str r3, [r0], #4
  137. str r3, [r0], #4
  138. str r3, [r0], #4
  139. teq r0, r6
  140. bne 1b
  141. ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
  142. /*
  143. * Create identity mapping to cater for __enable_mmu.
  144. * This identity mapping will be removed by paging_init().
  145. */
  146. adr r0, __enable_mmu_loc
  147. ldmia r0, {r3, r5, r6}
  148. sub r0, r0, r3 @ virt->phys offset
  149. add r5, r5, r0 @ phys __enable_mmu
  150. add r6, r6, r0 @ phys __enable_mmu_end
  151. mov r5, r5, lsr #20
  152. mov r6, r6, lsr #20
  153. 1: orr r3, r7, r5, lsl #20 @ flags + kernel base
  154. str r3, [r4, r5, lsl #2] @ identity mapping
  155. teq r5, r6
  156. addne r5, r5, #1 @ next section
  157. bne 1b
  158. /*
  159. * Now setup the pagetables for our kernel direct
  160. * mapped region.
  161. */
  162. mov r3, pc
  163. mov r3, r3, lsr #20
  164. orr r3, r7, r3, lsl #20
  165. add r0, r4, #(KERNEL_START & 0xff000000) >> 18
  166. str r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
  167. ldr r6, =(KERNEL_END - 1)
  168. add r0, r0, #4
  169. add r6, r4, r6, lsr #18
  170. 1: cmp r0, r6
  171. add r3, r3, #1 << 20
  172. strls r3, [r0], #4
  173. bls 1b
  174. #ifdef CONFIG_XIP_KERNEL
  175. /*
  176. * Map some ram to cover our .data and .bss areas.
  177. */
  178. add r3, r8, #TEXT_OFFSET
  179. orr r3, r3, r7
  180. add r0, r4, #(KERNEL_RAM_VADDR & 0xff000000) >> 18
  181. str r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
  182. ldr r6, =(_end - 1)
  183. add r0, r0, #4
  184. add r6, r4, r6, lsr #18
  185. 1: cmp r0, r6
  186. add r3, r3, #1 << 20
  187. strls r3, [r0], #4
  188. bls 1b
  189. #endif
  190. /*
  191. * Then map boot params address in r2 or
  192. * the first 1MB of ram if boot params address is not specified.
  193. */
  194. mov r0, r2, lsr #20
  195. movs r0, r0, lsl #20
  196. moveq r0, r8
  197. sub r3, r0, r8
  198. add r3, r3, #PAGE_OFFSET
  199. add r3, r4, r3, lsr #18
  200. orr r6, r7, r0
  201. str r6, [r3]
  202. #ifdef CONFIG_DEBUG_LL
  203. #ifndef CONFIG_DEBUG_ICEDCC
  204. /*
  205. * Map in IO space for serial debugging.
  206. * This allows debug messages to be output
  207. * via a serial console before paging_init.
  208. */
  209. addruart r7, r3
  210. mov r3, r3, lsr #20
  211. mov r3, r3, lsl #2
  212. add r0, r4, r3
  213. rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
  214. cmp r3, #0x0800 @ limit to 512MB
  215. movhi r3, #0x0800
  216. add r6, r0, r3
  217. mov r3, r7, lsr #20
  218. ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
  219. orr r3, r7, r3, lsl #20
  220. 1: str r3, [r0], #4
  221. add r3, r3, #1 << 20
  222. teq r0, r6
  223. bne 1b
  224. #else /* CONFIG_DEBUG_ICEDCC */
  225. /* we don't need any serial debugging mappings for ICEDCC */
  226. ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
  227. #endif /* !CONFIG_DEBUG_ICEDCC */
  228. #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
  229. /*
  230. * If we're using the NetWinder or CATS, we also need to map
  231. * in the 16550-type serial port for the debug messages
  232. */
  233. add r0, r4, #0xff000000 >> 18
  234. orr r3, r7, #0x7c000000
  235. str r3, [r0]
  236. #endif
  237. #ifdef CONFIG_ARCH_RPC
  238. /*
  239. * Map in screen at 0x02000000 & SCREEN2_BASE
  240. * Similar reasons here - for debug. This is
  241. * only for Acorn RiscPC architectures.
  242. */
  243. add r0, r4, #0x02000000 >> 18
  244. orr r3, r7, #0x02000000
  245. str r3, [r0]
  246. add r0, r4, #0xd8000000 >> 18
  247. str r3, [r0]
  248. #endif
  249. #endif
  250. mov pc, lr
  251. ENDPROC(__create_page_tables)
  252. .ltorg
  253. .align
  254. __enable_mmu_loc:
  255. .long .
  256. .long __enable_mmu
  257. .long __enable_mmu_end
  258. #if defined(CONFIG_SMP)
  259. __CPUINIT
  260. ENTRY(secondary_startup)
  261. /*
  262. * Common entry point for secondary CPUs.
  263. *
  264. * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
  265. * the processor type - there is no need to check the machine type
  266. * as it has already been validated by the primary processor.
  267. */
  268. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
  269. mrc p15, 0, r9, c0, c0 @ get processor id
  270. bl __lookup_processor_type
  271. movs r10, r5 @ invalid processor?
  272. moveq r0, #'p' @ yes, error 'p'
  273. THUMB( it eq ) @ force fixup-able long branch encoding
  274. beq __error_p
  275. /*
  276. * Use the page tables supplied from __cpu_up.
  277. */
  278. adr r4, __secondary_data
  279. ldmia r4, {r5, r7, r12} @ address to jump to after
  280. sub r4, r4, r5 @ mmu has been enabled
  281. ldr r4, [r7, r4] @ get secondary_data.pgdir
  282. adr lr, BSYM(__enable_mmu) @ return address
  283. mov r13, r12 @ __secondary_switched address
  284. ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor
  285. @ (return control reg)
  286. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  287. THUMB( mov pc, r12 )
  288. ENDPROC(secondary_startup)
  289. /*
  290. * r6 = &secondary_data
  291. */
  292. ENTRY(__secondary_switched)
  293. ldr sp, [r7, #4] @ get secondary_data.stack
  294. mov fp, #0
  295. b secondary_start_kernel
  296. ENDPROC(__secondary_switched)
  297. .align
  298. .type __secondary_data, %object
  299. __secondary_data:
  300. .long .
  301. .long secondary_data
  302. .long __secondary_switched
  303. #endif /* defined(CONFIG_SMP) */
  304. /*
  305. * Setup common bits before finally enabling the MMU. Essentially
  306. * this is just loading the page table pointer and domain access
  307. * registers.
  308. *
  309. * r0 = cp#15 control register
  310. * r1 = machine ID
  311. * r2 = atags pointer
  312. * r4 = page table pointer
  313. * r9 = processor ID
  314. * r13 = *virtual* address to jump to upon completion
  315. */
  316. __enable_mmu:
  317. #ifdef CONFIG_ALIGNMENT_TRAP
  318. orr r0, r0, #CR_A
  319. #else
  320. bic r0, r0, #CR_A
  321. #endif
  322. #ifdef CONFIG_CPU_DCACHE_DISABLE
  323. bic r0, r0, #CR_C
  324. #endif
  325. #ifdef CONFIG_CPU_BPREDICT_DISABLE
  326. bic r0, r0, #CR_Z
  327. #endif
  328. #ifdef CONFIG_CPU_ICACHE_DISABLE
  329. bic r0, r0, #CR_I
  330. #endif
  331. mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
  332. domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
  333. domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
  334. domain_val(DOMAIN_IO, DOMAIN_CLIENT))
  335. mcr p15, 0, r5, c3, c0, 0 @ load domain access register
  336. mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
  337. b __turn_mmu_on
  338. ENDPROC(__enable_mmu)
  339. /*
  340. * Enable the MMU. This completely changes the structure of the visible
  341. * memory space. You will not be able to trace execution through this.
  342. * If you have an enquiry about this, *please* check the linux-arm-kernel
  343. * mailing list archives BEFORE sending another post to the list.
  344. *
  345. * r0 = cp#15 control register
  346. * r1 = machine ID
  347. * r2 = atags pointer
  348. * r9 = processor ID
  349. * r13 = *virtual* address to jump to upon completion
  350. *
  351. * other registers depend on the function called upon completion
  352. */
  353. .align 5
  354. __turn_mmu_on:
  355. mov r0, r0
  356. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  357. mrc p15, 0, r3, c0, c0, 0 @ read id reg
  358. mov r3, r3
  359. mov r3, r13
  360. mov pc, r3
  361. __enable_mmu_end:
  362. ENDPROC(__turn_mmu_on)
  363. #ifdef CONFIG_SMP_ON_UP
  364. __INIT
  365. __fixup_smp:
  366. and r3, r9, #0x000f0000 @ architecture version
  367. teq r3, #0x000f0000 @ CPU ID supported?
  368. bne __fixup_smp_on_up @ no, assume UP
  369. bic r3, r9, #0x00ff0000
  370. bic r3, r3, #0x0000000f @ mask 0xff00fff0
  371. mov r4, #0x41000000
  372. orr r4, r4, #0x0000b000
  373. orr r4, r4, #0x00000020 @ val 0x4100b020
  374. teq r3, r4 @ ARM 11MPCore?
  375. moveq pc, lr @ yes, assume SMP
  376. mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
  377. and r0, r0, #0xc0000000 @ multiprocessing extensions and
  378. teq r0, #0x80000000 @ not part of a uniprocessor system?
  379. moveq pc, lr @ yes, assume SMP
  380. __fixup_smp_on_up:
  381. adr r0, 1f
  382. ldmia r0, {r3 - r5}
  383. sub r3, r0, r3
  384. add r4, r4, r3
  385. add r5, r5, r3
  386. b __do_fixup_smp_on_up
  387. ENDPROC(__fixup_smp)
  388. .align
  389. 1: .word .
  390. .word __smpalt_begin
  391. .word __smpalt_end
  392. .pushsection .data
  393. .globl smp_on_up
  394. smp_on_up:
  395. ALT_SMP(.long 1)
  396. ALT_UP(.long 0)
  397. .popsection
  398. #endif
  399. .text
  400. __do_fixup_smp_on_up:
  401. cmp r4, r5
  402. movhs pc, lr
  403. ldmia r4!, {r0, r6}
  404. ARM( str r6, [r0, r3] )
  405. THUMB( add r0, r0, r3 )
  406. #ifdef __ARMEB__
  407. THUMB( mov r6, r6, ror #16 ) @ Convert word order for big-endian.
  408. #endif
  409. THUMB( strh r6, [r0], #2 ) @ For Thumb-2, store as two halfwords
  410. THUMB( mov r6, r6, lsr #16 ) @ to be robust against misaligned r3.
  411. THUMB( strh r6, [r0] )
  412. b __do_fixup_smp_on_up
  413. ENDPROC(__do_fixup_smp_on_up)
  414. ENTRY(fixup_smp)
  415. stmfd sp!, {r4 - r6, lr}
  416. mov r4, r0
  417. add r5, r0, r1
  418. mov r3, #0
  419. bl __do_fixup_smp_on_up
  420. ldmfd sp!, {r4 - r6, pc}
  421. ENDPROC(fixup_smp)
  422. #ifdef CONFIG_ARM_PATCH_PHYS_VIRT
  423. /* __fixup_pv_table - patch the stub instructions with the delta between
  424. * PHYS_OFFSET and PAGE_OFFSET, which is assumed to be 16MiB aligned and
  425. * can be expressed by an immediate shifter operand. The stub instruction
  426. * has a form of '(add|sub) rd, rn, #imm'.
  427. */
  428. __HEAD
  429. __fixup_pv_table:
  430. adr r0, 1f
  431. ldmia r0, {r3-r5, r7}
  432. sub r3, r0, r3 @ PHYS_OFFSET - PAGE_OFFSET
  433. add r4, r4, r3 @ adjust table start address
  434. add r5, r5, r3 @ adjust table end address
  435. add r7, r7, r3 @ adjust __pv_phys_offset address
  436. str r8, [r7] @ save computed PHYS_OFFSET to __pv_phys_offset
  437. #ifndef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
  438. mov r6, r3, lsr #24 @ constant for add/sub instructions
  439. teq r3, r6, lsl #24 @ must be 16MiB aligned
  440. #else
  441. mov r6, r3, lsr #16 @ constant for add/sub instructions
  442. teq r3, r6, lsl #16 @ must be 64kiB aligned
  443. #endif
  444. THUMB( it ne @ cross section branch )
  445. bne __error
  446. str r6, [r7, #4] @ save to __pv_offset
  447. b __fixup_a_pv_table
  448. ENDPROC(__fixup_pv_table)
  449. .align
  450. 1: .long .
  451. .long __pv_table_begin
  452. .long __pv_table_end
  453. 2: .long __pv_phys_offset
  454. .text
  455. __fixup_a_pv_table:
  456. #ifdef CONFIG_THUMB2_KERNEL
  457. #ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
  458. lsls r0, r6, #24
  459. lsr r6, #8
  460. beq 1f
  461. clz r7, r0
  462. lsr r0, #24
  463. lsl r0, r7
  464. bic r0, 0x0080
  465. lsrs r7, #1
  466. orrcs r0, #0x0080
  467. orr r0, r0, r7, lsl #12
  468. #endif
  469. 1: lsls r6, #24
  470. beq 4f
  471. clz r7, r6
  472. lsr r6, #24
  473. lsl r6, r7
  474. bic r6, #0x0080
  475. lsrs r7, #1
  476. orrcs r6, #0x0080
  477. orr r6, r6, r7, lsl #12
  478. orr r6, #0x4000
  479. b 4f
  480. 2: @ at this point the C flag is always clear
  481. add r7, r3
  482. #ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
  483. ldrh ip, [r7]
  484. tst ip, 0x0400 @ the i bit tells us LS or MS byte
  485. beq 3f
  486. cmp r0, #0 @ set C flag, and ...
  487. biceq ip, 0x0400 @ immediate zero value has a special encoding
  488. streqh ip, [r7] @ that requires the i bit cleared
  489. #endif
  490. 3: ldrh ip, [r7, #2]
  491. and ip, 0x8f00
  492. orrcc ip, r6 @ mask in offset bits 31-24
  493. orrcs ip, r0 @ mask in offset bits 23-16
  494. strh ip, [r7, #2]
  495. 4: cmp r4, r5
  496. ldrcc r7, [r4], #4 @ use branch for delay slot
  497. bcc 2b
  498. bx lr
  499. #else
  500. #ifdef CONFIG_ARM_PATCH_PHYS_VIRT_16BIT
  501. and r0, r6, #255 @ offset bits 23-16
  502. mov r6, r6, lsr #8 @ offset bits 31-24
  503. #else
  504. mov r0, #0 @ just in case...
  505. #endif
  506. b 3f
  507. 2: ldr ip, [r7, r3]
  508. bic ip, ip, #0x000000ff
  509. tst ip, #0x400 @ rotate shift tells us LS or MS byte
  510. orrne ip, ip, r6 @ mask in offset bits 31-24
  511. orreq ip, ip, r0 @ mask in offset bits 23-16
  512. str ip, [r7, r3]
  513. 3: cmp r4, r5
  514. ldrcc r7, [r4], #4 @ use branch for delay slot
  515. bcc 2b
  516. mov pc, lr
  517. #endif
  518. ENDPROC(__fixup_a_pv_table)
  519. ENTRY(fixup_pv_table)
  520. stmfd sp!, {r4 - r7, lr}
  521. ldr r2, 2f @ get address of __pv_phys_offset
  522. mov r3, #0 @ no offset
  523. mov r4, r0 @ r0 = table start
  524. add r5, r0, r1 @ r1 = table size
  525. ldr r6, [r2, #4] @ get __pv_offset
  526. bl __fixup_a_pv_table
  527. ldmfd sp!, {r4 - r7, pc}
  528. ENDPROC(fixup_pv_table)
  529. .align
  530. 2: .long __pv_phys_offset
  531. .data
  532. .globl __pv_phys_offset
  533. .type __pv_phys_offset, %object
  534. __pv_phys_offset:
  535. .long 0
  536. .size __pv_phys_offset, . - __pv_phys_offset
  537. __pv_offset:
  538. .long 0
  539. #endif
  540. #include "head-common.S"