gic.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * linux/arch/arm/common/gic.c
  3. *
  4. * Copyright (C) 2002 ARM Limited, All Rights Reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Interrupt architecture for the GIC:
  11. *
  12. * o There is one Interrupt Distributor, which receives interrupts
  13. * from system devices and sends them to the Interrupt Controllers.
  14. *
  15. * o There is one CPU Interface per CPU, which sends interrupts sent
  16. * by the Distributor, and interrupts generated locally, to the
  17. * associated CPU. The base address of the CPU interface is usually
  18. * aliased so that the same address points to different chips depending
  19. * on the CPU it is accessed from.
  20. *
  21. * Note that IRQs 0-31 are special - they are local to each CPU.
  22. * As such, the enable set/clear, pending set/clear and active bit
  23. * registers are banked per-cpu for these sources.
  24. */
  25. #include <linux/init.h>
  26. #include <linux/kernel.h>
  27. #include <linux/list.h>
  28. #include <linux/smp.h>
  29. #include <linux/cpumask.h>
  30. #include <linux/io.h>
  31. #include <asm/irq.h>
  32. #include <asm/mach/irq.h>
  33. #include <asm/hardware/gic.h>
  34. static DEFINE_SPINLOCK(irq_controller_lock);
  35. /* Address of GIC 0 CPU interface */
  36. void __iomem *gic_cpu_base_addr __read_mostly;
  37. struct gic_chip_data {
  38. unsigned int irq_offset;
  39. void __iomem *dist_base;
  40. void __iomem *cpu_base;
  41. };
  42. /*
  43. * Supported arch specific GIC irq extension.
  44. * Default make them NULL.
  45. */
  46. struct irq_chip gic_arch_extn = {
  47. .irq_ack = NULL,
  48. .irq_mask = NULL,
  49. .irq_unmask = NULL,
  50. .irq_retrigger = NULL,
  51. .irq_set_type = NULL,
  52. .irq_set_wake = NULL,
  53. };
  54. #ifndef MAX_GIC_NR
  55. #define MAX_GIC_NR 1
  56. #endif
  57. static struct gic_chip_data gic_data[MAX_GIC_NR] __read_mostly;
  58. static inline void __iomem *gic_dist_base(struct irq_data *d)
  59. {
  60. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  61. return gic_data->dist_base;
  62. }
  63. static inline void __iomem *gic_cpu_base(struct irq_data *d)
  64. {
  65. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  66. return gic_data->cpu_base;
  67. }
  68. static inline unsigned int gic_irq(struct irq_data *d)
  69. {
  70. struct gic_chip_data *gic_data = irq_data_get_irq_chip_data(d);
  71. return d->irq - gic_data->irq_offset;
  72. }
  73. /*
  74. * Routines to acknowledge, disable and enable interrupts
  75. */
  76. static void gic_ack_irq(struct irq_data *d)
  77. {
  78. spin_lock(&irq_controller_lock);
  79. if (gic_arch_extn.irq_ack)
  80. gic_arch_extn.irq_ack(d);
  81. writel(gic_irq(d), gic_cpu_base(d) + GIC_CPU_EOI);
  82. spin_unlock(&irq_controller_lock);
  83. }
  84. static void gic_mask_irq(struct irq_data *d)
  85. {
  86. u32 mask = 1 << (d->irq % 32);
  87. spin_lock(&irq_controller_lock);
  88. writel(mask, gic_dist_base(d) + GIC_DIST_ENABLE_CLEAR + (gic_irq(d) / 32) * 4);
  89. if (gic_arch_extn.irq_mask)
  90. gic_arch_extn.irq_mask(d);
  91. spin_unlock(&irq_controller_lock);
  92. }
  93. static void gic_unmask_irq(struct irq_data *d)
  94. {
  95. u32 mask = 1 << (d->irq % 32);
  96. spin_lock(&irq_controller_lock);
  97. if (gic_arch_extn.irq_unmask)
  98. gic_arch_extn.irq_unmask(d);
  99. writel(mask, gic_dist_base(d) + GIC_DIST_ENABLE_SET + (gic_irq(d) / 32) * 4);
  100. spin_unlock(&irq_controller_lock);
  101. }
  102. static int gic_set_type(struct irq_data *d, unsigned int type)
  103. {
  104. void __iomem *base = gic_dist_base(d);
  105. unsigned int gicirq = gic_irq(d);
  106. u32 enablemask = 1 << (gicirq % 32);
  107. u32 enableoff = (gicirq / 32) * 4;
  108. u32 confmask = 0x2 << ((gicirq % 16) * 2);
  109. u32 confoff = (gicirq / 16) * 4;
  110. bool enabled = false;
  111. u32 val;
  112. /* Interrupt configuration for SGIs can't be changed */
  113. if (gicirq < 16)
  114. return -EINVAL;
  115. if (type != IRQ_TYPE_LEVEL_HIGH && type != IRQ_TYPE_EDGE_RISING)
  116. return -EINVAL;
  117. spin_lock(&irq_controller_lock);
  118. if (gic_arch_extn.irq_set_type)
  119. gic_arch_extn.irq_set_type(d, type);
  120. val = readl(base + GIC_DIST_CONFIG + confoff);
  121. if (type == IRQ_TYPE_LEVEL_HIGH)
  122. val &= ~confmask;
  123. else if (type == IRQ_TYPE_EDGE_RISING)
  124. val |= confmask;
  125. /*
  126. * As recommended by the spec, disable the interrupt before changing
  127. * the configuration
  128. */
  129. if (readl(base + GIC_DIST_ENABLE_SET + enableoff) & enablemask) {
  130. writel(enablemask, base + GIC_DIST_ENABLE_CLEAR + enableoff);
  131. enabled = true;
  132. }
  133. writel(val, base + GIC_DIST_CONFIG + confoff);
  134. if (enabled)
  135. writel(enablemask, base + GIC_DIST_ENABLE_SET + enableoff);
  136. spin_unlock(&irq_controller_lock);
  137. return 0;
  138. }
  139. static int gic_retrigger(struct irq_data *d)
  140. {
  141. if (gic_arch_extn.irq_retrigger)
  142. return gic_arch_extn.irq_retrigger(d);
  143. return -ENXIO;
  144. }
  145. #ifdef CONFIG_SMP
  146. static int gic_set_affinity(struct irq_data *d, const struct cpumask *mask_val,
  147. bool force)
  148. {
  149. void __iomem *reg = gic_dist_base(d) + GIC_DIST_TARGET + (gic_irq(d) & ~3);
  150. unsigned int shift = (d->irq % 4) * 8;
  151. unsigned int cpu = cpumask_first(mask_val);
  152. u32 val, mask, bit;
  153. if (cpu >= 8)
  154. return -EINVAL;
  155. mask = 0xff << shift;
  156. bit = 1 << (cpu + shift);
  157. spin_lock(&irq_controller_lock);
  158. d->node = cpu;
  159. val = readl(reg) & ~mask;
  160. writel(val | bit, reg);
  161. spin_unlock(&irq_controller_lock);
  162. return 0;
  163. }
  164. #endif
  165. #ifdef CONFIG_PM
  166. static int gic_set_wake(struct irq_data *d, unsigned int on)
  167. {
  168. int ret = -ENXIO;
  169. if (gic_arch_extn.irq_set_wake)
  170. ret = gic_arch_extn.irq_set_wake(d, on);
  171. return ret;
  172. }
  173. #else
  174. #define gic_set_wake NULL
  175. #endif
  176. static void gic_handle_cascade_irq(unsigned int irq, struct irq_desc *desc)
  177. {
  178. struct gic_chip_data *chip_data = irq_get_handler_data(irq);
  179. struct irq_chip *chip = irq_get_chip(irq);
  180. unsigned int cascade_irq, gic_irq;
  181. unsigned long status;
  182. /* primary controller ack'ing */
  183. chip->irq_ack(&desc->irq_data);
  184. spin_lock(&irq_controller_lock);
  185. status = readl(chip_data->cpu_base + GIC_CPU_INTACK);
  186. spin_unlock(&irq_controller_lock);
  187. gic_irq = (status & 0x3ff);
  188. if (gic_irq == 1023)
  189. goto out;
  190. cascade_irq = gic_irq + chip_data->irq_offset;
  191. if (unlikely(gic_irq < 32 || gic_irq > 1020 || cascade_irq >= NR_IRQS))
  192. do_bad_IRQ(cascade_irq, desc);
  193. else
  194. generic_handle_irq(cascade_irq);
  195. out:
  196. /* primary controller unmasking */
  197. chip->irq_unmask(&desc->irq_data);
  198. }
  199. static struct irq_chip gic_chip = {
  200. .name = "GIC",
  201. .irq_ack = gic_ack_irq,
  202. .irq_mask = gic_mask_irq,
  203. .irq_unmask = gic_unmask_irq,
  204. .irq_set_type = gic_set_type,
  205. .irq_retrigger = gic_retrigger,
  206. #ifdef CONFIG_SMP
  207. .irq_set_affinity = gic_set_affinity,
  208. #endif
  209. .irq_set_wake = gic_set_wake,
  210. };
  211. void __init gic_cascade_irq(unsigned int gic_nr, unsigned int irq)
  212. {
  213. if (gic_nr >= MAX_GIC_NR)
  214. BUG();
  215. if (irq_set_handler_data(irq, &gic_data[gic_nr]) != 0)
  216. BUG();
  217. irq_set_chained_handler(irq, gic_handle_cascade_irq);
  218. }
  219. static void __init gic_dist_init(struct gic_chip_data *gic,
  220. unsigned int irq_start)
  221. {
  222. unsigned int gic_irqs, irq_limit, i;
  223. void __iomem *base = gic->dist_base;
  224. u32 cpumask = 1 << smp_processor_id();
  225. cpumask |= cpumask << 8;
  226. cpumask |= cpumask << 16;
  227. writel(0, base + GIC_DIST_CTRL);
  228. /*
  229. * Find out how many interrupts are supported.
  230. * The GIC only supports up to 1020 interrupt sources.
  231. */
  232. gic_irqs = readl(base + GIC_DIST_CTR) & 0x1f;
  233. gic_irqs = (gic_irqs + 1) * 32;
  234. if (gic_irqs > 1020)
  235. gic_irqs = 1020;
  236. /*
  237. * Set all global interrupts to be level triggered, active low.
  238. */
  239. for (i = 32; i < gic_irqs; i += 16)
  240. writel(0, base + GIC_DIST_CONFIG + i * 4 / 16);
  241. /*
  242. * Set all global interrupts to this CPU only.
  243. */
  244. for (i = 32; i < gic_irqs; i += 4)
  245. writel(cpumask, base + GIC_DIST_TARGET + i * 4 / 4);
  246. /*
  247. * Set priority on all global interrupts.
  248. */
  249. for (i = 32; i < gic_irqs; i += 4)
  250. writel(0xa0a0a0a0, base + GIC_DIST_PRI + i * 4 / 4);
  251. /*
  252. * Disable all interrupts. Leave the PPI and SGIs alone
  253. * as these enables are banked registers.
  254. */
  255. for (i = 32; i < gic_irqs; i += 32)
  256. writel(0xffffffff, base + GIC_DIST_ENABLE_CLEAR + i * 4 / 32);
  257. /*
  258. * Limit number of interrupts registered to the platform maximum
  259. */
  260. irq_limit = gic->irq_offset + gic_irqs;
  261. if (WARN_ON(irq_limit > NR_IRQS))
  262. irq_limit = NR_IRQS;
  263. /*
  264. * Setup the Linux IRQ subsystem.
  265. */
  266. for (i = irq_start; i < irq_limit; i++) {
  267. irq_set_chip_and_handler(i, &gic_chip, handle_level_irq);
  268. irq_set_chip_data(i, gic);
  269. set_irq_flags(i, IRQF_VALID | IRQF_PROBE);
  270. }
  271. writel(1, base + GIC_DIST_CTRL);
  272. }
  273. static void __cpuinit gic_cpu_init(struct gic_chip_data *gic)
  274. {
  275. void __iomem *dist_base = gic->dist_base;
  276. void __iomem *base = gic->cpu_base;
  277. int i;
  278. /*
  279. * Deal with the banked PPI and SGI interrupts - disable all
  280. * PPI interrupts, ensure all SGI interrupts are enabled.
  281. */
  282. writel(0xffff0000, dist_base + GIC_DIST_ENABLE_CLEAR);
  283. writel(0x0000ffff, dist_base + GIC_DIST_ENABLE_SET);
  284. /*
  285. * Set priority on PPI and SGI interrupts
  286. */
  287. for (i = 0; i < 32; i += 4)
  288. writel(0xa0a0a0a0, dist_base + GIC_DIST_PRI + i * 4 / 4);
  289. writel(0xf0, base + GIC_CPU_PRIMASK);
  290. writel(1, base + GIC_CPU_CTRL);
  291. }
  292. void __init gic_init(unsigned int gic_nr, unsigned int irq_start,
  293. void __iomem *dist_base, void __iomem *cpu_base)
  294. {
  295. struct gic_chip_data *gic;
  296. BUG_ON(gic_nr >= MAX_GIC_NR);
  297. gic = &gic_data[gic_nr];
  298. gic->dist_base = dist_base;
  299. gic->cpu_base = cpu_base;
  300. gic->irq_offset = (irq_start - 1) & ~31;
  301. if (gic_nr == 0)
  302. gic_cpu_base_addr = cpu_base;
  303. gic_dist_init(gic, irq_start);
  304. gic_cpu_init(gic);
  305. }
  306. void __cpuinit gic_secondary_init(unsigned int gic_nr)
  307. {
  308. BUG_ON(gic_nr >= MAX_GIC_NR);
  309. gic_cpu_init(&gic_data[gic_nr]);
  310. }
  311. void __cpuinit gic_enable_ppi(unsigned int irq)
  312. {
  313. unsigned long flags;
  314. local_irq_save(flags);
  315. irq_set_status_flags(irq, IRQ_NOPROBE);
  316. gic_unmask_irq(irq_get_irq_data(irq));
  317. local_irq_restore(flags);
  318. }
  319. #ifdef CONFIG_SMP
  320. void gic_raise_softirq(const struct cpumask *mask, unsigned int irq)
  321. {
  322. unsigned long map = *cpus_addr(*mask);
  323. /* this always happens on GIC0 */
  324. writel(map << 16 | irq, gic_data[0].dist_base + GIC_DIST_SOFTINT);
  325. }
  326. #endif