i2c-mv64xxx.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597
  1. /*
  2. * drivers/i2c/busses/i2c-mv64xxx.c
  3. *
  4. * Driver for the i2c controller on the Marvell line of host bridges for MIPS
  5. * and PPC (e.g, gt642[46]0, mv643[46]0, mv644[46]0).
  6. *
  7. * Author: Mark A. Greer <mgreer@mvista.com>
  8. *
  9. * 2005 (c) MontaVista, Software, Inc. This file is licensed under
  10. * the terms of the GNU General Public License version 2. This program
  11. * is licensed "as is" without any warranty of any kind, whether express
  12. * or implied.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/i2c.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/mv643xx.h>
  20. #include <linux/platform_device.h>
  21. #include <asm/io.h>
  22. /* Register defines */
  23. #define MV64XXX_I2C_REG_SLAVE_ADDR 0x00
  24. #define MV64XXX_I2C_REG_DATA 0x04
  25. #define MV64XXX_I2C_REG_CONTROL 0x08
  26. #define MV64XXX_I2C_REG_STATUS 0x0c
  27. #define MV64XXX_I2C_REG_BAUD 0x0c
  28. #define MV64XXX_I2C_REG_EXT_SLAVE_ADDR 0x10
  29. #define MV64XXX_I2C_REG_SOFT_RESET 0x1c
  30. #define MV64XXX_I2C_REG_CONTROL_ACK 0x00000004
  31. #define MV64XXX_I2C_REG_CONTROL_IFLG 0x00000008
  32. #define MV64XXX_I2C_REG_CONTROL_STOP 0x00000010
  33. #define MV64XXX_I2C_REG_CONTROL_START 0x00000020
  34. #define MV64XXX_I2C_REG_CONTROL_TWSIEN 0x00000040
  35. #define MV64XXX_I2C_REG_CONTROL_INTEN 0x00000080
  36. /* Ctlr status values */
  37. #define MV64XXX_I2C_STATUS_BUS_ERR 0x00
  38. #define MV64XXX_I2C_STATUS_MAST_START 0x08
  39. #define MV64XXX_I2C_STATUS_MAST_REPEAT_START 0x10
  40. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK 0x18
  41. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK 0x20
  42. #define MV64XXX_I2C_STATUS_MAST_WR_ACK 0x28
  43. #define MV64XXX_I2C_STATUS_MAST_WR_NO_ACK 0x30
  44. #define MV64XXX_I2C_STATUS_MAST_LOST_ARB 0x38
  45. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK 0x40
  46. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK 0x48
  47. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK 0x50
  48. #define MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK 0x58
  49. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK 0xd0
  50. #define MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_NO_ACK 0xd8
  51. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK 0xe0
  52. #define MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_NO_ACK 0xe8
  53. #define MV64XXX_I2C_STATUS_NO_STATUS 0xf8
  54. /* Driver states */
  55. enum {
  56. MV64XXX_I2C_STATE_INVALID,
  57. MV64XXX_I2C_STATE_IDLE,
  58. MV64XXX_I2C_STATE_WAITING_FOR_START_COND,
  59. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK,
  60. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK,
  61. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK,
  62. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA,
  63. MV64XXX_I2C_STATE_ABORTING,
  64. };
  65. /* Driver actions */
  66. enum {
  67. MV64XXX_I2C_ACTION_INVALID,
  68. MV64XXX_I2C_ACTION_CONTINUE,
  69. MV64XXX_I2C_ACTION_SEND_START,
  70. MV64XXX_I2C_ACTION_SEND_ADDR_1,
  71. MV64XXX_I2C_ACTION_SEND_ADDR_2,
  72. MV64XXX_I2C_ACTION_SEND_DATA,
  73. MV64XXX_I2C_ACTION_RCV_DATA,
  74. MV64XXX_I2C_ACTION_RCV_DATA_STOP,
  75. MV64XXX_I2C_ACTION_SEND_STOP,
  76. };
  77. struct mv64xxx_i2c_data {
  78. int irq;
  79. u32 state;
  80. u32 action;
  81. u32 cntl_bits;
  82. void __iomem *reg_base;
  83. u32 reg_base_p;
  84. u32 addr1;
  85. u32 addr2;
  86. u32 bytes_left;
  87. u32 byte_posn;
  88. u32 block;
  89. int rc;
  90. u32 freq_m;
  91. u32 freq_n;
  92. wait_queue_head_t waitq;
  93. spinlock_t lock;
  94. struct i2c_msg *msg;
  95. struct i2c_adapter adapter;
  96. };
  97. /*
  98. *****************************************************************************
  99. *
  100. * Finite State Machine & Interrupt Routines
  101. *
  102. *****************************************************************************
  103. */
  104. static void
  105. mv64xxx_i2c_fsm(struct mv64xxx_i2c_data *drv_data, u32 status)
  106. {
  107. /*
  108. * If state is idle, then this is likely the remnants of an old
  109. * operation that driver has given up on or the user has killed.
  110. * If so, issue the stop condition and go to idle.
  111. */
  112. if (drv_data->state == MV64XXX_I2C_STATE_IDLE) {
  113. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  114. return;
  115. }
  116. if (drv_data->state == MV64XXX_I2C_STATE_ABORTING) {
  117. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  118. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  119. return;
  120. }
  121. /* The status from the ctlr [mostly] tells us what to do next */
  122. switch (status) {
  123. /* Start condition interrupt */
  124. case MV64XXX_I2C_STATUS_MAST_START: /* 0x08 */
  125. case MV64XXX_I2C_STATUS_MAST_REPEAT_START: /* 0x10 */
  126. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_1;
  127. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_ADDR_1_ACK;
  128. break;
  129. /* Performing a write */
  130. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_ACK: /* 0x18 */
  131. if (drv_data->msg->flags & I2C_M_TEN) {
  132. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  133. drv_data->state =
  134. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  135. break;
  136. }
  137. /* FALLTHRU */
  138. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_2_ACK: /* 0xd0 */
  139. case MV64XXX_I2C_STATUS_MAST_WR_ACK: /* 0x28 */
  140. if (drv_data->bytes_left > 0) {
  141. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  142. drv_data->state =
  143. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  144. drv_data->bytes_left--;
  145. } else {
  146. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  147. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  148. }
  149. break;
  150. /* Performing a read */
  151. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_ACK: /* 40 */
  152. if (drv_data->msg->flags & I2C_M_TEN) {
  153. drv_data->action = MV64XXX_I2C_ACTION_SEND_ADDR_2;
  154. drv_data->state =
  155. MV64XXX_I2C_STATE_WAITING_FOR_ADDR_2_ACK;
  156. break;
  157. }
  158. /* FALLTHRU */
  159. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_2_ACK: /* 0xe0 */
  160. if (drv_data->bytes_left == 0) {
  161. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  162. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  163. break;
  164. }
  165. /* FALLTHRU */
  166. case MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK: /* 0x50 */
  167. if (status != MV64XXX_I2C_STATUS_MAST_RD_DATA_ACK)
  168. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  169. else {
  170. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA;
  171. drv_data->bytes_left--;
  172. }
  173. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  174. if (drv_data->bytes_left == 1)
  175. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_ACK;
  176. break;
  177. case MV64XXX_I2C_STATUS_MAST_RD_DATA_NO_ACK: /* 0x58 */
  178. drv_data->action = MV64XXX_I2C_ACTION_RCV_DATA_STOP;
  179. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  180. break;
  181. case MV64XXX_I2C_STATUS_MAST_WR_ADDR_NO_ACK: /* 0x20 */
  182. case MV64XXX_I2C_STATUS_MAST_WR_NO_ACK: /* 30 */
  183. case MV64XXX_I2C_STATUS_MAST_RD_ADDR_NO_ACK: /* 48 */
  184. /* Doesn't seem to be a device at other end */
  185. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  186. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  187. drv_data->rc = -ENODEV;
  188. break;
  189. default:
  190. dev_err(&drv_data->adapter.dev,
  191. "mv64xxx_i2c_fsm: Ctlr Error -- state: 0x%x, "
  192. "status: 0x%x, addr: 0x%x, flags: 0x%x\n",
  193. drv_data->state, status, drv_data->msg->addr,
  194. drv_data->msg->flags);
  195. drv_data->action = MV64XXX_I2C_ACTION_SEND_STOP;
  196. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  197. drv_data->rc = -EIO;
  198. }
  199. }
  200. static void
  201. mv64xxx_i2c_do_action(struct mv64xxx_i2c_data *drv_data)
  202. {
  203. switch(drv_data->action) {
  204. case MV64XXX_I2C_ACTION_CONTINUE:
  205. writel(drv_data->cntl_bits,
  206. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  207. break;
  208. case MV64XXX_I2C_ACTION_SEND_START:
  209. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_START,
  210. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  211. break;
  212. case MV64XXX_I2C_ACTION_SEND_ADDR_1:
  213. writel(drv_data->addr1,
  214. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  215. writel(drv_data->cntl_bits,
  216. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  217. break;
  218. case MV64XXX_I2C_ACTION_SEND_ADDR_2:
  219. writel(drv_data->addr2,
  220. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  221. writel(drv_data->cntl_bits,
  222. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  223. break;
  224. case MV64XXX_I2C_ACTION_SEND_DATA:
  225. writel(drv_data->msg->buf[drv_data->byte_posn++],
  226. drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  227. writel(drv_data->cntl_bits,
  228. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  229. break;
  230. case MV64XXX_I2C_ACTION_RCV_DATA:
  231. drv_data->msg->buf[drv_data->byte_posn++] =
  232. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  233. writel(drv_data->cntl_bits,
  234. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  235. break;
  236. case MV64XXX_I2C_ACTION_RCV_DATA_STOP:
  237. drv_data->msg->buf[drv_data->byte_posn++] =
  238. readl(drv_data->reg_base + MV64XXX_I2C_REG_DATA);
  239. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  240. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  241. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  242. drv_data->block = 0;
  243. wake_up_interruptible(&drv_data->waitq);
  244. break;
  245. case MV64XXX_I2C_ACTION_INVALID:
  246. default:
  247. dev_err(&drv_data->adapter.dev,
  248. "mv64xxx_i2c_do_action: Invalid action: %d\n",
  249. drv_data->action);
  250. drv_data->rc = -EIO;
  251. /* FALLTHRU */
  252. case MV64XXX_I2C_ACTION_SEND_STOP:
  253. drv_data->cntl_bits &= ~MV64XXX_I2C_REG_CONTROL_INTEN;
  254. writel(drv_data->cntl_bits | MV64XXX_I2C_REG_CONTROL_STOP,
  255. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  256. drv_data->block = 0;
  257. wake_up_interruptible(&drv_data->waitq);
  258. break;
  259. }
  260. }
  261. static int
  262. mv64xxx_i2c_intr(int irq, void *dev_id, struct pt_regs *regs)
  263. {
  264. struct mv64xxx_i2c_data *drv_data = dev_id;
  265. unsigned long flags;
  266. u32 status;
  267. int rc = IRQ_NONE;
  268. spin_lock_irqsave(&drv_data->lock, flags);
  269. while (readl(drv_data->reg_base + MV64XXX_I2C_REG_CONTROL) &
  270. MV64XXX_I2C_REG_CONTROL_IFLG) {
  271. status = readl(drv_data->reg_base + MV64XXX_I2C_REG_STATUS);
  272. mv64xxx_i2c_fsm(drv_data, status);
  273. mv64xxx_i2c_do_action(drv_data);
  274. rc = IRQ_HANDLED;
  275. }
  276. spin_unlock_irqrestore(&drv_data->lock, flags);
  277. return rc;
  278. }
  279. /*
  280. *****************************************************************************
  281. *
  282. * I2C Msg Execution Routines
  283. *
  284. *****************************************************************************
  285. */
  286. static void
  287. mv64xxx_i2c_prepare_for_io(struct mv64xxx_i2c_data *drv_data,
  288. struct i2c_msg *msg)
  289. {
  290. u32 dir = 0;
  291. drv_data->msg = msg;
  292. drv_data->byte_posn = 0;
  293. drv_data->bytes_left = msg->len;
  294. drv_data->rc = 0;
  295. drv_data->cntl_bits = MV64XXX_I2C_REG_CONTROL_ACK |
  296. MV64XXX_I2C_REG_CONTROL_INTEN | MV64XXX_I2C_REG_CONTROL_TWSIEN;
  297. if (msg->flags & I2C_M_RD)
  298. dir = 1;
  299. if (msg->flags & I2C_M_REV_DIR_ADDR)
  300. dir ^= 1;
  301. if (msg->flags & I2C_M_TEN) {
  302. drv_data->addr1 = 0xf0 | (((u32)msg->addr & 0x300) >> 7) | dir;
  303. drv_data->addr2 = (u32)msg->addr & 0xff;
  304. } else {
  305. drv_data->addr1 = ((u32)msg->addr & 0x7f) << 1 | dir;
  306. drv_data->addr2 = 0;
  307. }
  308. }
  309. static void
  310. mv64xxx_i2c_wait_for_completion(struct mv64xxx_i2c_data *drv_data)
  311. {
  312. long time_left;
  313. unsigned long flags;
  314. char abort = 0;
  315. time_left = wait_event_interruptible_timeout(drv_data->waitq,
  316. !drv_data->block, msecs_to_jiffies(drv_data->adapter.timeout));
  317. spin_lock_irqsave(&drv_data->lock, flags);
  318. if (!time_left) { /* Timed out */
  319. drv_data->rc = -ETIMEDOUT;
  320. abort = 1;
  321. } else if (time_left < 0) { /* Interrupted/Error */
  322. drv_data->rc = time_left; /* errno value */
  323. abort = 1;
  324. }
  325. if (abort && drv_data->block) {
  326. drv_data->state = MV64XXX_I2C_STATE_ABORTING;
  327. spin_unlock_irqrestore(&drv_data->lock, flags);
  328. time_left = wait_event_timeout(drv_data->waitq,
  329. !drv_data->block,
  330. msecs_to_jiffies(drv_data->adapter.timeout));
  331. if (time_left <= 0) {
  332. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  333. dev_err(&drv_data->adapter.dev,
  334. "mv64xxx: I2C bus locked\n");
  335. }
  336. } else
  337. spin_unlock_irqrestore(&drv_data->lock, flags);
  338. }
  339. static int
  340. mv64xxx_i2c_execute_msg(struct mv64xxx_i2c_data *drv_data, struct i2c_msg *msg)
  341. {
  342. unsigned long flags;
  343. spin_lock_irqsave(&drv_data->lock, flags);
  344. mv64xxx_i2c_prepare_for_io(drv_data, msg);
  345. if (unlikely(msg->flags & I2C_M_NOSTART)) { /* Skip start/addr phases */
  346. if (drv_data->msg->flags & I2C_M_RD) {
  347. /* No action to do, wait for slave to send a byte */
  348. drv_data->action = MV64XXX_I2C_ACTION_CONTINUE;
  349. drv_data->state =
  350. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_DATA;
  351. } else {
  352. drv_data->action = MV64XXX_I2C_ACTION_SEND_DATA;
  353. drv_data->state =
  354. MV64XXX_I2C_STATE_WAITING_FOR_SLAVE_ACK;
  355. drv_data->bytes_left--;
  356. }
  357. } else {
  358. drv_data->action = MV64XXX_I2C_ACTION_SEND_START;
  359. drv_data->state = MV64XXX_I2C_STATE_WAITING_FOR_START_COND;
  360. }
  361. drv_data->block = 1;
  362. mv64xxx_i2c_do_action(drv_data);
  363. spin_unlock_irqrestore(&drv_data->lock, flags);
  364. mv64xxx_i2c_wait_for_completion(drv_data);
  365. return drv_data->rc;
  366. }
  367. /*
  368. *****************************************************************************
  369. *
  370. * I2C Core Support Routines (Interface to higher level I2C code)
  371. *
  372. *****************************************************************************
  373. */
  374. static u32
  375. mv64xxx_i2c_functionality(struct i2c_adapter *adap)
  376. {
  377. return I2C_FUNC_I2C | I2C_FUNC_10BIT_ADDR | I2C_FUNC_SMBUS_EMUL;
  378. }
  379. static int
  380. mv64xxx_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  381. {
  382. struct mv64xxx_i2c_data *drv_data = i2c_get_adapdata(adap);
  383. int i, rc;
  384. for (i=0; i<num; i++)
  385. if ((rc = mv64xxx_i2c_execute_msg(drv_data, &msgs[i])) < 0)
  386. return rc;
  387. return num;
  388. }
  389. static struct i2c_algorithm mv64xxx_i2c_algo = {
  390. .master_xfer = mv64xxx_i2c_xfer,
  391. .functionality = mv64xxx_i2c_functionality,
  392. };
  393. /*
  394. *****************************************************************************
  395. *
  396. * Driver Interface & Early Init Routines
  397. *
  398. *****************************************************************************
  399. */
  400. static void __devinit
  401. mv64xxx_i2c_hw_init(struct mv64xxx_i2c_data *drv_data)
  402. {
  403. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SOFT_RESET);
  404. writel((((drv_data->freq_m & 0xf) << 3) | (drv_data->freq_n & 0x7)),
  405. drv_data->reg_base + MV64XXX_I2C_REG_BAUD);
  406. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_SLAVE_ADDR);
  407. writel(0, drv_data->reg_base + MV64XXX_I2C_REG_EXT_SLAVE_ADDR);
  408. writel(MV64XXX_I2C_REG_CONTROL_TWSIEN | MV64XXX_I2C_REG_CONTROL_STOP,
  409. drv_data->reg_base + MV64XXX_I2C_REG_CONTROL);
  410. drv_data->state = MV64XXX_I2C_STATE_IDLE;
  411. }
  412. static int __devinit
  413. mv64xxx_i2c_map_regs(struct platform_device *pd,
  414. struct mv64xxx_i2c_data *drv_data)
  415. {
  416. struct resource *r;
  417. if ((r = platform_get_resource(pd, IORESOURCE_MEM, 0)) &&
  418. request_mem_region(r->start, MV64XXX_I2C_REG_BLOCK_SIZE,
  419. drv_data->adapter.name)) {
  420. drv_data->reg_base = ioremap(r->start,
  421. MV64XXX_I2C_REG_BLOCK_SIZE);
  422. drv_data->reg_base_p = r->start;
  423. } else
  424. return -ENOMEM;
  425. return 0;
  426. }
  427. static void __devexit
  428. mv64xxx_i2c_unmap_regs(struct mv64xxx_i2c_data *drv_data)
  429. {
  430. if (drv_data->reg_base) {
  431. iounmap(drv_data->reg_base);
  432. release_mem_region(drv_data->reg_base_p,
  433. MV64XXX_I2C_REG_BLOCK_SIZE);
  434. }
  435. drv_data->reg_base = NULL;
  436. drv_data->reg_base_p = 0;
  437. }
  438. static int __devinit
  439. mv64xxx_i2c_probe(struct platform_device *pd)
  440. {
  441. struct mv64xxx_i2c_data *drv_data;
  442. struct mv64xxx_i2c_pdata *pdata = pd->dev.platform_data;
  443. int rc;
  444. if ((pd->id != 0) || !pdata)
  445. return -ENODEV;
  446. drv_data = kzalloc(sizeof(struct mv64xxx_i2c_data), GFP_KERNEL);
  447. if (!drv_data)
  448. return -ENOMEM;
  449. if (mv64xxx_i2c_map_regs(pd, drv_data)) {
  450. rc = -ENODEV;
  451. goto exit_kfree;
  452. }
  453. strncpy(drv_data->adapter.name, MV64XXX_I2C_CTLR_NAME " adapter",
  454. I2C_NAME_SIZE);
  455. init_waitqueue_head(&drv_data->waitq);
  456. spin_lock_init(&drv_data->lock);
  457. drv_data->freq_m = pdata->freq_m;
  458. drv_data->freq_n = pdata->freq_n;
  459. drv_data->irq = platform_get_irq(pd, 0);
  460. drv_data->adapter.id = I2C_HW_MV64XXX;
  461. drv_data->adapter.algo = &mv64xxx_i2c_algo;
  462. drv_data->adapter.owner = THIS_MODULE;
  463. drv_data->adapter.class = I2C_CLASS_HWMON;
  464. drv_data->adapter.timeout = pdata->timeout;
  465. drv_data->adapter.retries = pdata->retries;
  466. platform_set_drvdata(pd, drv_data);
  467. i2c_set_adapdata(&drv_data->adapter, drv_data);
  468. if (request_irq(drv_data->irq, mv64xxx_i2c_intr, 0,
  469. MV64XXX_I2C_CTLR_NAME, drv_data)) {
  470. dev_err(&drv_data->adapter.dev,
  471. "mv64xxx: Can't register intr handler irq: %d\n",
  472. drv_data->irq);
  473. rc = -EINVAL;
  474. goto exit_unmap_regs;
  475. } else if ((rc = i2c_add_adapter(&drv_data->adapter)) != 0) {
  476. dev_err(&drv_data->adapter.dev,
  477. "mv64xxx: Can't add i2c adapter, rc: %d\n", -rc);
  478. goto exit_free_irq;
  479. }
  480. mv64xxx_i2c_hw_init(drv_data);
  481. return 0;
  482. exit_free_irq:
  483. free_irq(drv_data->irq, drv_data);
  484. exit_unmap_regs:
  485. mv64xxx_i2c_unmap_regs(drv_data);
  486. exit_kfree:
  487. kfree(drv_data);
  488. return rc;
  489. }
  490. static int __devexit
  491. mv64xxx_i2c_remove(struct platform_device *dev)
  492. {
  493. struct mv64xxx_i2c_data *drv_data = platform_get_drvdata(dev);
  494. int rc;
  495. rc = i2c_del_adapter(&drv_data->adapter);
  496. free_irq(drv_data->irq, drv_data);
  497. mv64xxx_i2c_unmap_regs(drv_data);
  498. kfree(drv_data);
  499. return rc;
  500. }
  501. static struct platform_driver mv64xxx_i2c_driver = {
  502. .probe = mv64xxx_i2c_probe,
  503. .remove = mv64xxx_i2c_remove,
  504. .driver = {
  505. .owner = THIS_MODULE,
  506. .name = MV64XXX_I2C_CTLR_NAME,
  507. },
  508. };
  509. static int __init
  510. mv64xxx_i2c_init(void)
  511. {
  512. return platform_driver_register(&mv64xxx_i2c_driver);
  513. }
  514. static void __exit
  515. mv64xxx_i2c_exit(void)
  516. {
  517. platform_driver_unregister(&mv64xxx_i2c_driver);
  518. }
  519. module_init(mv64xxx_i2c_init);
  520. module_exit(mv64xxx_i2c_exit);
  521. MODULE_AUTHOR("Mark A. Greer <mgreer@mvista.com>");
  522. MODULE_DESCRIPTION("Marvell mv64xxx host bridge i2c ctlr driver");
  523. MODULE_LICENSE("GPL");