regs-pinctrl.h 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159
  1. /*
  2. * STMP pinmux register definitions
  3. *
  4. * Copyright (c) 2008 Freescale Semiconductor
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #ifndef _INCLUDE_ASM_ARCH_REGS_PINCTRL_H
  21. #define _INCLUDE_ASM_ARCH_REGS_PINCTRL_H
  22. #include <mach/stmp3xxx_regs.h>
  23. #ifndef REGS_PINCTRL_BASE
  24. #define REGS_PINCTRL_BASE (REGS_BASE + 0x00018000)
  25. #endif /* REGS_PINCTRL_BASE */
  26. HW_REGISTER(HW_PINCTRL_CTRL, REGS_PINCTRL_BASE, 0)
  27. #define HW_PINCTRL_MUXSEL0_ADDR (REGS_PINCTRL_BASE + 0x100)
  28. HW_REGISTER(HW_PINCTRL_MUXSEL0, REGS_PINCTRL_BASE, 0x100)
  29. #define HW_PINCTRL_MUXSEL1_ADDR (REGS_PINCTRL_BASE + 0x110)
  30. HW_REGISTER(HW_PINCTRL_MUXSEL1, REGS_PINCTRL_BASE, 0x110)
  31. #define HW_PINCTRL_MUXSEL2_ADDR (REGS_PINCTRL_BASE + 0x120)
  32. HW_REGISTER(HW_PINCTRL_MUXSEL2, REGS_PINCTRL_BASE, 0x120)
  33. #define HW_PINCTRL_MUXSEL3_ADDR (REGS_PINCTRL_BASE + 0x130)
  34. HW_REGISTER(HW_PINCTRL_MUXSEL3, REGS_PINCTRL_BASE, 0x130)
  35. #define BM_PINCTRL_MUXSEL3_BANK1_PIN28 0x03000000
  36. #define HW_PINCTRL_MUXSEL4_ADDR (REGS_PINCTRL_BASE + 0x140)
  37. HW_REGISTER(HW_PINCTRL_MUXSEL4, REGS_PINCTRL_BASE, 0x140)
  38. #define BM_PINCTRL_MUXSEL4_BANK2_PIN03 0x000000C0
  39. #define BM_PINCTRL_MUXSEL4_BANK2_PIN04 0x00000300
  40. #define HW_PINCTRL_MUXSEL5_ADDR (REGS_PINCTRL_BASE + 0x150)
  41. HW_REGISTER(HW_PINCTRL_MUXSEL5, REGS_PINCTRL_BASE, 0x150)
  42. #define HW_PINCTRL_MUXSEL6_ADDR (REGS_PINCTRL_BASE + 0x160)
  43. HW_REGISTER(HW_PINCTRL_MUXSEL6, REGS_PINCTRL_BASE, 0x160)
  44. #define HW_PINCTRL_MUXSEL7_ADDR (REGS_PINCTRL_BASE + 0x170)
  45. HW_REGISTER(HW_PINCTRL_MUXSEL7, REGS_PINCTRL_BASE, 0x170)
  46. HW_REGISTER(HW_PINCTRL_DRIVE0, REGS_PINCTRL_BASE, 0x200)
  47. #define HW_PINCTRL_DRIVE0_ADDR (REGS_PINCTRL_BASE + 0x200)
  48. HW_REGISTER(HW_PINCTRL_DRIVE1, REGS_PINCTRL_BASE, 0x210)
  49. #define HW_PINCTRL_DRIVE1_ADDR (REGS_PINCTRL_BASE + 0x210)
  50. HW_REGISTER(HW_PINCTRL_DRIVE2, REGS_PINCTRL_BASE, 0x220)
  51. #define HW_PINCTRL_DRIVE2_ADDR (REGS_PINCTRL_BASE + 0x220)
  52. HW_REGISTER(HW_PINCTRL_DRIVE3, REGS_PINCTRL_BASE, 0x230)
  53. #define HW_PINCTRL_DRIVE3_ADDR (REGS_PINCTRL_BASE + 0x230)
  54. HW_REGISTER(HW_PINCTRL_DRIVE4, REGS_PINCTRL_BASE, 0x240)
  55. #define HW_PINCTRL_DRIVE4_ADDR (REGS_PINCTRL_BASE + 0x240)
  56. HW_REGISTER(HW_PINCTRL_DRIVE5, REGS_PINCTRL_BASE, 0x250)
  57. #define HW_PINCTRL_DRIVE5_ADDR (REGS_PINCTRL_BASE + 0x250)
  58. HW_REGISTER(HW_PINCTRL_DRIVE6, REGS_PINCTRL_BASE, 0x260)
  59. #define HW_PINCTRL_DRIVE6_ADDR (REGS_PINCTRL_BASE + 0x260)
  60. HW_REGISTER(HW_PINCTRL_DRIVE7, REGS_PINCTRL_BASE, 0x270)
  61. #define HW_PINCTRL_DRIVE7_ADDR (REGS_PINCTRL_BASE + 0x270)
  62. HW_REGISTER(HW_PINCTRL_DRIVE8, REGS_PINCTRL_BASE, 0x280)
  63. #define HW_PINCTRL_DRIVE8_ADDR (REGS_PINCTRL_BASE + 0x280)
  64. HW_REGISTER(HW_PINCTRL_DRIVE9, REGS_PINCTRL_BASE, 0x290)
  65. #define HW_PINCTRL_DRIVE9_ADDR (REGS_PINCTRL_BASE + 0x290)
  66. HW_REGISTER(HW_PINCTRL_DRIVE10, REGS_PINCTRL_BASE, 0x2a0)
  67. #define HW_PINCTRL_DRIVE10_ADDR (REGS_PINCTRL_BASE + 0x2a0)
  68. HW_REGISTER(HW_PINCTRL_DRIVE11, REGS_PINCTRL_BASE, 0x2b0)
  69. #define HW_PINCTRL_DRIVE11_ADDR (REGS_PINCTRL_BASE + 0x2b0)
  70. HW_REGISTER(HW_PINCTRL_DRIVE12, REGS_PINCTRL_BASE, 0x2c0)
  71. #define HW_PINCTRL_DRIVE12_ADDR (REGS_PINCTRL_BASE + 0x2c0)
  72. HW_REGISTER(HW_PINCTRL_DRIVE13, REGS_PINCTRL_BASE, 0x2d0)
  73. #define HW_PINCTRL_DRIVE13_ADDR (REGS_PINCTRL_BASE + 0x2d0)
  74. HW_REGISTER(HW_PINCTRL_DRIVE14, REGS_PINCTRL_BASE, 0x2e0)
  75. #define HW_PINCTRL_DRIVE14_ADDR (REGS_PINCTRL_BASE + 0x2e0)
  76. HW_REGISTER(HW_PINCTRL_PULL0, REGS_PINCTRL_BASE, 0x300)
  77. #define HW_PINCTRL_PULL0_ADDR (REGS_PINCTRL_BASE + 0x300)
  78. #define BM_PINCTRL_PULL0_BANK0_PIN01 0x00000002
  79. #define BM_PINCTRL_PULL0_BANK0_PIN02 0x00000004
  80. #define BM_PINCTRL_PULL0_BANK0_PIN03 0x00000008
  81. #define BM_PINCTRL_PULL0_BANK0_PIN04 0x00000010
  82. #define BM_PINCTRL_PULL0_BANK0_PIN20 0x00100000
  83. HW_REGISTER(HW_PINCTRL_PULL1, REGS_PINCTRL_BASE, 0x310)
  84. #define HW_PINCTRL_PULL1_ADDR (REGS_PINCTRL_BASE + 0x310)
  85. #define BM_PINCTRL_PULL1_BANK1_PIN22 0x00400000
  86. #define BM_PINCTRL_PULL1_BANK1_PIN24 0x01000000
  87. #define BM_PINCTRL_PULL1_BANK1_PIN25 0x02000000
  88. #define BM_PINCTRL_PULL1_BANK1_PIN26 0x04000000
  89. #define BM_PINCTRL_PULL1_BANK1_PIN27 0x08000000
  90. HW_REGISTER(HW_PINCTRL_PULL2, REGS_PINCTRL_BASE, 0x320)
  91. #define HW_PINCTRL_PULL2_ADDR (REGS_PINCTRL_BASE + 0x320)
  92. HW_REGISTER(HW_PINCTRL_PULL3, REGS_PINCTRL_BASE, 0x330)
  93. #define HW_PINCTRL_PULL3_ADDR (REGS_PINCTRL_BASE + 0x330)
  94. #define HW_PINCTRL_DOUT0_ADDR (REGS_PINCTRL_BASE + 0x400)
  95. HW_REGISTER(HW_PINCTRL_DOUT0, REGS_PINCTRL_BASE, 0x400)
  96. #define HW_PINCTRL_DOUT1_ADDR (REGS_PINCTRL_BASE + 0x410)
  97. HW_REGISTER(HW_PINCTRL_DOUT1, REGS_PINCTRL_BASE, 0x410)
  98. #define HW_PINCTRL_DOUT2_ADDR (REGS_PINCTRL_BASE + 0x420)
  99. HW_REGISTER(HW_PINCTRL_DOUT2, REGS_PINCTRL_BASE, 0x420)
  100. #define HW_PINCTRL_DIN0_ADDR (REGS_PINCTRL_BASE + 0x500)
  101. HW_REGISTER_RO(HW_PINCTRL_DIN0, REGS_PINCTRL_BASE, 0x500)
  102. #define HW_PINCTRL_DIN1_ADDR (REGS_PINCTRL_BASE + 0x510)
  103. HW_REGISTER_RO(HW_PINCTRL_DIN1, REGS_PINCTRL_BASE, 0x510)
  104. #define HW_PINCTRL_DIN2_ADDR (REGS_PINCTRL_BASE + 0x520)
  105. HW_REGISTER_RO(HW_PINCTRL_DIN2, REGS_PINCTRL_BASE, 0x520)
  106. #define HW_PINCTRL_DOE0_ADDR (REGS_PINCTRL_BASE + 0x600)
  107. HW_REGISTER(HW_PINCTRL_DOE0, REGS_PINCTRL_BASE, 0x600)
  108. #define HW_PINCTRL_DOE1_ADDR (REGS_PINCTRL_BASE + 0x610)
  109. HW_REGISTER(HW_PINCTRL_DOE1, REGS_PINCTRL_BASE, 0x610)
  110. #define HW_PINCTRL_DOE2_ADDR (REGS_PINCTRL_BASE + 0x620)
  111. HW_REGISTER(HW_PINCTRL_DOE2, REGS_PINCTRL_BASE, 0x620)
  112. HW_REGISTER(HW_PINCTRL_PIN2IRQ0, REGS_PINCTRL_BASE, 0x700)
  113. #define HW_PINCTRL_PIN2IRQ0_ADDR (REGS_PINCTRL_BASE + 0x700)
  114. HW_REGISTER(HW_PINCTRL_PIN2IRQ1, REGS_PINCTRL_BASE, 0x710)
  115. #define HW_PINCTRL_PIN2IRQ1_ADDR (REGS_PINCTRL_BASE + 0x710)
  116. HW_REGISTER(HW_PINCTRL_PIN2IRQ2, REGS_PINCTRL_BASE, 0x720)
  117. #define HW_PINCTRL_PIN2IRQ2_ADDR (REGS_PINCTRL_BASE + 0x720)
  118. HW_REGISTER(HW_PINCTRL_IRQEN0, REGS_PINCTRL_BASE, 0x800)
  119. #define HW_PINCTRL_IRQEN0_ADDR (REGS_PINCTRL_BASE + 0x800)
  120. HW_REGISTER(HW_PINCTRL_IRQEN1, REGS_PINCTRL_BASE, 0x810)
  121. #define HW_PINCTRL_IRQEN1_ADDR (REGS_PINCTRL_BASE + 0x810)
  122. HW_REGISTER(HW_PINCTRL_IRQEN2, REGS_PINCTRL_BASE, 0x820)
  123. #define HW_PINCTRL_IRQEN2_ADDR (REGS_PINCTRL_BASE + 0x820)
  124. HW_REGISTER(HW_PINCTRL_IRQLEVEL0, REGS_PINCTRL_BASE, 0x900)
  125. #define HW_PINCTRL_IRQLEVEL0_ADDR (REGS_PINCTRL_BASE + 0x900)
  126. HW_REGISTER(HW_PINCTRL_IRQLEVEL1, REGS_PINCTRL_BASE, 0x910)
  127. #define HW_PINCTRL_IRQLEVEL1_ADDR (REGS_PINCTRL_BASE + 0x910)
  128. HW_REGISTER(HW_PINCTRL_IRQLEVEL2, REGS_PINCTRL_BASE, 0x920)
  129. #define HW_PINCTRL_IRQLEVEL2_ADDR (REGS_PINCTRL_BASE + 0x920)
  130. HW_REGISTER(HW_PINCTRL_IRQPOL0, REGS_PINCTRL_BASE, 0xA00)
  131. #define HW_PINCTRL_IRQPOL0_ADDR (REGS_PINCTRL_BASE + 0xa00)
  132. HW_REGISTER(HW_PINCTRL_IRQPOL1, REGS_PINCTRL_BASE, 0xA10)
  133. #define HW_PINCTRL_IRQPOL1_ADDR (REGS_PINCTRL_BASE + 0xa10)
  134. HW_REGISTER(HW_PINCTRL_IRQPOL2, REGS_PINCTRL_BASE, 0xA20)
  135. #define HW_PINCTRL_IRQPOL2_ADDR (REGS_PINCTRL_BASE + 0xa20)
  136. HW_REGISTER(HW_PINCTRL_IRQSTAT0, REGS_PINCTRL_BASE, 0xB00)
  137. #define HW_PINCTRL_IRQSTAT0_ADDR (REGS_PINCTRL_BASE + 0xb00)
  138. HW_REGISTER(HW_PINCTRL_IRQSTAT1, REGS_PINCTRL_BASE, 0xB10)
  139. #define HW_PINCTRL_IRQSTAT1_ADDR (REGS_PINCTRL_BASE + 0xb10)
  140. HW_REGISTER(HW_PINCTRL_IRQSTAT2, REGS_PINCTRL_BASE, 0xB20)
  141. #define HW_PINCTRL_IRQSTAT2_ADDR (REGS_PINCTRL_BASE + 0xb20)
  142. #endif /* _INCLUDE_ASM_ARCH_REGS_PINCTRL_H */