sata_sil.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2005 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Documentation for SiI 3112:
  31. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  32. *
  33. * Other errata and documentation available under NDA.
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_sil"
  47. #define DRV_VERSION "0.9"
  48. enum {
  49. SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
  50. SIL_FLAG_MOD15WRITE = (1 << 30),
  51. sil_3112 = 0,
  52. sil_3112_m15w = 1,
  53. sil_3512 = 2,
  54. sil_3114 = 3,
  55. SIL_FIFO_R0 = 0x40,
  56. SIL_FIFO_W0 = 0x41,
  57. SIL_FIFO_R1 = 0x44,
  58. SIL_FIFO_W1 = 0x45,
  59. SIL_FIFO_R2 = 0x240,
  60. SIL_FIFO_W2 = 0x241,
  61. SIL_FIFO_R3 = 0x244,
  62. SIL_FIFO_W3 = 0x245,
  63. SIL_SYSCFG = 0x48,
  64. SIL_MASK_IDE0_INT = (1 << 22),
  65. SIL_MASK_IDE1_INT = (1 << 23),
  66. SIL_MASK_IDE2_INT = (1 << 24),
  67. SIL_MASK_IDE3_INT = (1 << 25),
  68. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  69. SIL_MASK_4PORT = SIL_MASK_2PORT |
  70. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  71. SIL_IDE2_BMDMA = 0x200,
  72. SIL_INTR_STEERING = (1 << 1),
  73. SIL_QUIRK_MOD15WRITE = (1 << 0),
  74. SIL_QUIRK_UDMA5MAX = (1 << 1),
  75. };
  76. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  77. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
  78. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
  79. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  80. static void sil_post_set_mode (struct ata_port *ap);
  81. static const struct pci_device_id sil_pci_tbl[] = {
  82. { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  83. { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  84. { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3512 },
  85. { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
  86. { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  87. { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  88. { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112_m15w },
  89. { } /* terminate list */
  90. };
  91. /* TODO firmware versions should be added - eric */
  92. static const struct sil_drivelist {
  93. const char * product;
  94. unsigned int quirk;
  95. } sil_blacklist [] = {
  96. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  97. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  98. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  99. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  100. { "ST380013AS", SIL_QUIRK_MOD15WRITE },
  101. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  102. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  103. { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
  104. { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
  105. { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
  106. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  107. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  108. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  109. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  110. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  111. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  112. { }
  113. };
  114. static struct pci_driver sil_pci_driver = {
  115. .name = DRV_NAME,
  116. .id_table = sil_pci_tbl,
  117. .probe = sil_init_one,
  118. .remove = ata_pci_remove_one,
  119. };
  120. static struct scsi_host_template sil_sht = {
  121. .module = THIS_MODULE,
  122. .name = DRV_NAME,
  123. .ioctl = ata_scsi_ioctl,
  124. .queuecommand = ata_scsi_queuecmd,
  125. .eh_timed_out = ata_scsi_timed_out,
  126. .eh_strategy_handler = ata_scsi_error,
  127. .can_queue = ATA_DEF_QUEUE,
  128. .this_id = ATA_SHT_THIS_ID,
  129. .sg_tablesize = LIBATA_MAX_PRD,
  130. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  131. .emulated = ATA_SHT_EMULATED,
  132. .use_clustering = ATA_SHT_USE_CLUSTERING,
  133. .proc_name = DRV_NAME,
  134. .dma_boundary = ATA_DMA_BOUNDARY,
  135. .slave_configure = ata_scsi_slave_config,
  136. .bios_param = ata_std_bios_param,
  137. };
  138. static const struct ata_port_operations sil_ops = {
  139. .port_disable = ata_port_disable,
  140. .dev_config = sil_dev_config,
  141. .tf_load = ata_tf_load,
  142. .tf_read = ata_tf_read,
  143. .check_status = ata_check_status,
  144. .exec_command = ata_exec_command,
  145. .dev_select = ata_std_dev_select,
  146. .probe_reset = ata_std_probe_reset,
  147. .post_set_mode = sil_post_set_mode,
  148. .bmdma_setup = ata_bmdma_setup,
  149. .bmdma_start = ata_bmdma_start,
  150. .bmdma_stop = ata_bmdma_stop,
  151. .bmdma_status = ata_bmdma_status,
  152. .qc_prep = ata_qc_prep,
  153. .qc_issue = ata_qc_issue_prot,
  154. .eng_timeout = ata_eng_timeout,
  155. .irq_handler = ata_interrupt,
  156. .irq_clear = ata_bmdma_irq_clear,
  157. .scr_read = sil_scr_read,
  158. .scr_write = sil_scr_write,
  159. .port_start = ata_port_start,
  160. .port_stop = ata_port_stop,
  161. .host_stop = ata_pci_host_stop,
  162. };
  163. static const struct ata_port_info sil_port_info[] = {
  164. /* sil_3112 */
  165. {
  166. .sht = &sil_sht,
  167. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  168. ATA_FLAG_MMIO,
  169. .pio_mask = 0x1f, /* pio0-4 */
  170. .mwdma_mask = 0x07, /* mwdma0-2 */
  171. .udma_mask = 0x3f, /* udma0-5 */
  172. .port_ops = &sil_ops,
  173. },
  174. /* sil_3112_15w - keep it sync'd w/ sil_3112 */
  175. {
  176. .sht = &sil_sht,
  177. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  178. ATA_FLAG_MMIO | SIL_FLAG_MOD15WRITE,
  179. .pio_mask = 0x1f, /* pio0-4 */
  180. .mwdma_mask = 0x07, /* mwdma0-2 */
  181. .udma_mask = 0x3f, /* udma0-5 */
  182. .port_ops = &sil_ops,
  183. },
  184. /* sil_3512 */
  185. {
  186. .sht = &sil_sht,
  187. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  188. ATA_FLAG_MMIO |
  189. SIL_FLAG_RERR_ON_DMA_ACT,
  190. .pio_mask = 0x1f, /* pio0-4 */
  191. .mwdma_mask = 0x07, /* mwdma0-2 */
  192. .udma_mask = 0x3f, /* udma0-5 */
  193. .port_ops = &sil_ops,
  194. },
  195. /* sil_3114 */
  196. {
  197. .sht = &sil_sht,
  198. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  199. ATA_FLAG_MMIO |
  200. SIL_FLAG_RERR_ON_DMA_ACT,
  201. .pio_mask = 0x1f, /* pio0-4 */
  202. .mwdma_mask = 0x07, /* mwdma0-2 */
  203. .udma_mask = 0x3f, /* udma0-5 */
  204. .port_ops = &sil_ops,
  205. },
  206. };
  207. /* per-port register offsets */
  208. /* TODO: we can probably calculate rather than use a table */
  209. static const struct {
  210. unsigned long tf; /* ATA taskfile register block */
  211. unsigned long ctl; /* ATA control/altstatus register block */
  212. unsigned long bmdma; /* DMA register block */
  213. unsigned long scr; /* SATA control register block */
  214. unsigned long sien; /* SATA Interrupt Enable register */
  215. unsigned long xfer_mode;/* data transfer mode register */
  216. unsigned long sfis_cfg; /* SATA FIS reception config register */
  217. } sil_port[] = {
  218. /* port 0 ... */
  219. { 0x80, 0x8A, 0x00, 0x100, 0x148, 0xb4, 0x14c },
  220. { 0xC0, 0xCA, 0x08, 0x180, 0x1c8, 0xf4, 0x1cc },
  221. { 0x280, 0x28A, 0x200, 0x300, 0x348, 0x2b4, 0x34c },
  222. { 0x2C0, 0x2CA, 0x208, 0x380, 0x3c8, 0x2f4, 0x3cc },
  223. /* ... port 3 */
  224. };
  225. MODULE_AUTHOR("Jeff Garzik");
  226. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  227. MODULE_LICENSE("GPL");
  228. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  229. MODULE_VERSION(DRV_VERSION);
  230. static int slow_down = 0;
  231. module_param(slow_down, int, 0444);
  232. MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
  233. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  234. {
  235. u8 cache_line = 0;
  236. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  237. return cache_line;
  238. }
  239. static void sil_post_set_mode (struct ata_port *ap)
  240. {
  241. struct ata_host_set *host_set = ap->host_set;
  242. struct ata_device *dev;
  243. void __iomem *addr =
  244. host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
  245. u32 tmp, dev_mode[2];
  246. unsigned int i;
  247. for (i = 0; i < 2; i++) {
  248. dev = &ap->device[i];
  249. if (!ata_dev_present(dev))
  250. dev_mode[i] = 0; /* PIO0/1/2 */
  251. else if (dev->flags & ATA_DFLAG_PIO)
  252. dev_mode[i] = 1; /* PIO3/4 */
  253. else
  254. dev_mode[i] = 3; /* UDMA */
  255. /* value 2 indicates MDMA */
  256. }
  257. tmp = readl(addr);
  258. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  259. tmp |= dev_mode[0];
  260. tmp |= (dev_mode[1] << 4);
  261. writel(tmp, addr);
  262. readl(addr); /* flush */
  263. }
  264. static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  265. {
  266. unsigned long offset = ap->ioaddr.scr_addr;
  267. switch (sc_reg) {
  268. case SCR_STATUS:
  269. return offset + 4;
  270. case SCR_ERROR:
  271. return offset + 8;
  272. case SCR_CONTROL:
  273. return offset;
  274. default:
  275. /* do nothing */
  276. break;
  277. }
  278. return 0;
  279. }
  280. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
  281. {
  282. void __iomem *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
  283. if (mmio)
  284. return readl(mmio);
  285. return 0xffffffffU;
  286. }
  287. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  288. {
  289. void *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
  290. if (mmio)
  291. writel(val, mmio);
  292. }
  293. /**
  294. * sil_dev_config - Apply device/host-specific errata fixups
  295. * @ap: Port containing device to be examined
  296. * @dev: Device to be examined
  297. *
  298. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  299. * device is known to be present, this function is called.
  300. * We apply two errata fixups which are specific to Silicon Image,
  301. * a Seagate and a Maxtor fixup.
  302. *
  303. * For certain Seagate devices, we must limit the maximum sectors
  304. * to under 8K.
  305. *
  306. * For certain Maxtor devices, we must not program the drive
  307. * beyond udma5.
  308. *
  309. * Both fixups are unfairly pessimistic. As soon as I get more
  310. * information on these errata, I will create a more exhaustive
  311. * list, and apply the fixups to only the specific
  312. * devices/hosts/firmwares that need it.
  313. *
  314. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  315. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  316. * pessimistic fix for the following reasons...
  317. * - There seems to be less info on it, only one device gleaned off the
  318. * Windows driver, maybe only one is affected. More info would be greatly
  319. * appreciated.
  320. * - But then again UDMA5 is hardly anything to complain about
  321. */
  322. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
  323. {
  324. unsigned int n, quirks = 0;
  325. unsigned char model_num[41];
  326. ata_id_c_string(dev->id, model_num, ATA_ID_PROD_OFS, sizeof(model_num));
  327. for (n = 0; sil_blacklist[n].product; n++)
  328. if (!strcmp(sil_blacklist[n].product, model_num)) {
  329. quirks = sil_blacklist[n].quirk;
  330. break;
  331. }
  332. /* limit requests to 15 sectors */
  333. if (slow_down ||
  334. ((ap->flags & SIL_FLAG_MOD15WRITE) &&
  335. (quirks & SIL_QUIRK_MOD15WRITE))) {
  336. printk(KERN_INFO "ata%u(%u): applying Seagate errata fix (mod15write workaround)\n",
  337. ap->id, dev->devno);
  338. dev->max_sectors = 15;
  339. return;
  340. }
  341. /* limit to udma5 */
  342. if (quirks & SIL_QUIRK_UDMA5MAX) {
  343. printk(KERN_INFO "ata%u(%u): applying Maxtor errata fix %s\n",
  344. ap->id, dev->devno, model_num);
  345. ap->udma_mask &= ATA_UDMA5;
  346. return;
  347. }
  348. }
  349. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  350. {
  351. static int printed_version;
  352. struct ata_probe_ent *probe_ent = NULL;
  353. unsigned long base;
  354. void __iomem *mmio_base;
  355. int rc;
  356. unsigned int i;
  357. int pci_dev_busy = 0;
  358. u32 tmp, irq_mask;
  359. u8 cls;
  360. if (!printed_version++)
  361. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  362. /*
  363. * If this driver happens to only be useful on Apple's K2, then
  364. * we should check that here as it has a normal Serverworks ID
  365. */
  366. rc = pci_enable_device(pdev);
  367. if (rc)
  368. return rc;
  369. rc = pci_request_regions(pdev, DRV_NAME);
  370. if (rc) {
  371. pci_dev_busy = 1;
  372. goto err_out;
  373. }
  374. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  375. if (rc)
  376. goto err_out_regions;
  377. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  378. if (rc)
  379. goto err_out_regions;
  380. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  381. if (probe_ent == NULL) {
  382. rc = -ENOMEM;
  383. goto err_out_regions;
  384. }
  385. memset(probe_ent, 0, sizeof(*probe_ent));
  386. INIT_LIST_HEAD(&probe_ent->node);
  387. probe_ent->dev = pci_dev_to_dev(pdev);
  388. probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
  389. probe_ent->sht = sil_port_info[ent->driver_data].sht;
  390. probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
  391. probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
  392. probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
  393. probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
  394. probe_ent->irq = pdev->irq;
  395. probe_ent->irq_flags = SA_SHIRQ;
  396. probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
  397. mmio_base = pci_iomap(pdev, 5, 0);
  398. if (mmio_base == NULL) {
  399. rc = -ENOMEM;
  400. goto err_out_free_ent;
  401. }
  402. probe_ent->mmio_base = mmio_base;
  403. base = (unsigned long) mmio_base;
  404. for (i = 0; i < probe_ent->n_ports; i++) {
  405. probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
  406. probe_ent->port[i].altstatus_addr =
  407. probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
  408. probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
  409. probe_ent->port[i].scr_addr = base + sil_port[i].scr;
  410. ata_std_ports(&probe_ent->port[i]);
  411. }
  412. /* Initialize FIFO PCI bus arbitration */
  413. cls = sil_get_device_cache_line(pdev);
  414. if (cls) {
  415. cls >>= 3;
  416. cls++; /* cls = (line_size/8)+1 */
  417. writeb(cls, mmio_base + SIL_FIFO_R0);
  418. writeb(cls, mmio_base + SIL_FIFO_W0);
  419. writeb(cls, mmio_base + SIL_FIFO_R1);
  420. writeb(cls, mmio_base + SIL_FIFO_W1);
  421. if (ent->driver_data == sil_3114) {
  422. writeb(cls, mmio_base + SIL_FIFO_R2);
  423. writeb(cls, mmio_base + SIL_FIFO_W2);
  424. writeb(cls, mmio_base + SIL_FIFO_R3);
  425. writeb(cls, mmio_base + SIL_FIFO_W3);
  426. }
  427. } else
  428. dev_printk(KERN_WARNING, &pdev->dev,
  429. "cache line size not set. Driver may not function\n");
  430. /* Apply R_ERR on DMA activate FIS errata workaround */
  431. if (probe_ent->host_flags & SIL_FLAG_RERR_ON_DMA_ACT) {
  432. int cnt;
  433. for (i = 0, cnt = 0; i < probe_ent->n_ports; i++) {
  434. tmp = readl(mmio_base + sil_port[i].sfis_cfg);
  435. if ((tmp & 0x3) != 0x01)
  436. continue;
  437. if (!cnt)
  438. dev_printk(KERN_INFO, &pdev->dev,
  439. "Applying R_ERR on DMA activate "
  440. "FIS errata fix\n");
  441. writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
  442. cnt++;
  443. }
  444. }
  445. if (ent->driver_data == sil_3114) {
  446. irq_mask = SIL_MASK_4PORT;
  447. /* flip the magic "make 4 ports work" bit */
  448. tmp = readl(mmio_base + SIL_IDE2_BMDMA);
  449. if ((tmp & SIL_INTR_STEERING) == 0)
  450. writel(tmp | SIL_INTR_STEERING,
  451. mmio_base + SIL_IDE2_BMDMA);
  452. } else {
  453. irq_mask = SIL_MASK_2PORT;
  454. }
  455. /* make sure IDE0/1/2/3 interrupts are not masked */
  456. tmp = readl(mmio_base + SIL_SYSCFG);
  457. if (tmp & irq_mask) {
  458. tmp &= ~irq_mask;
  459. writel(tmp, mmio_base + SIL_SYSCFG);
  460. readl(mmio_base + SIL_SYSCFG); /* flush */
  461. }
  462. /* mask all SATA phy-related interrupts */
  463. /* TODO: unmask bit 6 (SError N bit) for hotplug */
  464. for (i = 0; i < probe_ent->n_ports; i++)
  465. writel(0, mmio_base + sil_port[i].sien);
  466. pci_set_master(pdev);
  467. /* FIXME: check ata_device_add return value */
  468. ata_device_add(probe_ent);
  469. kfree(probe_ent);
  470. return 0;
  471. err_out_free_ent:
  472. kfree(probe_ent);
  473. err_out_regions:
  474. pci_release_regions(pdev);
  475. err_out:
  476. if (!pci_dev_busy)
  477. pci_disable_device(pdev);
  478. return rc;
  479. }
  480. static int __init sil_init(void)
  481. {
  482. return pci_module_init(&sil_pci_driver);
  483. }
  484. static void __exit sil_exit(void)
  485. {
  486. pci_unregister_driver(&sil_pci_driver);
  487. }
  488. module_init(sil_init);
  489. module_exit(sil_exit);