tegra20_spdif.c 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397
  1. /*
  2. * tegra20_spdif.c - Tegra20 SPDIF driver
  3. *
  4. * Author: Stephen Warren <swarren@nvidia.com>
  5. * Copyright (C) 2011-2012 - NVIDIA, Inc.
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * version 2 as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  19. * 02110-1301 USA
  20. *
  21. */
  22. #include <linux/clk.h>
  23. #include <linux/device.h>
  24. #include <linux/io.h>
  25. #include <linux/module.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/pm_runtime.h>
  28. #include <linux/regmap.h>
  29. #include <linux/slab.h>
  30. #include <sound/core.h>
  31. #include <sound/pcm.h>
  32. #include <sound/pcm_params.h>
  33. #include <sound/soc.h>
  34. #include <sound/dmaengine_pcm.h>
  35. #include "tegra20_spdif.h"
  36. #define DRV_NAME "tegra20-spdif"
  37. static int tegra20_spdif_runtime_suspend(struct device *dev)
  38. {
  39. struct tegra20_spdif *spdif = dev_get_drvdata(dev);
  40. clk_disable_unprepare(spdif->clk_spdif_out);
  41. return 0;
  42. }
  43. static int tegra20_spdif_runtime_resume(struct device *dev)
  44. {
  45. struct tegra20_spdif *spdif = dev_get_drvdata(dev);
  46. int ret;
  47. ret = clk_prepare_enable(spdif->clk_spdif_out);
  48. if (ret) {
  49. dev_err(dev, "clk_enable failed: %d\n", ret);
  50. return ret;
  51. }
  52. return 0;
  53. }
  54. static int tegra20_spdif_hw_params(struct snd_pcm_substream *substream,
  55. struct snd_pcm_hw_params *params,
  56. struct snd_soc_dai *dai)
  57. {
  58. struct device *dev = dai->dev;
  59. struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
  60. unsigned int mask, val;
  61. int ret, spdifclock;
  62. mask = TEGRA20_SPDIF_CTRL_PACK |
  63. TEGRA20_SPDIF_CTRL_BIT_MODE_MASK;
  64. switch (params_format(params)) {
  65. case SNDRV_PCM_FORMAT_S16_LE:
  66. val = TEGRA20_SPDIF_CTRL_PACK |
  67. TEGRA20_SPDIF_CTRL_BIT_MODE_16BIT;
  68. break;
  69. default:
  70. return -EINVAL;
  71. }
  72. regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL, mask, val);
  73. switch (params_rate(params)) {
  74. case 32000:
  75. spdifclock = 4096000;
  76. break;
  77. case 44100:
  78. spdifclock = 5644800;
  79. break;
  80. case 48000:
  81. spdifclock = 6144000;
  82. break;
  83. case 88200:
  84. spdifclock = 11289600;
  85. break;
  86. case 96000:
  87. spdifclock = 12288000;
  88. break;
  89. case 176400:
  90. spdifclock = 22579200;
  91. break;
  92. case 192000:
  93. spdifclock = 24576000;
  94. break;
  95. default:
  96. return -EINVAL;
  97. }
  98. ret = clk_set_rate(spdif->clk_spdif_out, spdifclock);
  99. if (ret) {
  100. dev_err(dev, "Can't set SPDIF clock rate: %d\n", ret);
  101. return ret;
  102. }
  103. return 0;
  104. }
  105. static void tegra20_spdif_start_playback(struct tegra20_spdif *spdif)
  106. {
  107. regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
  108. TEGRA20_SPDIF_CTRL_TX_EN,
  109. TEGRA20_SPDIF_CTRL_TX_EN);
  110. }
  111. static void tegra20_spdif_stop_playback(struct tegra20_spdif *spdif)
  112. {
  113. regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
  114. TEGRA20_SPDIF_CTRL_TX_EN, 0);
  115. }
  116. static int tegra20_spdif_trigger(struct snd_pcm_substream *substream, int cmd,
  117. struct snd_soc_dai *dai)
  118. {
  119. struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
  120. switch (cmd) {
  121. case SNDRV_PCM_TRIGGER_START:
  122. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  123. case SNDRV_PCM_TRIGGER_RESUME:
  124. tegra20_spdif_start_playback(spdif);
  125. break;
  126. case SNDRV_PCM_TRIGGER_STOP:
  127. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  128. case SNDRV_PCM_TRIGGER_SUSPEND:
  129. tegra20_spdif_stop_playback(spdif);
  130. break;
  131. default:
  132. return -EINVAL;
  133. }
  134. return 0;
  135. }
  136. static int tegra20_spdif_probe(struct snd_soc_dai *dai)
  137. {
  138. struct tegra20_spdif *spdif = snd_soc_dai_get_drvdata(dai);
  139. dai->capture_dma_data = NULL;
  140. dai->playback_dma_data = &spdif->playback_dma_data;
  141. return 0;
  142. }
  143. static const struct snd_soc_dai_ops tegra20_spdif_dai_ops = {
  144. .hw_params = tegra20_spdif_hw_params,
  145. .trigger = tegra20_spdif_trigger,
  146. };
  147. static struct snd_soc_dai_driver tegra20_spdif_dai = {
  148. .name = DRV_NAME,
  149. .probe = tegra20_spdif_probe,
  150. .playback = {
  151. .stream_name = "Playback",
  152. .channels_min = 2,
  153. .channels_max = 2,
  154. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  155. SNDRV_PCM_RATE_48000,
  156. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  157. },
  158. .ops = &tegra20_spdif_dai_ops,
  159. };
  160. static bool tegra20_spdif_wr_rd_reg(struct device *dev, unsigned int reg)
  161. {
  162. switch (reg) {
  163. case TEGRA20_SPDIF_CTRL:
  164. case TEGRA20_SPDIF_STATUS:
  165. case TEGRA20_SPDIF_STROBE_CTRL:
  166. case TEGRA20_SPDIF_DATA_FIFO_CSR:
  167. case TEGRA20_SPDIF_DATA_OUT:
  168. case TEGRA20_SPDIF_DATA_IN:
  169. case TEGRA20_SPDIF_CH_STA_RX_A:
  170. case TEGRA20_SPDIF_CH_STA_RX_B:
  171. case TEGRA20_SPDIF_CH_STA_RX_C:
  172. case TEGRA20_SPDIF_CH_STA_RX_D:
  173. case TEGRA20_SPDIF_CH_STA_RX_E:
  174. case TEGRA20_SPDIF_CH_STA_RX_F:
  175. case TEGRA20_SPDIF_CH_STA_TX_A:
  176. case TEGRA20_SPDIF_CH_STA_TX_B:
  177. case TEGRA20_SPDIF_CH_STA_TX_C:
  178. case TEGRA20_SPDIF_CH_STA_TX_D:
  179. case TEGRA20_SPDIF_CH_STA_TX_E:
  180. case TEGRA20_SPDIF_CH_STA_TX_F:
  181. case TEGRA20_SPDIF_USR_STA_RX_A:
  182. case TEGRA20_SPDIF_USR_DAT_TX_A:
  183. return true;
  184. default:
  185. return false;
  186. };
  187. }
  188. static bool tegra20_spdif_volatile_reg(struct device *dev, unsigned int reg)
  189. {
  190. switch (reg) {
  191. case TEGRA20_SPDIF_STATUS:
  192. case TEGRA20_SPDIF_DATA_FIFO_CSR:
  193. case TEGRA20_SPDIF_DATA_OUT:
  194. case TEGRA20_SPDIF_DATA_IN:
  195. case TEGRA20_SPDIF_CH_STA_RX_A:
  196. case TEGRA20_SPDIF_CH_STA_RX_B:
  197. case TEGRA20_SPDIF_CH_STA_RX_C:
  198. case TEGRA20_SPDIF_CH_STA_RX_D:
  199. case TEGRA20_SPDIF_CH_STA_RX_E:
  200. case TEGRA20_SPDIF_CH_STA_RX_F:
  201. case TEGRA20_SPDIF_USR_STA_RX_A:
  202. case TEGRA20_SPDIF_USR_DAT_TX_A:
  203. return true;
  204. default:
  205. return false;
  206. };
  207. }
  208. static bool tegra20_spdif_precious_reg(struct device *dev, unsigned int reg)
  209. {
  210. switch (reg) {
  211. case TEGRA20_SPDIF_DATA_OUT:
  212. case TEGRA20_SPDIF_DATA_IN:
  213. case TEGRA20_SPDIF_USR_STA_RX_A:
  214. case TEGRA20_SPDIF_USR_DAT_TX_A:
  215. return true;
  216. default:
  217. return false;
  218. };
  219. }
  220. static const struct regmap_config tegra20_spdif_regmap_config = {
  221. .reg_bits = 32,
  222. .reg_stride = 4,
  223. .val_bits = 32,
  224. .max_register = TEGRA20_SPDIF_USR_DAT_TX_A,
  225. .writeable_reg = tegra20_spdif_wr_rd_reg,
  226. .readable_reg = tegra20_spdif_wr_rd_reg,
  227. .volatile_reg = tegra20_spdif_volatile_reg,
  228. .precious_reg = tegra20_spdif_precious_reg,
  229. .cache_type = REGCACHE_RBTREE,
  230. };
  231. static int tegra20_spdif_platform_probe(struct platform_device *pdev)
  232. {
  233. struct tegra20_spdif *spdif;
  234. struct resource *mem, *memregion, *dmareq;
  235. void __iomem *regs;
  236. int ret;
  237. spdif = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_spdif),
  238. GFP_KERNEL);
  239. if (!spdif) {
  240. dev_err(&pdev->dev, "Can't allocate tegra20_spdif\n");
  241. ret = -ENOMEM;
  242. goto err;
  243. }
  244. dev_set_drvdata(&pdev->dev, spdif);
  245. spdif->clk_spdif_out = clk_get(&pdev->dev, "spdif_out");
  246. if (IS_ERR(spdif->clk_spdif_out)) {
  247. pr_err("Can't retrieve spdif clock\n");
  248. ret = PTR_ERR(spdif->clk_spdif_out);
  249. goto err;
  250. }
  251. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  252. if (!mem) {
  253. dev_err(&pdev->dev, "No memory resource\n");
  254. ret = -ENODEV;
  255. goto err_clk_put;
  256. }
  257. dmareq = platform_get_resource(pdev, IORESOURCE_DMA, 0);
  258. if (!dmareq) {
  259. dev_err(&pdev->dev, "No DMA resource\n");
  260. ret = -ENODEV;
  261. goto err_clk_put;
  262. }
  263. memregion = devm_request_mem_region(&pdev->dev, mem->start,
  264. resource_size(mem), DRV_NAME);
  265. if (!memregion) {
  266. dev_err(&pdev->dev, "Memory region already claimed\n");
  267. ret = -EBUSY;
  268. goto err_clk_put;
  269. }
  270. regs = devm_ioremap(&pdev->dev, mem->start, resource_size(mem));
  271. if (!regs) {
  272. dev_err(&pdev->dev, "ioremap failed\n");
  273. ret = -ENOMEM;
  274. goto err_clk_put;
  275. }
  276. spdif->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
  277. &tegra20_spdif_regmap_config);
  278. if (IS_ERR(spdif->regmap)) {
  279. dev_err(&pdev->dev, "regmap init failed\n");
  280. ret = PTR_ERR(spdif->regmap);
  281. goto err_clk_put;
  282. }
  283. spdif->playback_dma_data.addr = mem->start + TEGRA20_SPDIF_DATA_OUT;
  284. spdif->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  285. spdif->capture_dma_data.maxburst = 4;
  286. spdif->playback_dma_data.slave_id = dmareq->start;
  287. pm_runtime_enable(&pdev->dev);
  288. if (!pm_runtime_enabled(&pdev->dev)) {
  289. ret = tegra20_spdif_runtime_resume(&pdev->dev);
  290. if (ret)
  291. goto err_pm_disable;
  292. }
  293. ret = snd_soc_register_dai(&pdev->dev, &tegra20_spdif_dai);
  294. if (ret) {
  295. dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
  296. ret = -ENOMEM;
  297. goto err_suspend;
  298. }
  299. ret = tegra_pcm_platform_register(&pdev->dev);
  300. if (ret) {
  301. dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
  302. goto err_unregister_dai;
  303. }
  304. return 0;
  305. err_unregister_dai:
  306. snd_soc_unregister_dai(&pdev->dev);
  307. err_suspend:
  308. if (!pm_runtime_status_suspended(&pdev->dev))
  309. tegra20_spdif_runtime_suspend(&pdev->dev);
  310. err_pm_disable:
  311. pm_runtime_disable(&pdev->dev);
  312. err_clk_put:
  313. clk_put(spdif->clk_spdif_out);
  314. err:
  315. return ret;
  316. }
  317. static int tegra20_spdif_platform_remove(struct platform_device *pdev)
  318. {
  319. struct tegra20_spdif *spdif = dev_get_drvdata(&pdev->dev);
  320. pm_runtime_disable(&pdev->dev);
  321. if (!pm_runtime_status_suspended(&pdev->dev))
  322. tegra20_spdif_runtime_suspend(&pdev->dev);
  323. tegra_pcm_platform_unregister(&pdev->dev);
  324. snd_soc_unregister_dai(&pdev->dev);
  325. clk_put(spdif->clk_spdif_out);
  326. return 0;
  327. }
  328. static const struct dev_pm_ops tegra20_spdif_pm_ops = {
  329. SET_RUNTIME_PM_OPS(tegra20_spdif_runtime_suspend,
  330. tegra20_spdif_runtime_resume, NULL)
  331. };
  332. static struct platform_driver tegra20_spdif_driver = {
  333. .driver = {
  334. .name = DRV_NAME,
  335. .owner = THIS_MODULE,
  336. .pm = &tegra20_spdif_pm_ops,
  337. },
  338. .probe = tegra20_spdif_platform_probe,
  339. .remove = tegra20_spdif_platform_remove,
  340. };
  341. module_platform_driver(tegra20_spdif_driver);
  342. MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
  343. MODULE_DESCRIPTION("Tegra20 SPDIF ASoC driver");
  344. MODULE_LICENSE("GPL");
  345. MODULE_ALIAS("platform:" DRV_NAME);