be_cmds.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766
  1. /*
  2. * Copyright (C) 2005 - 2010 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  24. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  25. wmb();
  26. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  27. }
  28. /* To check if valid bit is set, check the entire word as we don't know
  29. * the endianness of the data (old entry is host endian while a new entry is
  30. * little endian) */
  31. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  32. {
  33. if (compl->flags != 0) {
  34. compl->flags = le32_to_cpu(compl->flags);
  35. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  36. return true;
  37. } else {
  38. return false;
  39. }
  40. }
  41. /* Need to reset the entire word that houses the valid bit */
  42. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  43. {
  44. compl->flags = 0;
  45. }
  46. static int be_mcc_compl_process(struct be_adapter *adapter,
  47. struct be_mcc_compl *compl)
  48. {
  49. u16 compl_status, extd_status;
  50. /* Just swap the status to host endian; mcc tag is opaquely copied
  51. * from mcc_wrb */
  52. be_dws_le_to_cpu(compl, 4);
  53. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  54. CQE_STATUS_COMPL_MASK;
  55. if ((compl->tag0 == OPCODE_COMMON_WRITE_FLASHROM) &&
  56. (compl->tag1 == CMD_SUBSYSTEM_COMMON)) {
  57. adapter->flash_status = compl_status;
  58. complete(&adapter->flash_compl);
  59. }
  60. if (compl_status == MCC_STATUS_SUCCESS) {
  61. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  62. struct be_cmd_resp_get_stats *resp =
  63. adapter->stats.cmd.va;
  64. be_dws_le_to_cpu(&resp->hw_stats,
  65. sizeof(resp->hw_stats));
  66. netdev_stats_update(adapter);
  67. }
  68. } else if ((compl_status != MCC_STATUS_NOT_SUPPORTED) &&
  69. (compl->tag0 != OPCODE_COMMON_NTWK_MAC_QUERY)) {
  70. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  71. CQE_STATUS_EXTD_MASK;
  72. dev_warn(&adapter->pdev->dev,
  73. "Error in cmd completion - opcode %d, compl %d, extd %d\n",
  74. compl->tag0, compl_status, extd_status);
  75. }
  76. return compl_status;
  77. }
  78. /* Link state evt is a string of bytes; no need for endian swapping */
  79. static void be_async_link_state_process(struct be_adapter *adapter,
  80. struct be_async_event_link_state *evt)
  81. {
  82. be_link_status_update(adapter,
  83. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  84. }
  85. static inline bool is_link_state_evt(u32 trailer)
  86. {
  87. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  88. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  89. ASYNC_EVENT_CODE_LINK_STATE);
  90. }
  91. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  92. {
  93. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  94. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  95. if (be_mcc_compl_is_new(compl)) {
  96. queue_tail_inc(mcc_cq);
  97. return compl;
  98. }
  99. return NULL;
  100. }
  101. void be_async_mcc_enable(struct be_adapter *adapter)
  102. {
  103. spin_lock_bh(&adapter->mcc_cq_lock);
  104. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  105. adapter->mcc_obj.rearm_cq = true;
  106. spin_unlock_bh(&adapter->mcc_cq_lock);
  107. }
  108. void be_async_mcc_disable(struct be_adapter *adapter)
  109. {
  110. adapter->mcc_obj.rearm_cq = false;
  111. }
  112. int be_process_mcc(struct be_adapter *adapter, int *status)
  113. {
  114. struct be_mcc_compl *compl;
  115. int num = 0;
  116. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  117. spin_lock_bh(&adapter->mcc_cq_lock);
  118. while ((compl = be_mcc_compl_get(adapter))) {
  119. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  120. /* Interpret flags as an async trailer */
  121. BUG_ON(!is_link_state_evt(compl->flags));
  122. /* Interpret compl as a async link evt */
  123. be_async_link_state_process(adapter,
  124. (struct be_async_event_link_state *) compl);
  125. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  126. *status = be_mcc_compl_process(adapter, compl);
  127. atomic_dec(&mcc_obj->q.used);
  128. }
  129. be_mcc_compl_use(compl);
  130. num++;
  131. }
  132. spin_unlock_bh(&adapter->mcc_cq_lock);
  133. return num;
  134. }
  135. /* Wait till no more pending mcc requests are present */
  136. static int be_mcc_wait_compl(struct be_adapter *adapter)
  137. {
  138. #define mcc_timeout 120000 /* 12s timeout */
  139. int i, num, status = 0;
  140. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  141. for (i = 0; i < mcc_timeout; i++) {
  142. num = be_process_mcc(adapter, &status);
  143. if (num)
  144. be_cq_notify(adapter, mcc_obj->cq.id,
  145. mcc_obj->rearm_cq, num);
  146. if (atomic_read(&mcc_obj->q.used) == 0)
  147. break;
  148. udelay(100);
  149. }
  150. if (i == mcc_timeout) {
  151. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  152. return -1;
  153. }
  154. return status;
  155. }
  156. /* Notify MCC requests and wait for completion */
  157. static int be_mcc_notify_wait(struct be_adapter *adapter)
  158. {
  159. be_mcc_notify(adapter);
  160. return be_mcc_wait_compl(adapter);
  161. }
  162. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  163. {
  164. int msecs = 0;
  165. u32 ready;
  166. do {
  167. ready = ioread32(db);
  168. if (ready == 0xffffffff) {
  169. dev_err(&adapter->pdev->dev,
  170. "pci slot disconnected\n");
  171. return -1;
  172. }
  173. ready &= MPU_MAILBOX_DB_RDY_MASK;
  174. if (ready)
  175. break;
  176. if (msecs > 4000) {
  177. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  178. return -1;
  179. }
  180. set_current_state(TASK_INTERRUPTIBLE);
  181. schedule_timeout(msecs_to_jiffies(1));
  182. msecs++;
  183. } while (true);
  184. return 0;
  185. }
  186. /*
  187. * Insert the mailbox address into the doorbell in two steps
  188. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  189. */
  190. static int be_mbox_notify_wait(struct be_adapter *adapter)
  191. {
  192. int status;
  193. u32 val = 0;
  194. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  195. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  196. struct be_mcc_mailbox *mbox = mbox_mem->va;
  197. struct be_mcc_compl *compl = &mbox->compl;
  198. /* wait for ready to be set */
  199. status = be_mbox_db_ready_wait(adapter, db);
  200. if (status != 0)
  201. return status;
  202. val |= MPU_MAILBOX_DB_HI_MASK;
  203. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  204. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  205. iowrite32(val, db);
  206. /* wait for ready to be set */
  207. status = be_mbox_db_ready_wait(adapter, db);
  208. if (status != 0)
  209. return status;
  210. val = 0;
  211. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  212. val |= (u32)(mbox_mem->dma >> 4) << 2;
  213. iowrite32(val, db);
  214. status = be_mbox_db_ready_wait(adapter, db);
  215. if (status != 0)
  216. return status;
  217. /* A cq entry has been made now */
  218. if (be_mcc_compl_is_new(compl)) {
  219. status = be_mcc_compl_process(adapter, &mbox->compl);
  220. be_mcc_compl_use(compl);
  221. if (status)
  222. return status;
  223. } else {
  224. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  225. return -1;
  226. }
  227. return 0;
  228. }
  229. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  230. {
  231. u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  232. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  233. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  234. return -1;
  235. else
  236. return 0;
  237. }
  238. int be_cmd_POST(struct be_adapter *adapter)
  239. {
  240. u16 stage;
  241. int status, timeout = 0;
  242. do {
  243. status = be_POST_stage_get(adapter, &stage);
  244. if (status) {
  245. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  246. stage);
  247. return -1;
  248. } else if (stage != POST_STAGE_ARMFW_RDY) {
  249. set_current_state(TASK_INTERRUPTIBLE);
  250. schedule_timeout(2 * HZ);
  251. timeout += 2;
  252. } else {
  253. return 0;
  254. }
  255. } while (timeout < 40);
  256. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  257. return -1;
  258. }
  259. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  260. {
  261. return wrb->payload.embedded_payload;
  262. }
  263. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  264. {
  265. return &wrb->payload.sgl[0];
  266. }
  267. /* Don't touch the hdr after it's prepared */
  268. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  269. bool embedded, u8 sge_cnt, u32 opcode)
  270. {
  271. if (embedded)
  272. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  273. else
  274. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  275. MCC_WRB_SGE_CNT_SHIFT;
  276. wrb->payload_length = payload_len;
  277. wrb->tag0 = opcode;
  278. be_dws_cpu_to_le(wrb, 8);
  279. }
  280. /* Don't touch the hdr after it's prepared */
  281. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  282. u8 subsystem, u8 opcode, int cmd_len)
  283. {
  284. req_hdr->opcode = opcode;
  285. req_hdr->subsystem = subsystem;
  286. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  287. req_hdr->version = 0;
  288. }
  289. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  290. struct be_dma_mem *mem)
  291. {
  292. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  293. u64 dma = (u64)mem->dma;
  294. for (i = 0; i < buf_pages; i++) {
  295. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  296. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  297. dma += PAGE_SIZE_4K;
  298. }
  299. }
  300. /* Converts interrupt delay in microseconds to multiplier value */
  301. static u32 eq_delay_to_mult(u32 usec_delay)
  302. {
  303. #define MAX_INTR_RATE 651042
  304. const u32 round = 10;
  305. u32 multiplier;
  306. if (usec_delay == 0)
  307. multiplier = 0;
  308. else {
  309. u32 interrupt_rate = 1000000 / usec_delay;
  310. /* Max delay, corresponding to the lowest interrupt rate */
  311. if (interrupt_rate == 0)
  312. multiplier = 1023;
  313. else {
  314. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  315. multiplier /= interrupt_rate;
  316. /* Round the multiplier to the closest value.*/
  317. multiplier = (multiplier + round/2) / round;
  318. multiplier = min(multiplier, (u32)1023);
  319. }
  320. }
  321. return multiplier;
  322. }
  323. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  324. {
  325. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  326. struct be_mcc_wrb *wrb
  327. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  328. memset(wrb, 0, sizeof(*wrb));
  329. return wrb;
  330. }
  331. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  332. {
  333. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  334. struct be_mcc_wrb *wrb;
  335. if (atomic_read(&mccq->used) >= mccq->len) {
  336. dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
  337. return NULL;
  338. }
  339. wrb = queue_head_node(mccq);
  340. queue_head_inc(mccq);
  341. atomic_inc(&mccq->used);
  342. memset(wrb, 0, sizeof(*wrb));
  343. return wrb;
  344. }
  345. /* Tell fw we're about to start firing cmds by writing a
  346. * special pattern across the wrb hdr; uses mbox
  347. */
  348. int be_cmd_fw_init(struct be_adapter *adapter)
  349. {
  350. u8 *wrb;
  351. int status;
  352. spin_lock(&adapter->mbox_lock);
  353. wrb = (u8 *)wrb_from_mbox(adapter);
  354. *wrb++ = 0xFF;
  355. *wrb++ = 0x12;
  356. *wrb++ = 0x34;
  357. *wrb++ = 0xFF;
  358. *wrb++ = 0xFF;
  359. *wrb++ = 0x56;
  360. *wrb++ = 0x78;
  361. *wrb = 0xFF;
  362. status = be_mbox_notify_wait(adapter);
  363. spin_unlock(&adapter->mbox_lock);
  364. return status;
  365. }
  366. /* Tell fw we're done with firing cmds by writing a
  367. * special pattern across the wrb hdr; uses mbox
  368. */
  369. int be_cmd_fw_clean(struct be_adapter *adapter)
  370. {
  371. u8 *wrb;
  372. int status;
  373. if (adapter->eeh_err)
  374. return -EIO;
  375. spin_lock(&adapter->mbox_lock);
  376. wrb = (u8 *)wrb_from_mbox(adapter);
  377. *wrb++ = 0xFF;
  378. *wrb++ = 0xAA;
  379. *wrb++ = 0xBB;
  380. *wrb++ = 0xFF;
  381. *wrb++ = 0xFF;
  382. *wrb++ = 0xCC;
  383. *wrb++ = 0xDD;
  384. *wrb = 0xFF;
  385. status = be_mbox_notify_wait(adapter);
  386. spin_unlock(&adapter->mbox_lock);
  387. return status;
  388. }
  389. int be_cmd_eq_create(struct be_adapter *adapter,
  390. struct be_queue_info *eq, int eq_delay)
  391. {
  392. struct be_mcc_wrb *wrb;
  393. struct be_cmd_req_eq_create *req;
  394. struct be_dma_mem *q_mem = &eq->dma_mem;
  395. int status;
  396. spin_lock(&adapter->mbox_lock);
  397. wrb = wrb_from_mbox(adapter);
  398. req = embedded_payload(wrb);
  399. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_COMMON_EQ_CREATE);
  400. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  401. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  402. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  403. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  404. /* 4byte eqe*/
  405. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  406. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  407. __ilog2_u32(eq->len/256));
  408. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  409. eq_delay_to_mult(eq_delay));
  410. be_dws_cpu_to_le(req->context, sizeof(req->context));
  411. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  412. status = be_mbox_notify_wait(adapter);
  413. if (!status) {
  414. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  415. eq->id = le16_to_cpu(resp->eq_id);
  416. eq->created = true;
  417. }
  418. spin_unlock(&adapter->mbox_lock);
  419. return status;
  420. }
  421. /* Uses mbox */
  422. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  423. u8 type, bool permanent, u32 if_handle)
  424. {
  425. struct be_mcc_wrb *wrb;
  426. struct be_cmd_req_mac_query *req;
  427. int status;
  428. spin_lock(&adapter->mbox_lock);
  429. wrb = wrb_from_mbox(adapter);
  430. req = embedded_payload(wrb);
  431. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  432. OPCODE_COMMON_NTWK_MAC_QUERY);
  433. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  434. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  435. req->type = type;
  436. if (permanent) {
  437. req->permanent = 1;
  438. } else {
  439. req->if_id = cpu_to_le16((u16) if_handle);
  440. req->permanent = 0;
  441. }
  442. status = be_mbox_notify_wait(adapter);
  443. if (!status) {
  444. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  445. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  446. }
  447. spin_unlock(&adapter->mbox_lock);
  448. return status;
  449. }
  450. /* Uses synchronous MCCQ */
  451. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  452. u32 if_id, u32 *pmac_id)
  453. {
  454. struct be_mcc_wrb *wrb;
  455. struct be_cmd_req_pmac_add *req;
  456. int status;
  457. spin_lock_bh(&adapter->mcc_lock);
  458. wrb = wrb_from_mccq(adapter);
  459. if (!wrb) {
  460. status = -EBUSY;
  461. goto err;
  462. }
  463. req = embedded_payload(wrb);
  464. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  465. OPCODE_COMMON_NTWK_PMAC_ADD);
  466. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  467. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  468. req->if_id = cpu_to_le32(if_id);
  469. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  470. status = be_mcc_notify_wait(adapter);
  471. if (!status) {
  472. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  473. *pmac_id = le32_to_cpu(resp->pmac_id);
  474. }
  475. err:
  476. spin_unlock_bh(&adapter->mcc_lock);
  477. return status;
  478. }
  479. /* Uses synchronous MCCQ */
  480. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
  481. {
  482. struct be_mcc_wrb *wrb;
  483. struct be_cmd_req_pmac_del *req;
  484. int status;
  485. spin_lock_bh(&adapter->mcc_lock);
  486. wrb = wrb_from_mccq(adapter);
  487. if (!wrb) {
  488. status = -EBUSY;
  489. goto err;
  490. }
  491. req = embedded_payload(wrb);
  492. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  493. OPCODE_COMMON_NTWK_PMAC_DEL);
  494. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  495. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  496. req->if_id = cpu_to_le32(if_id);
  497. req->pmac_id = cpu_to_le32(pmac_id);
  498. status = be_mcc_notify_wait(adapter);
  499. err:
  500. spin_unlock_bh(&adapter->mcc_lock);
  501. return status;
  502. }
  503. /* Uses Mbox */
  504. int be_cmd_cq_create(struct be_adapter *adapter,
  505. struct be_queue_info *cq, struct be_queue_info *eq,
  506. bool sol_evts, bool no_delay, int coalesce_wm)
  507. {
  508. struct be_mcc_wrb *wrb;
  509. struct be_cmd_req_cq_create *req;
  510. struct be_dma_mem *q_mem = &cq->dma_mem;
  511. void *ctxt;
  512. int status;
  513. spin_lock(&adapter->mbox_lock);
  514. wrb = wrb_from_mbox(adapter);
  515. req = embedded_payload(wrb);
  516. ctxt = &req->context;
  517. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  518. OPCODE_COMMON_CQ_CREATE);
  519. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  520. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  521. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  522. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  523. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  524. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  525. __ilog2_u32(cq->len/256));
  526. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  527. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  528. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  529. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  530. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  531. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  532. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  533. status = be_mbox_notify_wait(adapter);
  534. if (!status) {
  535. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  536. cq->id = le16_to_cpu(resp->cq_id);
  537. cq->created = true;
  538. }
  539. spin_unlock(&adapter->mbox_lock);
  540. return status;
  541. }
  542. static u32 be_encoded_q_len(int q_len)
  543. {
  544. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  545. if (len_encoded == 16)
  546. len_encoded = 0;
  547. return len_encoded;
  548. }
  549. int be_cmd_mccq_create(struct be_adapter *adapter,
  550. struct be_queue_info *mccq,
  551. struct be_queue_info *cq)
  552. {
  553. struct be_mcc_wrb *wrb;
  554. struct be_cmd_req_mcc_create *req;
  555. struct be_dma_mem *q_mem = &mccq->dma_mem;
  556. void *ctxt;
  557. int status;
  558. spin_lock(&adapter->mbox_lock);
  559. wrb = wrb_from_mbox(adapter);
  560. req = embedded_payload(wrb);
  561. ctxt = &req->context;
  562. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  563. OPCODE_COMMON_MCC_CREATE);
  564. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  565. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  566. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  567. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  568. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  569. be_encoded_q_len(mccq->len));
  570. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  571. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  572. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  573. status = be_mbox_notify_wait(adapter);
  574. if (!status) {
  575. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  576. mccq->id = le16_to_cpu(resp->id);
  577. mccq->created = true;
  578. }
  579. spin_unlock(&adapter->mbox_lock);
  580. return status;
  581. }
  582. int be_cmd_txq_create(struct be_adapter *adapter,
  583. struct be_queue_info *txq,
  584. struct be_queue_info *cq)
  585. {
  586. struct be_mcc_wrb *wrb;
  587. struct be_cmd_req_eth_tx_create *req;
  588. struct be_dma_mem *q_mem = &txq->dma_mem;
  589. void *ctxt;
  590. int status;
  591. spin_lock(&adapter->mbox_lock);
  592. wrb = wrb_from_mbox(adapter);
  593. req = embedded_payload(wrb);
  594. ctxt = &req->context;
  595. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  596. OPCODE_ETH_TX_CREATE);
  597. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  598. sizeof(*req));
  599. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  600. req->ulp_num = BE_ULP1_NUM;
  601. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  602. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  603. be_encoded_q_len(txq->len));
  604. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  605. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  606. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  607. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  608. status = be_mbox_notify_wait(adapter);
  609. if (!status) {
  610. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  611. txq->id = le16_to_cpu(resp->cid);
  612. txq->created = true;
  613. }
  614. spin_unlock(&adapter->mbox_lock);
  615. return status;
  616. }
  617. /* Uses mbox */
  618. int be_cmd_rxq_create(struct be_adapter *adapter,
  619. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  620. u16 max_frame_size, u32 if_id, u32 rss)
  621. {
  622. struct be_mcc_wrb *wrb;
  623. struct be_cmd_req_eth_rx_create *req;
  624. struct be_dma_mem *q_mem = &rxq->dma_mem;
  625. int status;
  626. spin_lock(&adapter->mbox_lock);
  627. wrb = wrb_from_mbox(adapter);
  628. req = embedded_payload(wrb);
  629. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  630. OPCODE_ETH_RX_CREATE);
  631. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  632. sizeof(*req));
  633. req->cq_id = cpu_to_le16(cq_id);
  634. req->frag_size = fls(frag_size) - 1;
  635. req->num_pages = 2;
  636. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  637. req->interface_id = cpu_to_le32(if_id);
  638. req->max_frame_size = cpu_to_le16(max_frame_size);
  639. req->rss_queue = cpu_to_le32(rss);
  640. status = be_mbox_notify_wait(adapter);
  641. if (!status) {
  642. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  643. rxq->id = le16_to_cpu(resp->id);
  644. rxq->created = true;
  645. }
  646. spin_unlock(&adapter->mbox_lock);
  647. return status;
  648. }
  649. /* Generic destroyer function for all types of queues
  650. * Uses Mbox
  651. */
  652. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  653. int queue_type)
  654. {
  655. struct be_mcc_wrb *wrb;
  656. struct be_cmd_req_q_destroy *req;
  657. u8 subsys = 0, opcode = 0;
  658. int status;
  659. if (adapter->eeh_err)
  660. return -EIO;
  661. spin_lock(&adapter->mbox_lock);
  662. wrb = wrb_from_mbox(adapter);
  663. req = embedded_payload(wrb);
  664. switch (queue_type) {
  665. case QTYPE_EQ:
  666. subsys = CMD_SUBSYSTEM_COMMON;
  667. opcode = OPCODE_COMMON_EQ_DESTROY;
  668. break;
  669. case QTYPE_CQ:
  670. subsys = CMD_SUBSYSTEM_COMMON;
  671. opcode = OPCODE_COMMON_CQ_DESTROY;
  672. break;
  673. case QTYPE_TXQ:
  674. subsys = CMD_SUBSYSTEM_ETH;
  675. opcode = OPCODE_ETH_TX_DESTROY;
  676. break;
  677. case QTYPE_RXQ:
  678. subsys = CMD_SUBSYSTEM_ETH;
  679. opcode = OPCODE_ETH_RX_DESTROY;
  680. break;
  681. case QTYPE_MCCQ:
  682. subsys = CMD_SUBSYSTEM_COMMON;
  683. opcode = OPCODE_COMMON_MCC_DESTROY;
  684. break;
  685. default:
  686. BUG();
  687. }
  688. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, opcode);
  689. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  690. req->id = cpu_to_le16(q->id);
  691. status = be_mbox_notify_wait(adapter);
  692. spin_unlock(&adapter->mbox_lock);
  693. return status;
  694. }
  695. /* Create an rx filtering policy configuration on an i/f
  696. * Uses mbox
  697. */
  698. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  699. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id,
  700. u32 domain)
  701. {
  702. struct be_mcc_wrb *wrb;
  703. struct be_cmd_req_if_create *req;
  704. int status;
  705. spin_lock(&adapter->mbox_lock);
  706. wrb = wrb_from_mbox(adapter);
  707. req = embedded_payload(wrb);
  708. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  709. OPCODE_COMMON_NTWK_INTERFACE_CREATE);
  710. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  711. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  712. req->hdr.domain = domain;
  713. req->capability_flags = cpu_to_le32(cap_flags);
  714. req->enable_flags = cpu_to_le32(en_flags);
  715. req->pmac_invalid = pmac_invalid;
  716. if (!pmac_invalid)
  717. memcpy(req->mac_addr, mac, ETH_ALEN);
  718. status = be_mbox_notify_wait(adapter);
  719. if (!status) {
  720. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  721. *if_handle = le32_to_cpu(resp->interface_id);
  722. if (!pmac_invalid)
  723. *pmac_id = le32_to_cpu(resp->pmac_id);
  724. }
  725. spin_unlock(&adapter->mbox_lock);
  726. return status;
  727. }
  728. /* Uses mbox */
  729. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
  730. {
  731. struct be_mcc_wrb *wrb;
  732. struct be_cmd_req_if_destroy *req;
  733. int status;
  734. if (adapter->eeh_err)
  735. return -EIO;
  736. spin_lock(&adapter->mbox_lock);
  737. wrb = wrb_from_mbox(adapter);
  738. req = embedded_payload(wrb);
  739. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  740. OPCODE_COMMON_NTWK_INTERFACE_DESTROY);
  741. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  742. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  743. req->interface_id = cpu_to_le32(interface_id);
  744. status = be_mbox_notify_wait(adapter);
  745. spin_unlock(&adapter->mbox_lock);
  746. return status;
  747. }
  748. /* Get stats is a non embedded command: the request is not embedded inside
  749. * WRB but is a separate dma memory block
  750. * Uses asynchronous MCC
  751. */
  752. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  753. {
  754. struct be_mcc_wrb *wrb;
  755. struct be_cmd_req_get_stats *req;
  756. struct be_sge *sge;
  757. int status = 0;
  758. spin_lock_bh(&adapter->mcc_lock);
  759. wrb = wrb_from_mccq(adapter);
  760. if (!wrb) {
  761. status = -EBUSY;
  762. goto err;
  763. }
  764. req = nonemb_cmd->va;
  765. sge = nonembedded_sgl(wrb);
  766. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  767. OPCODE_ETH_GET_STATISTICS);
  768. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  769. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  770. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  771. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  772. sge->len = cpu_to_le32(nonemb_cmd->size);
  773. be_mcc_notify(adapter);
  774. err:
  775. spin_unlock_bh(&adapter->mcc_lock);
  776. return status;
  777. }
  778. /* Uses synchronous mcc */
  779. int be_cmd_link_status_query(struct be_adapter *adapter,
  780. bool *link_up, u8 *mac_speed, u16 *link_speed)
  781. {
  782. struct be_mcc_wrb *wrb;
  783. struct be_cmd_req_link_status *req;
  784. int status;
  785. spin_lock_bh(&adapter->mcc_lock);
  786. wrb = wrb_from_mccq(adapter);
  787. if (!wrb) {
  788. status = -EBUSY;
  789. goto err;
  790. }
  791. req = embedded_payload(wrb);
  792. *link_up = false;
  793. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  794. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY);
  795. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  796. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  797. status = be_mcc_notify_wait(adapter);
  798. if (!status) {
  799. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  800. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  801. *link_up = true;
  802. *link_speed = le16_to_cpu(resp->link_speed);
  803. *mac_speed = resp->mac_speed;
  804. }
  805. }
  806. err:
  807. spin_unlock_bh(&adapter->mcc_lock);
  808. return status;
  809. }
  810. /* Uses Mbox */
  811. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  812. {
  813. struct be_mcc_wrb *wrb;
  814. struct be_cmd_req_get_fw_version *req;
  815. int status;
  816. spin_lock(&adapter->mbox_lock);
  817. wrb = wrb_from_mbox(adapter);
  818. req = embedded_payload(wrb);
  819. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  820. OPCODE_COMMON_GET_FW_VERSION);
  821. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  822. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  823. status = be_mbox_notify_wait(adapter);
  824. if (!status) {
  825. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  826. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  827. }
  828. spin_unlock(&adapter->mbox_lock);
  829. return status;
  830. }
  831. /* set the EQ delay interval of an EQ to specified value
  832. * Uses async mcc
  833. */
  834. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  835. {
  836. struct be_mcc_wrb *wrb;
  837. struct be_cmd_req_modify_eq_delay *req;
  838. int status = 0;
  839. spin_lock_bh(&adapter->mcc_lock);
  840. wrb = wrb_from_mccq(adapter);
  841. if (!wrb) {
  842. status = -EBUSY;
  843. goto err;
  844. }
  845. req = embedded_payload(wrb);
  846. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  847. OPCODE_COMMON_MODIFY_EQ_DELAY);
  848. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  849. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  850. req->num_eq = cpu_to_le32(1);
  851. req->delay[0].eq_id = cpu_to_le32(eq_id);
  852. req->delay[0].phase = 0;
  853. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  854. be_mcc_notify(adapter);
  855. err:
  856. spin_unlock_bh(&adapter->mcc_lock);
  857. return status;
  858. }
  859. /* Uses sycnhronous mcc */
  860. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  861. u32 num, bool untagged, bool promiscuous)
  862. {
  863. struct be_mcc_wrb *wrb;
  864. struct be_cmd_req_vlan_config *req;
  865. int status;
  866. spin_lock_bh(&adapter->mcc_lock);
  867. wrb = wrb_from_mccq(adapter);
  868. if (!wrb) {
  869. status = -EBUSY;
  870. goto err;
  871. }
  872. req = embedded_payload(wrb);
  873. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  874. OPCODE_COMMON_NTWK_VLAN_CONFIG);
  875. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  876. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  877. req->interface_id = if_id;
  878. req->promiscuous = promiscuous;
  879. req->untagged = untagged;
  880. req->num_vlan = num;
  881. if (!promiscuous) {
  882. memcpy(req->normal_vlan, vtag_array,
  883. req->num_vlan * sizeof(vtag_array[0]));
  884. }
  885. status = be_mcc_notify_wait(adapter);
  886. err:
  887. spin_unlock_bh(&adapter->mcc_lock);
  888. return status;
  889. }
  890. /* Uses MCC for this command as it may be called in BH context
  891. * Uses synchronous mcc
  892. */
  893. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  894. {
  895. struct be_mcc_wrb *wrb;
  896. struct be_cmd_req_promiscuous_config *req;
  897. int status;
  898. spin_lock_bh(&adapter->mcc_lock);
  899. wrb = wrb_from_mccq(adapter);
  900. if (!wrb) {
  901. status = -EBUSY;
  902. goto err;
  903. }
  904. req = embedded_payload(wrb);
  905. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0, OPCODE_ETH_PROMISCUOUS);
  906. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  907. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  908. /* In FW versions X.102.149/X.101.487 and later,
  909. * the port setting associated only with the
  910. * issuing pci function will take effect
  911. */
  912. if (port_num)
  913. req->port1_promiscuous = en;
  914. else
  915. req->port0_promiscuous = en;
  916. status = be_mcc_notify_wait(adapter);
  917. err:
  918. spin_unlock_bh(&adapter->mcc_lock);
  919. return status;
  920. }
  921. /*
  922. * Uses MCC for this command as it may be called in BH context
  923. * (mc == NULL) => multicast promiscous
  924. */
  925. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  926. struct net_device *netdev, struct be_dma_mem *mem)
  927. {
  928. struct be_mcc_wrb *wrb;
  929. struct be_cmd_req_mcast_mac_config *req = mem->va;
  930. struct be_sge *sge;
  931. int status;
  932. spin_lock_bh(&adapter->mcc_lock);
  933. wrb = wrb_from_mccq(adapter);
  934. if (!wrb) {
  935. status = -EBUSY;
  936. goto err;
  937. }
  938. sge = nonembedded_sgl(wrb);
  939. memset(req, 0, sizeof(*req));
  940. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  941. OPCODE_COMMON_NTWK_MULTICAST_SET);
  942. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  943. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  944. sge->len = cpu_to_le32(mem->size);
  945. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  946. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  947. req->interface_id = if_id;
  948. if (netdev) {
  949. int i;
  950. struct netdev_hw_addr *ha;
  951. req->num_mac = cpu_to_le16(netdev_mc_count(netdev));
  952. i = 0;
  953. netdev_for_each_mc_addr(ha, netdev)
  954. memcpy(req->mac[i].byte, ha->addr, ETH_ALEN);
  955. } else {
  956. req->promiscuous = 1;
  957. }
  958. status = be_mcc_notify_wait(adapter);
  959. err:
  960. spin_unlock_bh(&adapter->mcc_lock);
  961. return status;
  962. }
  963. /* Uses synchrounous mcc */
  964. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  965. {
  966. struct be_mcc_wrb *wrb;
  967. struct be_cmd_req_set_flow_control *req;
  968. int status;
  969. spin_lock_bh(&adapter->mcc_lock);
  970. wrb = wrb_from_mccq(adapter);
  971. if (!wrb) {
  972. status = -EBUSY;
  973. goto err;
  974. }
  975. req = embedded_payload(wrb);
  976. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  977. OPCODE_COMMON_SET_FLOW_CONTROL);
  978. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  979. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  980. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  981. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  982. status = be_mcc_notify_wait(adapter);
  983. err:
  984. spin_unlock_bh(&adapter->mcc_lock);
  985. return status;
  986. }
  987. /* Uses sycn mcc */
  988. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  989. {
  990. struct be_mcc_wrb *wrb;
  991. struct be_cmd_req_get_flow_control *req;
  992. int status;
  993. spin_lock_bh(&adapter->mcc_lock);
  994. wrb = wrb_from_mccq(adapter);
  995. if (!wrb) {
  996. status = -EBUSY;
  997. goto err;
  998. }
  999. req = embedded_payload(wrb);
  1000. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1001. OPCODE_COMMON_GET_FLOW_CONTROL);
  1002. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1003. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  1004. status = be_mcc_notify_wait(adapter);
  1005. if (!status) {
  1006. struct be_cmd_resp_get_flow_control *resp =
  1007. embedded_payload(wrb);
  1008. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1009. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1010. }
  1011. err:
  1012. spin_unlock_bh(&adapter->mcc_lock);
  1013. return status;
  1014. }
  1015. /* Uses mbox */
  1016. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *mode)
  1017. {
  1018. struct be_mcc_wrb *wrb;
  1019. struct be_cmd_req_query_fw_cfg *req;
  1020. int status;
  1021. spin_lock(&adapter->mbox_lock);
  1022. wrb = wrb_from_mbox(adapter);
  1023. req = embedded_payload(wrb);
  1024. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1025. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG);
  1026. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1027. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  1028. status = be_mbox_notify_wait(adapter);
  1029. if (!status) {
  1030. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1031. *port_num = le32_to_cpu(resp->phys_port);
  1032. *mode = le32_to_cpu(resp->function_mode);
  1033. }
  1034. spin_unlock(&adapter->mbox_lock);
  1035. return status;
  1036. }
  1037. /* Uses mbox */
  1038. int be_cmd_reset_function(struct be_adapter *adapter)
  1039. {
  1040. struct be_mcc_wrb *wrb;
  1041. struct be_cmd_req_hdr *req;
  1042. int status;
  1043. spin_lock(&adapter->mbox_lock);
  1044. wrb = wrb_from_mbox(adapter);
  1045. req = embedded_payload(wrb);
  1046. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1047. OPCODE_COMMON_FUNCTION_RESET);
  1048. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1049. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  1050. status = be_mbox_notify_wait(adapter);
  1051. spin_unlock(&adapter->mbox_lock);
  1052. return status;
  1053. }
  1054. /* Uses sync mcc */
  1055. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1056. u8 bcn, u8 sts, u8 state)
  1057. {
  1058. struct be_mcc_wrb *wrb;
  1059. struct be_cmd_req_enable_disable_beacon *req;
  1060. int status;
  1061. spin_lock_bh(&adapter->mcc_lock);
  1062. wrb = wrb_from_mccq(adapter);
  1063. if (!wrb) {
  1064. status = -EBUSY;
  1065. goto err;
  1066. }
  1067. req = embedded_payload(wrb);
  1068. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1069. OPCODE_COMMON_ENABLE_DISABLE_BEACON);
  1070. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1071. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  1072. req->port_num = port_num;
  1073. req->beacon_state = state;
  1074. req->beacon_duration = bcn;
  1075. req->status_duration = sts;
  1076. status = be_mcc_notify_wait(adapter);
  1077. err:
  1078. spin_unlock_bh(&adapter->mcc_lock);
  1079. return status;
  1080. }
  1081. /* Uses sync mcc */
  1082. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1083. {
  1084. struct be_mcc_wrb *wrb;
  1085. struct be_cmd_req_get_beacon_state *req;
  1086. int status;
  1087. spin_lock_bh(&adapter->mcc_lock);
  1088. wrb = wrb_from_mccq(adapter);
  1089. if (!wrb) {
  1090. status = -EBUSY;
  1091. goto err;
  1092. }
  1093. req = embedded_payload(wrb);
  1094. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1095. OPCODE_COMMON_GET_BEACON_STATE);
  1096. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1097. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  1098. req->port_num = port_num;
  1099. status = be_mcc_notify_wait(adapter);
  1100. if (!status) {
  1101. struct be_cmd_resp_get_beacon_state *resp =
  1102. embedded_payload(wrb);
  1103. *state = resp->beacon_state;
  1104. }
  1105. err:
  1106. spin_unlock_bh(&adapter->mcc_lock);
  1107. return status;
  1108. }
  1109. /* Uses sync mcc */
  1110. int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
  1111. u8 *connector)
  1112. {
  1113. struct be_mcc_wrb *wrb;
  1114. struct be_cmd_req_port_type *req;
  1115. int status;
  1116. spin_lock_bh(&adapter->mcc_lock);
  1117. wrb = wrb_from_mccq(adapter);
  1118. if (!wrb) {
  1119. status = -EBUSY;
  1120. goto err;
  1121. }
  1122. req = embedded_payload(wrb);
  1123. be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0,
  1124. OPCODE_COMMON_READ_TRANSRECV_DATA);
  1125. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1126. OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));
  1127. req->port = cpu_to_le32(port);
  1128. req->page_num = cpu_to_le32(TR_PAGE_A0);
  1129. status = be_mcc_notify_wait(adapter);
  1130. if (!status) {
  1131. struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
  1132. *connector = resp->data.connector;
  1133. }
  1134. err:
  1135. spin_unlock_bh(&adapter->mcc_lock);
  1136. return status;
  1137. }
  1138. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1139. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1140. {
  1141. struct be_mcc_wrb *wrb;
  1142. struct be_cmd_write_flashrom *req;
  1143. struct be_sge *sge;
  1144. int status;
  1145. spin_lock_bh(&adapter->mcc_lock);
  1146. adapter->flash_status = 0;
  1147. wrb = wrb_from_mccq(adapter);
  1148. if (!wrb) {
  1149. status = -EBUSY;
  1150. goto err_unlock;
  1151. }
  1152. req = cmd->va;
  1153. sge = nonembedded_sgl(wrb);
  1154. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1155. OPCODE_COMMON_WRITE_FLASHROM);
  1156. wrb->tag1 = CMD_SUBSYSTEM_COMMON;
  1157. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1158. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1159. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1160. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1161. sge->len = cpu_to_le32(cmd->size);
  1162. req->params.op_type = cpu_to_le32(flash_type);
  1163. req->params.op_code = cpu_to_le32(flash_opcode);
  1164. req->params.data_buf_size = cpu_to_le32(buf_size);
  1165. be_mcc_notify(adapter);
  1166. spin_unlock_bh(&adapter->mcc_lock);
  1167. if (!wait_for_completion_timeout(&adapter->flash_compl,
  1168. msecs_to_jiffies(12000)))
  1169. status = -1;
  1170. else
  1171. status = adapter->flash_status;
  1172. return status;
  1173. err_unlock:
  1174. spin_unlock_bh(&adapter->mcc_lock);
  1175. return status;
  1176. }
  1177. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  1178. int offset)
  1179. {
  1180. struct be_mcc_wrb *wrb;
  1181. struct be_cmd_write_flashrom *req;
  1182. int status;
  1183. spin_lock_bh(&adapter->mcc_lock);
  1184. wrb = wrb_from_mccq(adapter);
  1185. if (!wrb) {
  1186. status = -EBUSY;
  1187. goto err;
  1188. }
  1189. req = embedded_payload(wrb);
  1190. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0,
  1191. OPCODE_COMMON_READ_FLASHROM);
  1192. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1193. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1194. req->params.op_type = cpu_to_le32(IMG_TYPE_REDBOOT);
  1195. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1196. req->params.offset = cpu_to_le32(offset);
  1197. req->params.data_buf_size = cpu_to_le32(0x4);
  1198. status = be_mcc_notify_wait(adapter);
  1199. if (!status)
  1200. memcpy(flashed_crc, req->params.data_buf, 4);
  1201. err:
  1202. spin_unlock_bh(&adapter->mcc_lock);
  1203. return status;
  1204. }
  1205. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  1206. struct be_dma_mem *nonemb_cmd)
  1207. {
  1208. struct be_mcc_wrb *wrb;
  1209. struct be_cmd_req_acpi_wol_magic_config *req;
  1210. struct be_sge *sge;
  1211. int status;
  1212. spin_lock_bh(&adapter->mcc_lock);
  1213. wrb = wrb_from_mccq(adapter);
  1214. if (!wrb) {
  1215. status = -EBUSY;
  1216. goto err;
  1217. }
  1218. req = nonemb_cmd->va;
  1219. sge = nonembedded_sgl(wrb);
  1220. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1221. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG);
  1222. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1223. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req));
  1224. memcpy(req->magic_mac, mac, ETH_ALEN);
  1225. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1226. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1227. sge->len = cpu_to_le32(nonemb_cmd->size);
  1228. status = be_mcc_notify_wait(adapter);
  1229. err:
  1230. spin_unlock_bh(&adapter->mcc_lock);
  1231. return status;
  1232. }
  1233. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  1234. u8 loopback_type, u8 enable)
  1235. {
  1236. struct be_mcc_wrb *wrb;
  1237. struct be_cmd_req_set_lmode *req;
  1238. int status;
  1239. spin_lock_bh(&adapter->mcc_lock);
  1240. wrb = wrb_from_mccq(adapter);
  1241. if (!wrb) {
  1242. status = -EBUSY;
  1243. goto err;
  1244. }
  1245. req = embedded_payload(wrb);
  1246. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1247. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE);
  1248. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1249. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE,
  1250. sizeof(*req));
  1251. req->src_port = port_num;
  1252. req->dest_port = port_num;
  1253. req->loopback_type = loopback_type;
  1254. req->loopback_state = enable;
  1255. status = be_mcc_notify_wait(adapter);
  1256. err:
  1257. spin_unlock_bh(&adapter->mcc_lock);
  1258. return status;
  1259. }
  1260. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  1261. u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
  1262. {
  1263. struct be_mcc_wrb *wrb;
  1264. struct be_cmd_req_loopback_test *req;
  1265. int status;
  1266. spin_lock_bh(&adapter->mcc_lock);
  1267. wrb = wrb_from_mccq(adapter);
  1268. if (!wrb) {
  1269. status = -EBUSY;
  1270. goto err;
  1271. }
  1272. req = embedded_payload(wrb);
  1273. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1274. OPCODE_LOWLEVEL_LOOPBACK_TEST);
  1275. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1276. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req));
  1277. req->hdr.timeout = cpu_to_le32(4);
  1278. req->pattern = cpu_to_le64(pattern);
  1279. req->src_port = cpu_to_le32(port_num);
  1280. req->dest_port = cpu_to_le32(port_num);
  1281. req->pkt_size = cpu_to_le32(pkt_size);
  1282. req->num_pkts = cpu_to_le32(num_pkts);
  1283. req->loopback_type = cpu_to_le32(loopback_type);
  1284. status = be_mcc_notify_wait(adapter);
  1285. if (!status) {
  1286. struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
  1287. status = le32_to_cpu(resp->status);
  1288. }
  1289. err:
  1290. spin_unlock_bh(&adapter->mcc_lock);
  1291. return status;
  1292. }
  1293. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  1294. u32 byte_cnt, struct be_dma_mem *cmd)
  1295. {
  1296. struct be_mcc_wrb *wrb;
  1297. struct be_cmd_req_ddrdma_test *req;
  1298. struct be_sge *sge;
  1299. int status;
  1300. int i, j = 0;
  1301. spin_lock_bh(&adapter->mcc_lock);
  1302. wrb = wrb_from_mccq(adapter);
  1303. if (!wrb) {
  1304. status = -EBUSY;
  1305. goto err;
  1306. }
  1307. req = cmd->va;
  1308. sge = nonembedded_sgl(wrb);
  1309. be_wrb_hdr_prepare(wrb, cmd->size, false, 1,
  1310. OPCODE_LOWLEVEL_HOST_DDR_DMA);
  1311. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  1312. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size);
  1313. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1314. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1315. sge->len = cpu_to_le32(cmd->size);
  1316. req->pattern = cpu_to_le64(pattern);
  1317. req->byte_count = cpu_to_le32(byte_cnt);
  1318. for (i = 0; i < byte_cnt; i++) {
  1319. req->snd_buff[i] = (u8)(pattern >> (j*8));
  1320. j++;
  1321. if (j > 7)
  1322. j = 0;
  1323. }
  1324. status = be_mcc_notify_wait(adapter);
  1325. if (!status) {
  1326. struct be_cmd_resp_ddrdma_test *resp;
  1327. resp = cmd->va;
  1328. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  1329. resp->snd_err) {
  1330. status = -1;
  1331. }
  1332. }
  1333. err:
  1334. spin_unlock_bh(&adapter->mcc_lock);
  1335. return status;
  1336. }
  1337. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  1338. struct be_dma_mem *nonemb_cmd)
  1339. {
  1340. struct be_mcc_wrb *wrb;
  1341. struct be_cmd_req_seeprom_read *req;
  1342. struct be_sge *sge;
  1343. int status;
  1344. spin_lock_bh(&adapter->mcc_lock);
  1345. wrb = wrb_from_mccq(adapter);
  1346. req = nonemb_cmd->va;
  1347. sge = nonembedded_sgl(wrb);
  1348. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1349. OPCODE_COMMON_SEEPROM_READ);
  1350. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1351. OPCODE_COMMON_SEEPROM_READ, sizeof(*req));
  1352. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  1353. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  1354. sge->len = cpu_to_le32(nonemb_cmd->size);
  1355. status = be_mcc_notify_wait(adapter);
  1356. spin_unlock_bh(&adapter->mcc_lock);
  1357. return status;
  1358. }
  1359. int be_cmd_get_phy_info(struct be_adapter *adapter, struct be_dma_mem *cmd)
  1360. {
  1361. struct be_mcc_wrb *wrb;
  1362. struct be_cmd_req_get_phy_info *req;
  1363. struct be_sge *sge;
  1364. int status;
  1365. spin_lock_bh(&adapter->mcc_lock);
  1366. wrb = wrb_from_mccq(adapter);
  1367. if (!wrb) {
  1368. status = -EBUSY;
  1369. goto err;
  1370. }
  1371. req = cmd->va;
  1372. sge = nonembedded_sgl(wrb);
  1373. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1,
  1374. OPCODE_COMMON_GET_PHY_DETAILS);
  1375. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1376. OPCODE_COMMON_GET_PHY_DETAILS,
  1377. sizeof(*req));
  1378. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1379. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1380. sge->len = cpu_to_le32(cmd->size);
  1381. status = be_mcc_notify_wait(adapter);
  1382. err:
  1383. spin_unlock_bh(&adapter->mcc_lock);
  1384. return status;
  1385. }
  1386. int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  1387. {
  1388. struct be_mcc_wrb *wrb;
  1389. struct be_cmd_req_set_qos *req;
  1390. int status;
  1391. spin_lock_bh(&adapter->mcc_lock);
  1392. wrb = wrb_from_mccq(adapter);
  1393. if (!wrb) {
  1394. status = -EBUSY;
  1395. goto err;
  1396. }
  1397. req = embedded_payload(wrb);
  1398. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0,
  1399. OPCODE_COMMON_SET_QOS);
  1400. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1401. OPCODE_COMMON_SET_QOS, sizeof(*req));
  1402. req->hdr.domain = domain;
  1403. req->valid_bits = BE_QOS_BITS_NIC;
  1404. req->max_bps_nic = bps;
  1405. status = be_mcc_notify_wait(adapter);
  1406. err:
  1407. spin_unlock_bh(&adapter->mcc_lock);
  1408. return status;
  1409. }