omap-mcbsp.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927
  1. /*
  2. * omap-mcbsp.c -- OMAP ALSA SoC DAI driver using McBSP port
  3. *
  4. * Copyright (C) 2008 Nokia Corporation
  5. *
  6. * Contact: Jarkko Nikula <jhnikula@gmail.com>
  7. * Peter Ujfalusi <peter.ujfalusi@nokia.com>
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * version 2 as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  21. * 02110-1301 USA
  22. *
  23. */
  24. #include <linux/init.h>
  25. #include <linux/module.h>
  26. #include <linux/device.h>
  27. #include <sound/core.h>
  28. #include <sound/pcm.h>
  29. #include <sound/pcm_params.h>
  30. #include <sound/initval.h>
  31. #include <sound/soc.h>
  32. #include <plat/control.h>
  33. #include <plat/dma.h>
  34. #include <plat/mcbsp.h>
  35. #include "omap-mcbsp.h"
  36. #include "omap-pcm.h"
  37. #define OMAP_MCBSP_RATES (SNDRV_PCM_RATE_8000_96000)
  38. #define OMAP_MCBSP_SOC_SINGLE_S16_EXT(xname, xmin, xmax, \
  39. xhandler_get, xhandler_put) \
  40. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  41. .info = omap_mcbsp_st_info_volsw, \
  42. .get = xhandler_get, .put = xhandler_put, \
  43. .private_value = (unsigned long) &(struct soc_mixer_control) \
  44. {.min = xmin, .max = xmax} }
  45. struct omap_mcbsp_data {
  46. unsigned int bus_id;
  47. struct omap_mcbsp_reg_cfg regs;
  48. unsigned int fmt;
  49. /*
  50. * Flags indicating is the bus already activated and configured by
  51. * another substream
  52. */
  53. int active;
  54. int configured;
  55. unsigned int in_freq;
  56. int clk_div;
  57. int wlen;
  58. };
  59. static struct omap_mcbsp_data mcbsp_data[NUM_LINKS];
  60. /*
  61. * Stream DMA parameters. DMA request line and port address are set runtime
  62. * since they are different between OMAP1 and later OMAPs
  63. */
  64. static struct omap_pcm_dma_data omap_mcbsp_dai_dma_params[NUM_LINKS][2];
  65. #if defined(CONFIG_ARCH_OMAP15XX) || defined(CONFIG_ARCH_OMAP16XX)
  66. static const int omap1_dma_reqs[][2] = {
  67. { OMAP_DMA_MCBSP1_TX, OMAP_DMA_MCBSP1_RX },
  68. { OMAP_DMA_MCBSP2_TX, OMAP_DMA_MCBSP2_RX },
  69. { OMAP_DMA_MCBSP3_TX, OMAP_DMA_MCBSP3_RX },
  70. };
  71. static const unsigned long omap1_mcbsp_port[][2] = {
  72. { OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  73. OMAP1510_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  74. { OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  75. OMAP1510_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  76. { OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DXR1,
  77. OMAP1510_MCBSP3_BASE + OMAP_MCBSP_REG_DRR1 },
  78. };
  79. #else
  80. static const int omap1_dma_reqs[][2] = {};
  81. static const unsigned long omap1_mcbsp_port[][2] = {};
  82. #endif
  83. #if defined(CONFIG_ARCH_OMAP2) || defined(CONFIG_ARCH_OMAP3)
  84. static const int omap24xx_dma_reqs[][2] = {
  85. { OMAP24XX_DMA_MCBSP1_TX, OMAP24XX_DMA_MCBSP1_RX },
  86. { OMAP24XX_DMA_MCBSP2_TX, OMAP24XX_DMA_MCBSP2_RX },
  87. #if defined(CONFIG_ARCH_OMAP2430) || defined(CONFIG_ARCH_OMAP3)
  88. { OMAP24XX_DMA_MCBSP3_TX, OMAP24XX_DMA_MCBSP3_RX },
  89. { OMAP24XX_DMA_MCBSP4_TX, OMAP24XX_DMA_MCBSP4_RX },
  90. { OMAP24XX_DMA_MCBSP5_TX, OMAP24XX_DMA_MCBSP5_RX },
  91. #endif
  92. };
  93. #else
  94. static const int omap24xx_dma_reqs[][2] = {};
  95. #endif
  96. #if defined(CONFIG_ARCH_OMAP2420)
  97. static const unsigned long omap2420_mcbsp_port[][2] = {
  98. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR1,
  99. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR1 },
  100. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR1,
  101. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR1 },
  102. };
  103. #else
  104. static const unsigned long omap2420_mcbsp_port[][2] = {};
  105. #endif
  106. #if defined(CONFIG_ARCH_OMAP2430)
  107. static const unsigned long omap2430_mcbsp_port[][2] = {
  108. { OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  109. OMAP24XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  110. { OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  111. OMAP24XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  112. { OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  113. OMAP2430_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  114. { OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  115. OMAP2430_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  116. { OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  117. OMAP2430_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  118. };
  119. #else
  120. static const unsigned long omap2430_mcbsp_port[][2] = {};
  121. #endif
  122. #if defined(CONFIG_ARCH_OMAP3)
  123. static const unsigned long omap34xx_mcbsp_port[][2] = {
  124. { OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DXR,
  125. OMAP34XX_MCBSP1_BASE + OMAP_MCBSP_REG_DRR },
  126. { OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DXR,
  127. OMAP34XX_MCBSP2_BASE + OMAP_MCBSP_REG_DRR },
  128. { OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DXR,
  129. OMAP34XX_MCBSP3_BASE + OMAP_MCBSP_REG_DRR },
  130. { OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DXR,
  131. OMAP34XX_MCBSP4_BASE + OMAP_MCBSP_REG_DRR },
  132. { OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DXR,
  133. OMAP34XX_MCBSP5_BASE + OMAP_MCBSP_REG_DRR },
  134. };
  135. #else
  136. static const unsigned long omap34xx_mcbsp_port[][2] = {};
  137. #endif
  138. static void omap_mcbsp_set_threshold(struct snd_pcm_substream *substream)
  139. {
  140. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  141. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  142. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  143. struct omap_pcm_dma_data *dma_data;
  144. int dma_op_mode = omap_mcbsp_get_dma_op_mode(mcbsp_data->bus_id);
  145. int words;
  146. dma_data = snd_soc_dai_get_dma_data(rtd->cpu_dai, substream);
  147. /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
  148. if (dma_op_mode == MCBSP_DMA_MODE_THRESHOLD)
  149. /*
  150. * Configure McBSP threshold based on either:
  151. * packet_size, when the sDMA is in packet mode, or
  152. * based on the period size.
  153. */
  154. if (dma_data->packet_size)
  155. words = dma_data->packet_size;
  156. else
  157. words = snd_pcm_lib_period_bytes(substream) /
  158. (mcbsp_data->wlen / 8);
  159. else
  160. words = 1;
  161. /* Configure McBSP internal buffer usage */
  162. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  163. omap_mcbsp_set_tx_threshold(mcbsp_data->bus_id, words);
  164. else
  165. omap_mcbsp_set_rx_threshold(mcbsp_data->bus_id, words);
  166. }
  167. static int omap_mcbsp_hwrule_min_buffersize(struct snd_pcm_hw_params *params,
  168. struct snd_pcm_hw_rule *rule)
  169. {
  170. struct snd_interval *buffer_size = hw_param_interval(params,
  171. SNDRV_PCM_HW_PARAM_BUFFER_SIZE);
  172. struct snd_interval *channels = hw_param_interval(params,
  173. SNDRV_PCM_HW_PARAM_CHANNELS);
  174. struct omap_mcbsp_data *mcbsp_data = rule->private;
  175. struct snd_interval frames;
  176. int size;
  177. snd_interval_any(&frames);
  178. size = omap_mcbsp_get_fifo_size(mcbsp_data->bus_id);
  179. frames.min = size / channels->min;
  180. frames.integer = 1;
  181. return snd_interval_refine(buffer_size, &frames);
  182. }
  183. static int omap_mcbsp_dai_startup(struct snd_pcm_substream *substream,
  184. struct snd_soc_dai *cpu_dai)
  185. {
  186. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  187. int bus_id = mcbsp_data->bus_id;
  188. int err = 0;
  189. if (!cpu_dai->active)
  190. err = omap_mcbsp_request(bus_id);
  191. /*
  192. * OMAP3 McBSP FIFO is word structured.
  193. * McBSP2 has 1024 + 256 = 1280 word long buffer,
  194. * McBSP1,3,4,5 has 128 word long buffer
  195. * This means that the size of the FIFO depends on the sample format.
  196. * For example on McBSP3:
  197. * 16bit samples: size is 128 * 2 = 256 bytes
  198. * 32bit samples: size is 128 * 4 = 512 bytes
  199. * It is simpler to place constraint for buffer and period based on
  200. * channels.
  201. * McBSP3 as example again (16 or 32 bit samples):
  202. * 1 channel (mono): size is 128 frames (128 words)
  203. * 2 channels (stereo): size is 128 / 2 = 64 frames (2 * 64 words)
  204. * 4 channels: size is 128 / 4 = 32 frames (4 * 32 words)
  205. */
  206. if (cpu_is_omap343x()) {
  207. /*
  208. * Rule for the buffer size. We should not allow
  209. * smaller buffer than the FIFO size to avoid underruns
  210. */
  211. snd_pcm_hw_rule_add(substream->runtime, 0,
  212. SNDRV_PCM_HW_PARAM_CHANNELS,
  213. omap_mcbsp_hwrule_min_buffersize,
  214. mcbsp_data,
  215. SNDRV_PCM_HW_PARAM_BUFFER_SIZE, -1);
  216. /* Make sure, that the period size is always even */
  217. snd_pcm_hw_constraint_step(substream->runtime, 0,
  218. SNDRV_PCM_HW_PARAM_PERIOD_SIZE, 2);
  219. }
  220. return err;
  221. }
  222. static void omap_mcbsp_dai_shutdown(struct snd_pcm_substream *substream,
  223. struct snd_soc_dai *cpu_dai)
  224. {
  225. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  226. if (!cpu_dai->active) {
  227. omap_mcbsp_free(mcbsp_data->bus_id);
  228. mcbsp_data->configured = 0;
  229. }
  230. }
  231. static int omap_mcbsp_dai_trigger(struct snd_pcm_substream *substream, int cmd,
  232. struct snd_soc_dai *cpu_dai)
  233. {
  234. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  235. int err = 0, play = (substream->stream == SNDRV_PCM_STREAM_PLAYBACK);
  236. switch (cmd) {
  237. case SNDRV_PCM_TRIGGER_START:
  238. case SNDRV_PCM_TRIGGER_RESUME:
  239. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  240. mcbsp_data->active++;
  241. omap_mcbsp_start(mcbsp_data->bus_id, play, !play);
  242. break;
  243. case SNDRV_PCM_TRIGGER_STOP:
  244. case SNDRV_PCM_TRIGGER_SUSPEND:
  245. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  246. omap_mcbsp_stop(mcbsp_data->bus_id, play, !play);
  247. mcbsp_data->active--;
  248. break;
  249. default:
  250. err = -EINVAL;
  251. }
  252. return err;
  253. }
  254. static snd_pcm_sframes_t omap_mcbsp_dai_delay(
  255. struct snd_pcm_substream *substream,
  256. struct snd_soc_dai *dai)
  257. {
  258. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  259. struct snd_soc_dai *cpu_dai = rtd->cpu_dai;
  260. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  261. u16 fifo_use;
  262. snd_pcm_sframes_t delay;
  263. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  264. fifo_use = omap_mcbsp_get_tx_delay(mcbsp_data->bus_id);
  265. else
  266. fifo_use = omap_mcbsp_get_rx_delay(mcbsp_data->bus_id);
  267. /*
  268. * Divide the used locations with the channel count to get the
  269. * FIFO usage in samples (don't care about partial samples in the
  270. * buffer).
  271. */
  272. delay = fifo_use / substream->runtime->channels;
  273. return delay;
  274. }
  275. static int omap_mcbsp_dai_hw_params(struct snd_pcm_substream *substream,
  276. struct snd_pcm_hw_params *params,
  277. struct snd_soc_dai *cpu_dai)
  278. {
  279. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  280. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  281. struct omap_pcm_dma_data *dma_data;
  282. int dma, bus_id = mcbsp_data->bus_id;
  283. int wlen, channels, wpf, sync_mode = OMAP_DMA_SYNC_ELEMENT;
  284. int pkt_size = 0;
  285. unsigned long port;
  286. unsigned int format, div, framesize, master;
  287. dma_data = &omap_mcbsp_dai_dma_params[cpu_dai->id][substream->stream];
  288. if (cpu_class_is_omap1()) {
  289. dma = omap1_dma_reqs[bus_id][substream->stream];
  290. port = omap1_mcbsp_port[bus_id][substream->stream];
  291. } else if (cpu_is_omap2420()) {
  292. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  293. port = omap2420_mcbsp_port[bus_id][substream->stream];
  294. } else if (cpu_is_omap2430()) {
  295. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  296. port = omap2430_mcbsp_port[bus_id][substream->stream];
  297. } else if (cpu_is_omap343x()) {
  298. dma = omap24xx_dma_reqs[bus_id][substream->stream];
  299. port = omap34xx_mcbsp_port[bus_id][substream->stream];
  300. } else {
  301. return -ENODEV;
  302. }
  303. switch (params_format(params)) {
  304. case SNDRV_PCM_FORMAT_S16_LE:
  305. dma_data->data_type = OMAP_DMA_DATA_TYPE_S16;
  306. wlen = 16;
  307. break;
  308. case SNDRV_PCM_FORMAT_S32_LE:
  309. dma_data->data_type = OMAP_DMA_DATA_TYPE_S32;
  310. wlen = 32;
  311. break;
  312. default:
  313. return -EINVAL;
  314. }
  315. if (cpu_is_omap343x()) {
  316. dma_data->set_threshold = omap_mcbsp_set_threshold;
  317. /* TODO: Currently, MODE_ELEMENT == MODE_FRAME */
  318. if (omap_mcbsp_get_dma_op_mode(bus_id) ==
  319. MCBSP_DMA_MODE_THRESHOLD) {
  320. int period_words, max_thrsh;
  321. period_words = params_period_bytes(params) / (wlen / 8);
  322. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  323. max_thrsh = omap_mcbsp_get_max_tx_threshold(
  324. mcbsp_data->bus_id);
  325. else
  326. max_thrsh = omap_mcbsp_get_max_rx_threshold(
  327. mcbsp_data->bus_id);
  328. /*
  329. * If the period contains less or equal number of words,
  330. * we are using the original threshold mode setup:
  331. * McBSP threshold = sDMA frame size = period_size
  332. * Otherwise we switch to sDMA packet mode:
  333. * McBSP threshold = sDMA packet size
  334. * sDMA frame size = period size
  335. */
  336. if (period_words > max_thrsh) {
  337. int divider = 0;
  338. /*
  339. * Look for the biggest threshold value, which
  340. * divides the period size evenly.
  341. */
  342. divider = period_words / max_thrsh;
  343. if (period_words % max_thrsh)
  344. divider++;
  345. while (period_words % divider &&
  346. divider < period_words)
  347. divider++;
  348. if (divider == period_words)
  349. return -EINVAL;
  350. pkt_size = period_words / divider;
  351. sync_mode = OMAP_DMA_SYNC_PACKET;
  352. } else {
  353. sync_mode = OMAP_DMA_SYNC_FRAME;
  354. }
  355. }
  356. }
  357. dma_data->name = substream->stream ? "Audio Capture" : "Audio Playback";
  358. dma_data->dma_req = dma;
  359. dma_data->port_addr = port;
  360. dma_data->sync_mode = sync_mode;
  361. dma_data->packet_size = pkt_size;
  362. snd_soc_dai_set_dma_data(cpu_dai, substream, dma_data);
  363. if (mcbsp_data->configured) {
  364. /* McBSP already configured by another stream */
  365. return 0;
  366. }
  367. format = mcbsp_data->fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  368. wpf = channels = params_channels(params);
  369. if (channels == 2 && (format == SND_SOC_DAIFMT_I2S ||
  370. format == SND_SOC_DAIFMT_LEFT_J)) {
  371. /* Use dual-phase frames */
  372. regs->rcr2 |= RPHASE;
  373. regs->xcr2 |= XPHASE;
  374. /* Set 1 word per (McBSP) frame for phase1 and phase2 */
  375. wpf--;
  376. regs->rcr2 |= RFRLEN2(wpf - 1);
  377. regs->xcr2 |= XFRLEN2(wpf - 1);
  378. }
  379. regs->rcr1 |= RFRLEN1(wpf - 1);
  380. regs->xcr1 |= XFRLEN1(wpf - 1);
  381. switch (params_format(params)) {
  382. case SNDRV_PCM_FORMAT_S16_LE:
  383. /* Set word lengths */
  384. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_16);
  385. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_16);
  386. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_16);
  387. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_16);
  388. break;
  389. case SNDRV_PCM_FORMAT_S32_LE:
  390. /* Set word lengths */
  391. regs->rcr2 |= RWDLEN2(OMAP_MCBSP_WORD_32);
  392. regs->rcr1 |= RWDLEN1(OMAP_MCBSP_WORD_32);
  393. regs->xcr2 |= XWDLEN2(OMAP_MCBSP_WORD_32);
  394. regs->xcr1 |= XWDLEN1(OMAP_MCBSP_WORD_32);
  395. break;
  396. default:
  397. /* Unsupported PCM format */
  398. return -EINVAL;
  399. }
  400. /* In McBSP master modes, FRAME (i.e. sample rate) is generated
  401. * by _counting_ BCLKs. Calculate frame size in BCLKs */
  402. master = mcbsp_data->fmt & SND_SOC_DAIFMT_MASTER_MASK;
  403. if (master == SND_SOC_DAIFMT_CBS_CFS) {
  404. div = mcbsp_data->clk_div ? mcbsp_data->clk_div : 1;
  405. framesize = (mcbsp_data->in_freq / div) / params_rate(params);
  406. if (framesize < wlen * channels) {
  407. printk(KERN_ERR "%s: not enough bandwidth for desired rate and "
  408. "channels\n", __func__);
  409. return -EINVAL;
  410. }
  411. } else
  412. framesize = wlen * channels;
  413. /* Set FS period and length in terms of bit clock periods */
  414. switch (format) {
  415. case SND_SOC_DAIFMT_I2S:
  416. case SND_SOC_DAIFMT_LEFT_J:
  417. regs->srgr2 |= FPER(framesize - 1);
  418. regs->srgr1 |= FWID((framesize >> 1) - 1);
  419. break;
  420. case SND_SOC_DAIFMT_DSP_A:
  421. case SND_SOC_DAIFMT_DSP_B:
  422. regs->srgr2 |= FPER(framesize - 1);
  423. regs->srgr1 |= FWID(0);
  424. break;
  425. }
  426. omap_mcbsp_config(bus_id, &mcbsp_data->regs);
  427. mcbsp_data->wlen = wlen;
  428. mcbsp_data->configured = 1;
  429. return 0;
  430. }
  431. /*
  432. * This must be called before _set_clkdiv and _set_sysclk since McBSP register
  433. * cache is initialized here
  434. */
  435. static int omap_mcbsp_dai_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  436. unsigned int fmt)
  437. {
  438. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  439. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  440. unsigned int temp_fmt = fmt;
  441. if (mcbsp_data->configured)
  442. return 0;
  443. mcbsp_data->fmt = fmt;
  444. memset(regs, 0, sizeof(*regs));
  445. /* Generic McBSP register settings */
  446. regs->spcr2 |= XINTM(3) | FREE;
  447. regs->spcr1 |= RINTM(3);
  448. /* RFIG and XFIG are not defined in 34xx */
  449. if (!cpu_is_omap34xx()) {
  450. regs->rcr2 |= RFIG;
  451. regs->xcr2 |= XFIG;
  452. }
  453. if (cpu_is_omap2430() || cpu_is_omap34xx()) {
  454. regs->xccr = DXENDLY(1) | XDMAEN | XDISABLE;
  455. regs->rccr = RFULL_CYCLE | RDMAEN | RDISABLE;
  456. }
  457. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  458. case SND_SOC_DAIFMT_I2S:
  459. /* 1-bit data delay */
  460. regs->rcr2 |= RDATDLY(1);
  461. regs->xcr2 |= XDATDLY(1);
  462. break;
  463. case SND_SOC_DAIFMT_LEFT_J:
  464. /* 0-bit data delay */
  465. regs->rcr2 |= RDATDLY(0);
  466. regs->xcr2 |= XDATDLY(0);
  467. regs->spcr1 |= RJUST(2);
  468. /* Invert FS polarity configuration */
  469. temp_fmt ^= SND_SOC_DAIFMT_NB_IF;
  470. break;
  471. case SND_SOC_DAIFMT_DSP_A:
  472. /* 1-bit data delay */
  473. regs->rcr2 |= RDATDLY(1);
  474. regs->xcr2 |= XDATDLY(1);
  475. /* Invert FS polarity configuration */
  476. temp_fmt ^= SND_SOC_DAIFMT_NB_IF;
  477. break;
  478. case SND_SOC_DAIFMT_DSP_B:
  479. /* 0-bit data delay */
  480. regs->rcr2 |= RDATDLY(0);
  481. regs->xcr2 |= XDATDLY(0);
  482. /* Invert FS polarity configuration */
  483. temp_fmt ^= SND_SOC_DAIFMT_NB_IF;
  484. break;
  485. default:
  486. /* Unsupported data format */
  487. return -EINVAL;
  488. }
  489. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  490. case SND_SOC_DAIFMT_CBS_CFS:
  491. /* McBSP master. Set FS and bit clocks as outputs */
  492. regs->pcr0 |= FSXM | FSRM |
  493. CLKXM | CLKRM;
  494. /* Sample rate generator drives the FS */
  495. regs->srgr2 |= FSGM;
  496. break;
  497. case SND_SOC_DAIFMT_CBM_CFM:
  498. /* McBSP slave */
  499. break;
  500. default:
  501. /* Unsupported master/slave configuration */
  502. return -EINVAL;
  503. }
  504. /* Set bit clock (CLKX/CLKR) and FS polarities */
  505. switch (temp_fmt & SND_SOC_DAIFMT_INV_MASK) {
  506. case SND_SOC_DAIFMT_NB_NF:
  507. /*
  508. * Normal BCLK + FS.
  509. * FS active low. TX data driven on falling edge of bit clock
  510. * and RX data sampled on rising edge of bit clock.
  511. */
  512. regs->pcr0 |= FSXP | FSRP |
  513. CLKXP | CLKRP;
  514. break;
  515. case SND_SOC_DAIFMT_NB_IF:
  516. regs->pcr0 |= CLKXP | CLKRP;
  517. break;
  518. case SND_SOC_DAIFMT_IB_NF:
  519. regs->pcr0 |= FSXP | FSRP;
  520. break;
  521. case SND_SOC_DAIFMT_IB_IF:
  522. break;
  523. default:
  524. return -EINVAL;
  525. }
  526. return 0;
  527. }
  528. static int omap_mcbsp_dai_set_clkdiv(struct snd_soc_dai *cpu_dai,
  529. int div_id, int div)
  530. {
  531. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  532. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  533. if (div_id != OMAP_MCBSP_CLKGDV)
  534. return -ENODEV;
  535. mcbsp_data->clk_div = div;
  536. regs->srgr1 |= CLKGDV(div - 1);
  537. return 0;
  538. }
  539. static int omap_mcbsp_dai_set_clks_src(struct omap_mcbsp_data *mcbsp_data,
  540. int clk_id)
  541. {
  542. int sel_bit;
  543. u16 reg, reg_devconf1 = OMAP243X_CONTROL_DEVCONF1;
  544. if (cpu_class_is_omap1()) {
  545. /* OMAP1's can use only external source clock */
  546. if (unlikely(clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK))
  547. return -EINVAL;
  548. else
  549. return 0;
  550. }
  551. if (cpu_is_omap2420() && mcbsp_data->bus_id > 1)
  552. return -EINVAL;
  553. if (cpu_is_omap343x())
  554. reg_devconf1 = OMAP343X_CONTROL_DEVCONF1;
  555. switch (mcbsp_data->bus_id) {
  556. case 0:
  557. reg = OMAP2_CONTROL_DEVCONF0;
  558. sel_bit = 2;
  559. break;
  560. case 1:
  561. reg = OMAP2_CONTROL_DEVCONF0;
  562. sel_bit = 6;
  563. break;
  564. case 2:
  565. reg = reg_devconf1;
  566. sel_bit = 0;
  567. break;
  568. case 3:
  569. reg = reg_devconf1;
  570. sel_bit = 2;
  571. break;
  572. case 4:
  573. reg = reg_devconf1;
  574. sel_bit = 4;
  575. break;
  576. default:
  577. return -EINVAL;
  578. }
  579. if (clk_id == OMAP_MCBSP_SYSCLK_CLKS_FCLK)
  580. omap_ctrl_writel(omap_ctrl_readl(reg) & ~(1 << sel_bit), reg);
  581. else
  582. omap_ctrl_writel(omap_ctrl_readl(reg) | (1 << sel_bit), reg);
  583. return 0;
  584. }
  585. static int omap_mcbsp_dai_set_rcvr_src(struct omap_mcbsp_data *mcbsp_data,
  586. int clk_id)
  587. {
  588. int sel_bit, set = 0;
  589. u16 reg = OMAP2_CONTROL_DEVCONF0;
  590. if (cpu_class_is_omap1())
  591. return -EINVAL; /* TODO: Can this be implemented for OMAP1? */
  592. if (mcbsp_data->bus_id != 0)
  593. return -EINVAL;
  594. switch (clk_id) {
  595. case OMAP_MCBSP_CLKR_SRC_CLKX:
  596. set = 1;
  597. case OMAP_MCBSP_CLKR_SRC_CLKR:
  598. sel_bit = 3;
  599. break;
  600. case OMAP_MCBSP_FSR_SRC_FSX:
  601. set = 1;
  602. case OMAP_MCBSP_FSR_SRC_FSR:
  603. sel_bit = 4;
  604. break;
  605. default:
  606. return -EINVAL;
  607. }
  608. if (set)
  609. omap_ctrl_writel(omap_ctrl_readl(reg) | (1 << sel_bit), reg);
  610. else
  611. omap_ctrl_writel(omap_ctrl_readl(reg) & ~(1 << sel_bit), reg);
  612. return 0;
  613. }
  614. static int omap_mcbsp_dai_set_dai_sysclk(struct snd_soc_dai *cpu_dai,
  615. int clk_id, unsigned int freq,
  616. int dir)
  617. {
  618. struct omap_mcbsp_data *mcbsp_data = snd_soc_dai_get_drvdata(cpu_dai);
  619. struct omap_mcbsp_reg_cfg *regs = &mcbsp_data->regs;
  620. int err = 0;
  621. mcbsp_data->in_freq = freq;
  622. switch (clk_id) {
  623. case OMAP_MCBSP_SYSCLK_CLK:
  624. regs->srgr2 |= CLKSM;
  625. break;
  626. case OMAP_MCBSP_SYSCLK_CLKS_FCLK:
  627. case OMAP_MCBSP_SYSCLK_CLKS_EXT:
  628. err = omap_mcbsp_dai_set_clks_src(mcbsp_data, clk_id);
  629. break;
  630. case OMAP_MCBSP_SYSCLK_CLKX_EXT:
  631. regs->srgr2 |= CLKSM;
  632. case OMAP_MCBSP_SYSCLK_CLKR_EXT:
  633. regs->pcr0 |= SCLKME;
  634. break;
  635. case OMAP_MCBSP_CLKR_SRC_CLKR:
  636. case OMAP_MCBSP_CLKR_SRC_CLKX:
  637. case OMAP_MCBSP_FSR_SRC_FSR:
  638. case OMAP_MCBSP_FSR_SRC_FSX:
  639. err = omap_mcbsp_dai_set_rcvr_src(mcbsp_data, clk_id);
  640. break;
  641. default:
  642. err = -ENODEV;
  643. }
  644. return err;
  645. }
  646. static struct snd_soc_dai_ops mcbsp_dai_ops = {
  647. .startup = omap_mcbsp_dai_startup,
  648. .shutdown = omap_mcbsp_dai_shutdown,
  649. .trigger = omap_mcbsp_dai_trigger,
  650. .delay = omap_mcbsp_dai_delay,
  651. .hw_params = omap_mcbsp_dai_hw_params,
  652. .set_fmt = omap_mcbsp_dai_set_dai_fmt,
  653. .set_clkdiv = omap_mcbsp_dai_set_clkdiv,
  654. .set_sysclk = omap_mcbsp_dai_set_dai_sysclk,
  655. };
  656. static int mcbsp_dai_probe(struct snd_soc_dai *dai)
  657. {
  658. mcbsp_data[dai->id].bus_id = dai->id;
  659. snd_soc_dai_set_drvdata(dai, &mcbsp_data[dai->id].bus_id);
  660. return 0;
  661. }
  662. static struct snd_soc_dai_driver omap_mcbsp_dai =
  663. {
  664. .probe = mcbsp_dai_probe,
  665. .playback = {
  666. .channels_min = 1,
  667. .channels_max = 16,
  668. .rates = OMAP_MCBSP_RATES,
  669. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
  670. },
  671. .capture = {
  672. .channels_min = 1,
  673. .channels_max = 16,
  674. .rates = OMAP_MCBSP_RATES,
  675. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE,
  676. },
  677. .ops = &mcbsp_dai_ops,
  678. };
  679. static int omap_mcbsp_st_info_volsw(struct snd_kcontrol *kcontrol,
  680. struct snd_ctl_elem_info *uinfo)
  681. {
  682. struct soc_mixer_control *mc =
  683. (struct soc_mixer_control *)kcontrol->private_value;
  684. int max = mc->max;
  685. int min = mc->min;
  686. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  687. uinfo->count = 1;
  688. uinfo->value.integer.min = min;
  689. uinfo->value.integer.max = max;
  690. return 0;
  691. }
  692. #define OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(id, channel) \
  693. static int \
  694. omap_mcbsp##id##_set_st_ch##channel##_volume(struct snd_kcontrol *kc, \
  695. struct snd_ctl_elem_value *uc) \
  696. { \
  697. struct soc_mixer_control *mc = \
  698. (struct soc_mixer_control *)kc->private_value; \
  699. int max = mc->max; \
  700. int min = mc->min; \
  701. int val = uc->value.integer.value[0]; \
  702. \
  703. if (val < min || val > max) \
  704. return -EINVAL; \
  705. \
  706. /* OMAP McBSP implementation uses index values 0..4 */ \
  707. return omap_st_set_chgain((id)-1, channel, val); \
  708. }
  709. #define OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(id, channel) \
  710. static int \
  711. omap_mcbsp##id##_get_st_ch##channel##_volume(struct snd_kcontrol *kc, \
  712. struct snd_ctl_elem_value *uc) \
  713. { \
  714. s16 chgain; \
  715. \
  716. if (omap_st_get_chgain((id)-1, channel, &chgain)) \
  717. return -EAGAIN; \
  718. \
  719. uc->value.integer.value[0] = chgain; \
  720. return 0; \
  721. }
  722. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(2, 0)
  723. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(2, 1)
  724. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(3, 0)
  725. OMAP_MCBSP_ST_SET_CHANNEL_VOLUME(3, 1)
  726. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(2, 0)
  727. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(2, 1)
  728. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(3, 0)
  729. OMAP_MCBSP_ST_GET_CHANNEL_VOLUME(3, 1)
  730. static int omap_mcbsp_st_put_mode(struct snd_kcontrol *kcontrol,
  731. struct snd_ctl_elem_value *ucontrol)
  732. {
  733. struct soc_mixer_control *mc =
  734. (struct soc_mixer_control *)kcontrol->private_value;
  735. u8 value = ucontrol->value.integer.value[0];
  736. if (value == omap_st_is_enabled(mc->reg))
  737. return 0;
  738. if (value)
  739. omap_st_enable(mc->reg);
  740. else
  741. omap_st_disable(mc->reg);
  742. return 1;
  743. }
  744. static int omap_mcbsp_st_get_mode(struct snd_kcontrol *kcontrol,
  745. struct snd_ctl_elem_value *ucontrol)
  746. {
  747. struct soc_mixer_control *mc =
  748. (struct soc_mixer_control *)kcontrol->private_value;
  749. ucontrol->value.integer.value[0] = omap_st_is_enabled(mc->reg);
  750. return 0;
  751. }
  752. static const struct snd_kcontrol_new omap_mcbsp2_st_controls[] = {
  753. SOC_SINGLE_EXT("McBSP2 Sidetone Switch", 1, 0, 1, 0,
  754. omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
  755. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 0 Volume",
  756. -32768, 32767,
  757. omap_mcbsp2_get_st_ch0_volume,
  758. omap_mcbsp2_set_st_ch0_volume),
  759. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP2 Sidetone Channel 1 Volume",
  760. -32768, 32767,
  761. omap_mcbsp2_get_st_ch1_volume,
  762. omap_mcbsp2_set_st_ch1_volume),
  763. };
  764. static const struct snd_kcontrol_new omap_mcbsp3_st_controls[] = {
  765. SOC_SINGLE_EXT("McBSP3 Sidetone Switch", 2, 0, 1, 0,
  766. omap_mcbsp_st_get_mode, omap_mcbsp_st_put_mode),
  767. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 0 Volume",
  768. -32768, 32767,
  769. omap_mcbsp3_get_st_ch0_volume,
  770. omap_mcbsp3_set_st_ch0_volume),
  771. OMAP_MCBSP_SOC_SINGLE_S16_EXT("McBSP3 Sidetone Channel 1 Volume",
  772. -32768, 32767,
  773. omap_mcbsp3_get_st_ch1_volume,
  774. omap_mcbsp3_set_st_ch1_volume),
  775. };
  776. int omap_mcbsp_st_add_controls(struct snd_soc_codec *codec, int mcbsp_id)
  777. {
  778. if (!cpu_is_omap34xx())
  779. return -ENODEV;
  780. switch (mcbsp_id) {
  781. case 1: /* McBSP 2 */
  782. return snd_soc_add_controls(codec, omap_mcbsp2_st_controls,
  783. ARRAY_SIZE(omap_mcbsp2_st_controls));
  784. case 2: /* McBSP 3 */
  785. return snd_soc_add_controls(codec, omap_mcbsp3_st_controls,
  786. ARRAY_SIZE(omap_mcbsp3_st_controls));
  787. default:
  788. break;
  789. }
  790. return -EINVAL;
  791. }
  792. EXPORT_SYMBOL_GPL(omap_mcbsp_st_add_controls);
  793. static __devinit int asoc_mcbsp_probe(struct platform_device *pdev)
  794. {
  795. return snd_soc_register_dai(&pdev->dev, &omap_mcbsp_dai);
  796. }
  797. static int __devexit asoc_mcbsp_remove(struct platform_device *pdev)
  798. {
  799. snd_soc_unregister_dai(&pdev->dev);
  800. return 0;
  801. }
  802. static struct platform_driver asoc_mcbsp_driver = {
  803. .driver = {
  804. .name = "omap-mcbsp-dai",
  805. .owner = THIS_MODULE,
  806. },
  807. .probe = asoc_mcbsp_probe,
  808. .remove = __devexit_p(asoc_mcbsp_remove),
  809. };
  810. static int __init snd_omap_mcbsp_init(void)
  811. {
  812. return platform_driver_register(&asoc_mcbsp_driver);
  813. }
  814. module_init(snd_omap_mcbsp_init);
  815. static void __exit snd_omap_mcbsp_exit(void)
  816. {
  817. platform_driver_unregister(&asoc_mcbsp_driver);
  818. }
  819. module_exit(snd_omap_mcbsp_exit);
  820. MODULE_AUTHOR("Jarkko Nikula <jhnikula@gmail.com>");
  821. MODULE_DESCRIPTION("OMAP I2S SoC Interface");
  822. MODULE_LICENSE("GPL");