bfin_dma_5xx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838
  1. /*
  2. * File: arch/blackfin/kernel/bfin_dma_5xx.c
  3. * Based on:
  4. * Author:
  5. *
  6. * Created:
  7. * Description: This file contains the simple DMA Implementation for Blackfin
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/errno.h>
  30. #include <linux/module.h>
  31. #include <linux/sched.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/kernel.h>
  34. #include <linux/param.h>
  35. #include <asm/blackfin.h>
  36. #include <asm/dma.h>
  37. #include <asm/cacheflush.h>
  38. /* Remove unused code not exported by symbol or internally called */
  39. #define REMOVE_DEAD_CODE
  40. /**************************************************************************
  41. * Global Variables
  42. ***************************************************************************/
  43. static struct dma_channel dma_ch[MAX_BLACKFIN_DMA_CHANNEL];
  44. /*------------------------------------------------------------------------------
  45. * Set the Buffer Clear bit in the Configuration register of specific DMA
  46. * channel. This will stop the descriptor based DMA operation.
  47. *-----------------------------------------------------------------------------*/
  48. static void clear_dma_buffer(unsigned int channel)
  49. {
  50. dma_ch[channel].regs->cfg |= RESTART;
  51. SSYNC();
  52. dma_ch[channel].regs->cfg &= ~RESTART;
  53. SSYNC();
  54. }
  55. static int __init blackfin_dma_init(void)
  56. {
  57. int i;
  58. printk(KERN_INFO "Blackfin DMA Controller\n");
  59. for (i = 0; i < MAX_BLACKFIN_DMA_CHANNEL; i++) {
  60. dma_ch[i].chan_status = DMA_CHANNEL_FREE;
  61. dma_ch[i].regs = dma_io_base_addr[i];
  62. mutex_init(&(dma_ch[i].dmalock));
  63. }
  64. /* Mark MEMDMA Channel 0 as requested since we're using it internally */
  65. dma_ch[CH_MEM_STREAM0_DEST].chan_status = DMA_CHANNEL_REQUESTED;
  66. dma_ch[CH_MEM_STREAM0_SRC].chan_status = DMA_CHANNEL_REQUESTED;
  67. #if defined(CONFIG_DEB_DMA_URGENT)
  68. bfin_write_EBIU_DDRQUE(bfin_read_EBIU_DDRQUE()
  69. | DEB1_URGENT | DEB2_URGENT | DEB3_URGENT);
  70. #endif
  71. return 0;
  72. }
  73. arch_initcall(blackfin_dma_init);
  74. /*------------------------------------------------------------------------------
  75. * Request the specific DMA channel from the system.
  76. *-----------------------------------------------------------------------------*/
  77. int request_dma(unsigned int channel, char *device_id)
  78. {
  79. pr_debug("request_dma() : BEGIN \n");
  80. mutex_lock(&(dma_ch[channel].dmalock));
  81. if ((dma_ch[channel].chan_status == DMA_CHANNEL_REQUESTED)
  82. || (dma_ch[channel].chan_status == DMA_CHANNEL_ENABLED)) {
  83. mutex_unlock(&(dma_ch[channel].dmalock));
  84. pr_debug("DMA CHANNEL IN USE \n");
  85. return -EBUSY;
  86. } else {
  87. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  88. pr_debug("DMA CHANNEL IS ALLOCATED \n");
  89. }
  90. mutex_unlock(&(dma_ch[channel].dmalock));
  91. #ifdef CONFIG_BF54x
  92. if (channel >= CH_UART2_RX && channel <= CH_UART3_TX) {
  93. if (strncmp(device_id, "BFIN_UART", 9) == 0) {
  94. dma_ch[channel].regs->peripheral_map &= 0x0FFF;
  95. dma_ch[channel].regs->peripheral_map |=
  96. ((channel - CH_UART2_RX + 0xC)<<12);
  97. } else {
  98. dma_ch[channel].regs->peripheral_map &= 0x0FFF;
  99. dma_ch[channel].regs->peripheral_map |=
  100. ((channel - CH_UART2_RX + 0x6)<<12);
  101. }
  102. }
  103. #endif
  104. dma_ch[channel].device_id = device_id;
  105. dma_ch[channel].irq_callback = NULL;
  106. /* This is to be enabled by putting a restriction -
  107. * you have to request DMA, before doing any operations on
  108. * descriptor/channel
  109. */
  110. pr_debug("request_dma() : END \n");
  111. return channel;
  112. }
  113. EXPORT_SYMBOL(request_dma);
  114. int set_dma_callback(unsigned int channel, dma_interrupt_t callback, void *data)
  115. {
  116. int ret_irq = 0;
  117. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  118. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  119. if (callback != NULL) {
  120. int ret_val;
  121. ret_irq = channel2irq(channel);
  122. dma_ch[channel].data = data;
  123. ret_val =
  124. request_irq(ret_irq, (void *)callback, IRQF_DISABLED,
  125. dma_ch[channel].device_id, data);
  126. if (ret_val) {
  127. printk(KERN_NOTICE
  128. "Request irq in DMA engine failed.\n");
  129. return -EPERM;
  130. }
  131. dma_ch[channel].irq_callback = callback;
  132. }
  133. return 0;
  134. }
  135. EXPORT_SYMBOL(set_dma_callback);
  136. void free_dma(unsigned int channel)
  137. {
  138. int ret_irq;
  139. pr_debug("freedma() : BEGIN \n");
  140. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  141. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  142. /* Halt the DMA */
  143. disable_dma(channel);
  144. clear_dma_buffer(channel);
  145. if (dma_ch[channel].irq_callback != NULL) {
  146. ret_irq = channel2irq(channel);
  147. free_irq(ret_irq, dma_ch[channel].data);
  148. }
  149. /* Clear the DMA Variable in the Channel */
  150. mutex_lock(&(dma_ch[channel].dmalock));
  151. dma_ch[channel].chan_status = DMA_CHANNEL_FREE;
  152. mutex_unlock(&(dma_ch[channel].dmalock));
  153. pr_debug("freedma() : END \n");
  154. }
  155. EXPORT_SYMBOL(free_dma);
  156. void dma_enable_irq(unsigned int channel)
  157. {
  158. int ret_irq;
  159. pr_debug("dma_enable_irq() : BEGIN \n");
  160. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  161. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  162. ret_irq = channel2irq(channel);
  163. enable_irq(ret_irq);
  164. }
  165. EXPORT_SYMBOL(dma_enable_irq);
  166. void dma_disable_irq(unsigned int channel)
  167. {
  168. int ret_irq;
  169. pr_debug("dma_disable_irq() : BEGIN \n");
  170. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  171. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  172. ret_irq = channel2irq(channel);
  173. disable_irq(ret_irq);
  174. }
  175. EXPORT_SYMBOL(dma_disable_irq);
  176. int dma_channel_active(unsigned int channel)
  177. {
  178. if (dma_ch[channel].chan_status == DMA_CHANNEL_FREE) {
  179. return 0;
  180. } else {
  181. return 1;
  182. }
  183. }
  184. EXPORT_SYMBOL(dma_channel_active);
  185. /*------------------------------------------------------------------------------
  186. * stop the specific DMA channel.
  187. *-----------------------------------------------------------------------------*/
  188. void disable_dma(unsigned int channel)
  189. {
  190. pr_debug("stop_dma() : BEGIN \n");
  191. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  192. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  193. dma_ch[channel].regs->cfg &= ~DMAEN; /* Clean the enable bit */
  194. SSYNC();
  195. dma_ch[channel].chan_status = DMA_CHANNEL_REQUESTED;
  196. /* Needs to be enabled Later */
  197. pr_debug("stop_dma() : END \n");
  198. return;
  199. }
  200. EXPORT_SYMBOL(disable_dma);
  201. void enable_dma(unsigned int channel)
  202. {
  203. pr_debug("enable_dma() : BEGIN \n");
  204. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  205. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  206. dma_ch[channel].chan_status = DMA_CHANNEL_ENABLED;
  207. dma_ch[channel].regs->curr_x_count = 0;
  208. dma_ch[channel].regs->curr_y_count = 0;
  209. dma_ch[channel].regs->cfg |= DMAEN; /* Set the enable bit */
  210. SSYNC();
  211. pr_debug("enable_dma() : END \n");
  212. return;
  213. }
  214. EXPORT_SYMBOL(enable_dma);
  215. /*------------------------------------------------------------------------------
  216. * Set the Start Address register for the specific DMA channel
  217. * This function can be used for register based DMA,
  218. * to setup the start address
  219. * addr: Starting address of the DMA Data to be transferred.
  220. *-----------------------------------------------------------------------------*/
  221. void set_dma_start_addr(unsigned int channel, unsigned long addr)
  222. {
  223. pr_debug("set_dma_start_addr() : BEGIN \n");
  224. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  225. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  226. dma_ch[channel].regs->start_addr = addr;
  227. SSYNC();
  228. pr_debug("set_dma_start_addr() : END\n");
  229. }
  230. EXPORT_SYMBOL(set_dma_start_addr);
  231. void set_dma_next_desc_addr(unsigned int channel, unsigned long addr)
  232. {
  233. pr_debug("set_dma_next_desc_addr() : BEGIN \n");
  234. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  235. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  236. dma_ch[channel].regs->next_desc_ptr = addr;
  237. SSYNC();
  238. pr_debug("set_dma_next_desc_addr() : END\n");
  239. }
  240. EXPORT_SYMBOL(set_dma_next_desc_addr);
  241. void set_dma_curr_desc_addr(unsigned int channel, unsigned long addr)
  242. {
  243. pr_debug("set_dma_curr_desc_addr() : BEGIN \n");
  244. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  245. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  246. dma_ch[channel].regs->curr_desc_ptr = addr;
  247. SSYNC();
  248. pr_debug("set_dma_curr_desc_addr() : END\n");
  249. }
  250. EXPORT_SYMBOL(set_dma_curr_desc_addr);
  251. void set_dma_x_count(unsigned int channel, unsigned short x_count)
  252. {
  253. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  254. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  255. dma_ch[channel].regs->x_count = x_count;
  256. SSYNC();
  257. }
  258. EXPORT_SYMBOL(set_dma_x_count);
  259. void set_dma_y_count(unsigned int channel, unsigned short y_count)
  260. {
  261. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  262. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  263. dma_ch[channel].regs->y_count = y_count;
  264. SSYNC();
  265. }
  266. EXPORT_SYMBOL(set_dma_y_count);
  267. void set_dma_x_modify(unsigned int channel, short x_modify)
  268. {
  269. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  270. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  271. dma_ch[channel].regs->x_modify = x_modify;
  272. SSYNC();
  273. }
  274. EXPORT_SYMBOL(set_dma_x_modify);
  275. void set_dma_y_modify(unsigned int channel, short y_modify)
  276. {
  277. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  278. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  279. dma_ch[channel].regs->y_modify = y_modify;
  280. SSYNC();
  281. }
  282. EXPORT_SYMBOL(set_dma_y_modify);
  283. void set_dma_config(unsigned int channel, unsigned short config)
  284. {
  285. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  286. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  287. dma_ch[channel].regs->cfg = config;
  288. SSYNC();
  289. }
  290. EXPORT_SYMBOL(set_dma_config);
  291. unsigned short
  292. set_bfin_dma_config(char direction, char flow_mode,
  293. char intr_mode, char dma_mode, char width, char syncmode)
  294. {
  295. unsigned short config;
  296. config =
  297. ((direction << 1) | (width << 2) | (dma_mode << 4) |
  298. (intr_mode << 6) | (flow_mode << 12) | (syncmode << 5));
  299. return config;
  300. }
  301. EXPORT_SYMBOL(set_bfin_dma_config);
  302. void set_dma_sg(unsigned int channel, struct dmasg *sg, int nr_sg)
  303. {
  304. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  305. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  306. dma_ch[channel].regs->cfg |= ((nr_sg & 0x0F) << 8);
  307. dma_ch[channel].regs->next_desc_ptr = (unsigned int)sg;
  308. SSYNC();
  309. }
  310. EXPORT_SYMBOL(set_dma_sg);
  311. void set_dma_curr_addr(unsigned int channel, unsigned long addr)
  312. {
  313. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  314. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  315. dma_ch[channel].regs->curr_addr_ptr = addr;
  316. SSYNC();
  317. }
  318. EXPORT_SYMBOL(set_dma_curr_addr);
  319. /*------------------------------------------------------------------------------
  320. * Get the DMA status of a specific DMA channel from the system.
  321. *-----------------------------------------------------------------------------*/
  322. unsigned short get_dma_curr_irqstat(unsigned int channel)
  323. {
  324. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  325. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  326. return dma_ch[channel].regs->irq_status;
  327. }
  328. EXPORT_SYMBOL(get_dma_curr_irqstat);
  329. /*------------------------------------------------------------------------------
  330. * Clear the DMA_DONE bit in DMA status. Stop the DMA completion interrupt.
  331. *-----------------------------------------------------------------------------*/
  332. void clear_dma_irqstat(unsigned int channel)
  333. {
  334. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  335. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  336. dma_ch[channel].regs->irq_status |= 3;
  337. }
  338. EXPORT_SYMBOL(clear_dma_irqstat);
  339. /*------------------------------------------------------------------------------
  340. * Get current DMA xcount of a specific DMA channel from the system.
  341. *-----------------------------------------------------------------------------*/
  342. unsigned short get_dma_curr_xcount(unsigned int channel)
  343. {
  344. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  345. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  346. return dma_ch[channel].regs->curr_x_count;
  347. }
  348. EXPORT_SYMBOL(get_dma_curr_xcount);
  349. /*------------------------------------------------------------------------------
  350. * Get current DMA ycount of a specific DMA channel from the system.
  351. *-----------------------------------------------------------------------------*/
  352. unsigned short get_dma_curr_ycount(unsigned int channel)
  353. {
  354. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  355. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  356. return dma_ch[channel].regs->curr_y_count;
  357. }
  358. EXPORT_SYMBOL(get_dma_curr_ycount);
  359. unsigned long get_dma_next_desc_ptr(unsigned int channel)
  360. {
  361. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  362. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  363. return dma_ch[channel].regs->next_desc_ptr;
  364. }
  365. EXPORT_SYMBOL(get_dma_next_desc_ptr);
  366. unsigned long get_dma_curr_desc_ptr(unsigned int channel)
  367. {
  368. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  369. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  370. return dma_ch[channel].regs->curr_desc_ptr;
  371. }
  372. EXPORT_SYMBOL(get_dma_curr_desc_ptr);
  373. unsigned long get_dma_curr_addr(unsigned int channel)
  374. {
  375. BUG_ON(!(dma_ch[channel].chan_status != DMA_CHANNEL_FREE
  376. && channel < MAX_BLACKFIN_DMA_CHANNEL));
  377. return dma_ch[channel].regs->curr_addr_ptr;
  378. }
  379. EXPORT_SYMBOL(get_dma_curr_addr);
  380. static void *__dma_memcpy(void *dest, const void *src, size_t size)
  381. {
  382. int direction; /* 1 - address decrease, 0 - address increase */
  383. int flag_align; /* 1 - address aligned, 0 - address unaligned */
  384. int flag_2D; /* 1 - 2D DMA needed, 0 - 1D DMA needed */
  385. unsigned long flags;
  386. if (size <= 0)
  387. return NULL;
  388. local_irq_save(flags);
  389. if ((unsigned long)src < memory_end)
  390. blackfin_dcache_flush_range((unsigned int)src,
  391. (unsigned int)(src + size));
  392. if ((unsigned long)dest < memory_end)
  393. blackfin_dcache_invalidate_range((unsigned int)dest,
  394. (unsigned int)(dest + size));
  395. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  396. if ((unsigned long)src < (unsigned long)dest)
  397. direction = 1;
  398. else
  399. direction = 0;
  400. if ((((unsigned long)dest % 2) == 0) && (((unsigned long)src % 2) == 0)
  401. && ((size % 2) == 0))
  402. flag_align = 1;
  403. else
  404. flag_align = 0;
  405. if (size > 0x10000) /* size > 64K */
  406. flag_2D = 1;
  407. else
  408. flag_2D = 0;
  409. /* Setup destination and source start address */
  410. if (direction) {
  411. if (flag_align) {
  412. bfin_write_MDMA_D0_START_ADDR(dest + size - 2);
  413. bfin_write_MDMA_S0_START_ADDR(src + size - 2);
  414. } else {
  415. bfin_write_MDMA_D0_START_ADDR(dest + size - 1);
  416. bfin_write_MDMA_S0_START_ADDR(src + size - 1);
  417. }
  418. } else {
  419. bfin_write_MDMA_D0_START_ADDR(dest);
  420. bfin_write_MDMA_S0_START_ADDR(src);
  421. }
  422. /* Setup destination and source xcount */
  423. if (flag_2D) {
  424. if (flag_align) {
  425. bfin_write_MDMA_D0_X_COUNT(1024 / 2);
  426. bfin_write_MDMA_S0_X_COUNT(1024 / 2);
  427. } else {
  428. bfin_write_MDMA_D0_X_COUNT(1024);
  429. bfin_write_MDMA_S0_X_COUNT(1024);
  430. }
  431. bfin_write_MDMA_D0_Y_COUNT(size >> 10);
  432. bfin_write_MDMA_S0_Y_COUNT(size >> 10);
  433. } else {
  434. if (flag_align) {
  435. bfin_write_MDMA_D0_X_COUNT(size / 2);
  436. bfin_write_MDMA_S0_X_COUNT(size / 2);
  437. } else {
  438. bfin_write_MDMA_D0_X_COUNT(size);
  439. bfin_write_MDMA_S0_X_COUNT(size);
  440. }
  441. }
  442. /* Setup destination and source xmodify and ymodify */
  443. if (direction) {
  444. if (flag_align) {
  445. bfin_write_MDMA_D0_X_MODIFY(-2);
  446. bfin_write_MDMA_S0_X_MODIFY(-2);
  447. if (flag_2D) {
  448. bfin_write_MDMA_D0_Y_MODIFY(-2);
  449. bfin_write_MDMA_S0_Y_MODIFY(-2);
  450. }
  451. } else {
  452. bfin_write_MDMA_D0_X_MODIFY(-1);
  453. bfin_write_MDMA_S0_X_MODIFY(-1);
  454. if (flag_2D) {
  455. bfin_write_MDMA_D0_Y_MODIFY(-1);
  456. bfin_write_MDMA_S0_Y_MODIFY(-1);
  457. }
  458. }
  459. } else {
  460. if (flag_align) {
  461. bfin_write_MDMA_D0_X_MODIFY(2);
  462. bfin_write_MDMA_S0_X_MODIFY(2);
  463. if (flag_2D) {
  464. bfin_write_MDMA_D0_Y_MODIFY(2);
  465. bfin_write_MDMA_S0_Y_MODIFY(2);
  466. }
  467. } else {
  468. bfin_write_MDMA_D0_X_MODIFY(1);
  469. bfin_write_MDMA_S0_X_MODIFY(1);
  470. if (flag_2D) {
  471. bfin_write_MDMA_D0_Y_MODIFY(1);
  472. bfin_write_MDMA_S0_Y_MODIFY(1);
  473. }
  474. }
  475. }
  476. /* Enable source DMA */
  477. if (flag_2D) {
  478. if (flag_align) {
  479. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D | WDSIZE_16);
  480. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D | WDSIZE_16);
  481. } else {
  482. bfin_write_MDMA_S0_CONFIG(DMAEN | DMA2D);
  483. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | DMA2D);
  484. }
  485. } else {
  486. if (flag_align) {
  487. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  488. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  489. } else {
  490. bfin_write_MDMA_S0_CONFIG(DMAEN);
  491. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN);
  492. }
  493. }
  494. SSYNC();
  495. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE))
  496. ;
  497. bfin_write_MDMA_D0_IRQ_STATUS(bfin_read_MDMA_D0_IRQ_STATUS() |
  498. (DMA_DONE | DMA_ERR));
  499. bfin_write_MDMA_S0_CONFIG(0);
  500. bfin_write_MDMA_D0_CONFIG(0);
  501. local_irq_restore(flags);
  502. return dest;
  503. }
  504. void *dma_memcpy(void *dest, const void *src, size_t size)
  505. {
  506. size_t bulk;
  507. size_t rest;
  508. void * addr;
  509. bulk = (size >> 16) << 16;
  510. rest = size - bulk;
  511. if (bulk)
  512. __dma_memcpy(dest, src, bulk);
  513. addr = __dma_memcpy(dest+bulk, src+bulk, rest);
  514. return addr;
  515. }
  516. EXPORT_SYMBOL(dma_memcpy);
  517. void *safe_dma_memcpy(void *dest, const void *src, size_t size)
  518. {
  519. void *addr;
  520. addr = dma_memcpy(dest, src, size);
  521. return addr;
  522. }
  523. EXPORT_SYMBOL(safe_dma_memcpy);
  524. void dma_outsb(unsigned long addr, const void *buf, unsigned short len)
  525. {
  526. unsigned long flags;
  527. local_irq_save(flags);
  528. blackfin_dcache_flush_range((unsigned int)buf,
  529. (unsigned int)(buf) + len);
  530. bfin_write_MDMA_D0_START_ADDR(addr);
  531. bfin_write_MDMA_D0_X_COUNT(len);
  532. bfin_write_MDMA_D0_X_MODIFY(0);
  533. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  534. bfin_write_MDMA_S0_START_ADDR(buf);
  535. bfin_write_MDMA_S0_X_COUNT(len);
  536. bfin_write_MDMA_S0_X_MODIFY(1);
  537. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  538. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  539. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  540. SSYNC();
  541. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  542. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  543. bfin_write_MDMA_S0_CONFIG(0);
  544. bfin_write_MDMA_D0_CONFIG(0);
  545. local_irq_restore(flags);
  546. }
  547. EXPORT_SYMBOL(dma_outsb);
  548. void dma_insb(unsigned long addr, void *buf, unsigned short len)
  549. {
  550. unsigned long flags;
  551. blackfin_dcache_invalidate_range((unsigned int)buf,
  552. (unsigned int)(buf) + len);
  553. local_irq_save(flags);
  554. bfin_write_MDMA_D0_START_ADDR(buf);
  555. bfin_write_MDMA_D0_X_COUNT(len);
  556. bfin_write_MDMA_D0_X_MODIFY(1);
  557. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  558. bfin_write_MDMA_S0_START_ADDR(addr);
  559. bfin_write_MDMA_S0_X_COUNT(len);
  560. bfin_write_MDMA_S0_X_MODIFY(0);
  561. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  562. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_8);
  563. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_8);
  564. SSYNC();
  565. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  566. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  567. bfin_write_MDMA_S0_CONFIG(0);
  568. bfin_write_MDMA_D0_CONFIG(0);
  569. local_irq_restore(flags);
  570. }
  571. EXPORT_SYMBOL(dma_insb);
  572. void dma_outsw(unsigned long addr, const void *buf, unsigned short len)
  573. {
  574. unsigned long flags;
  575. local_irq_save(flags);
  576. blackfin_dcache_flush_range((unsigned int)buf,
  577. (unsigned int)(buf) + len * sizeof(short));
  578. bfin_write_MDMA_D0_START_ADDR(addr);
  579. bfin_write_MDMA_D0_X_COUNT(len);
  580. bfin_write_MDMA_D0_X_MODIFY(0);
  581. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  582. bfin_write_MDMA_S0_START_ADDR(buf);
  583. bfin_write_MDMA_S0_X_COUNT(len);
  584. bfin_write_MDMA_S0_X_MODIFY(2);
  585. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  586. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  587. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  588. SSYNC();
  589. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  590. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  591. bfin_write_MDMA_S0_CONFIG(0);
  592. bfin_write_MDMA_D0_CONFIG(0);
  593. local_irq_restore(flags);
  594. }
  595. EXPORT_SYMBOL(dma_outsw);
  596. void dma_insw(unsigned long addr, void *buf, unsigned short len)
  597. {
  598. unsigned long flags;
  599. blackfin_dcache_invalidate_range((unsigned int)buf,
  600. (unsigned int)(buf) + len * sizeof(short));
  601. local_irq_save(flags);
  602. bfin_write_MDMA_D0_START_ADDR(buf);
  603. bfin_write_MDMA_D0_X_COUNT(len);
  604. bfin_write_MDMA_D0_X_MODIFY(2);
  605. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  606. bfin_write_MDMA_S0_START_ADDR(addr);
  607. bfin_write_MDMA_S0_X_COUNT(len);
  608. bfin_write_MDMA_S0_X_MODIFY(0);
  609. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  610. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_16);
  611. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_16);
  612. SSYNC();
  613. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  614. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  615. bfin_write_MDMA_S0_CONFIG(0);
  616. bfin_write_MDMA_D0_CONFIG(0);
  617. local_irq_restore(flags);
  618. }
  619. EXPORT_SYMBOL(dma_insw);
  620. void dma_outsl(unsigned long addr, const void *buf, unsigned short len)
  621. {
  622. unsigned long flags;
  623. local_irq_save(flags);
  624. blackfin_dcache_flush_range((unsigned int)buf,
  625. (unsigned int)(buf) + len * sizeof(long));
  626. bfin_write_MDMA_D0_START_ADDR(addr);
  627. bfin_write_MDMA_D0_X_COUNT(len);
  628. bfin_write_MDMA_D0_X_MODIFY(0);
  629. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  630. bfin_write_MDMA_S0_START_ADDR(buf);
  631. bfin_write_MDMA_S0_X_COUNT(len);
  632. bfin_write_MDMA_S0_X_MODIFY(4);
  633. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  634. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  635. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  636. SSYNC();
  637. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  638. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  639. bfin_write_MDMA_S0_CONFIG(0);
  640. bfin_write_MDMA_D0_CONFIG(0);
  641. local_irq_restore(flags);
  642. }
  643. EXPORT_SYMBOL(dma_outsl);
  644. void dma_insl(unsigned long addr, void *buf, unsigned short len)
  645. {
  646. unsigned long flags;
  647. blackfin_dcache_invalidate_range((unsigned int)buf,
  648. (unsigned int)(buf) + len * sizeof(long));
  649. local_irq_save(flags);
  650. bfin_write_MDMA_D0_START_ADDR(buf);
  651. bfin_write_MDMA_D0_X_COUNT(len);
  652. bfin_write_MDMA_D0_X_MODIFY(4);
  653. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  654. bfin_write_MDMA_S0_START_ADDR(addr);
  655. bfin_write_MDMA_S0_X_COUNT(len);
  656. bfin_write_MDMA_S0_X_MODIFY(0);
  657. bfin_write_MDMA_S0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  658. bfin_write_MDMA_S0_CONFIG(DMAEN | WDSIZE_32);
  659. bfin_write_MDMA_D0_CONFIG(WNR | DI_EN | DMAEN | WDSIZE_32);
  660. SSYNC();
  661. while (!(bfin_read_MDMA_D0_IRQ_STATUS() & DMA_DONE));
  662. bfin_write_MDMA_D0_IRQ_STATUS(DMA_DONE | DMA_ERR);
  663. bfin_write_MDMA_S0_CONFIG(0);
  664. bfin_write_MDMA_D0_CONFIG(0);
  665. local_irq_restore(flags);
  666. }
  667. EXPORT_SYMBOL(dma_insl);