fsl_pci.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975
  1. /*
  2. * MPC83xx/85xx/86xx PCI/PCIE support routing.
  3. *
  4. * Copyright 2007-2012 Freescale Semiconductor, Inc.
  5. * Copyright 2008-2009 MontaVista Software, Inc.
  6. *
  7. * Initial author: Xianghua Xiao <x.xiao@freescale.com>
  8. * Recode: ZHANG WEI <wei.zhang@freescale.com>
  9. * Rewrite the routing for Frescale PCI and PCI Express
  10. * Roy Zang <tie-fei.zang@freescale.com>
  11. * MPC83xx PCI-Express support:
  12. * Tony Li <tony.li@freescale.com>
  13. * Anton Vorontsov <avorontsov@ru.mvista.com>
  14. *
  15. * This program is free software; you can redistribute it and/or modify it
  16. * under the terms of the GNU General Public License as published by the
  17. * Free Software Foundation; either version 2 of the License, or (at your
  18. * option) any later version.
  19. */
  20. #include <linux/kernel.h>
  21. #include <linux/pci.h>
  22. #include <linux/delay.h>
  23. #include <linux/string.h>
  24. #include <linux/init.h>
  25. #include <linux/bootmem.h>
  26. #include <linux/memblock.h>
  27. #include <linux/log2.h>
  28. #include <linux/slab.h>
  29. #include <asm/io.h>
  30. #include <asm/prom.h>
  31. #include <asm/pci-bridge.h>
  32. #include <asm/machdep.h>
  33. #include <sysdev/fsl_soc.h>
  34. #include <sysdev/fsl_pci.h>
  35. static int fsl_pcie_bus_fixup, is_mpc83xx_pci;
  36. static void quirk_fsl_pcie_header(struct pci_dev *dev)
  37. {
  38. u8 hdr_type;
  39. /* if we aren't a PCIe don't bother */
  40. if (!pci_find_capability(dev, PCI_CAP_ID_EXP))
  41. return;
  42. /* if we aren't in host mode don't bother */
  43. pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
  44. if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE)
  45. return;
  46. dev->class = PCI_CLASS_BRIDGE_PCI << 8;
  47. fsl_pcie_bus_fixup = 1;
  48. return;
  49. }
  50. static int __init fsl_pcie_check_link(struct pci_controller *hose)
  51. {
  52. u32 val;
  53. if (hose->indirect_type & PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK) {
  54. early_read_config_dword(hose, 0, 0, PCIE_LTSSM, &val);
  55. if (val < PCIE_LTSSM_L0)
  56. return 1;
  57. } else {
  58. struct ccsr_pci __iomem *pci = hose->private_data;
  59. /* for PCIe IP rev 3.0 or greater use CSR0 for link state */
  60. val = (in_be32(&pci->pex_csr0) & PEX_CSR0_LTSSM_MASK)
  61. >> PEX_CSR0_LTSSM_SHIFT;
  62. if (val != PEX_CSR0_LTSSM_L0)
  63. return 1;
  64. }
  65. return 0;
  66. }
  67. #if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
  68. #define MAX_PHYS_ADDR_BITS 40
  69. static u64 pci64_dma_offset = 1ull << MAX_PHYS_ADDR_BITS;
  70. static int fsl_pci_dma_set_mask(struct device *dev, u64 dma_mask)
  71. {
  72. if (!dev->dma_mask || !dma_supported(dev, dma_mask))
  73. return -EIO;
  74. /*
  75. * Fixup PCI devices that are able to DMA to above the physical
  76. * address width of the SoC such that we can address any internal
  77. * SoC address from across PCI if needed
  78. */
  79. if ((dev->bus == &pci_bus_type) &&
  80. dma_mask >= DMA_BIT_MASK(MAX_PHYS_ADDR_BITS)) {
  81. set_dma_ops(dev, &dma_direct_ops);
  82. set_dma_offset(dev, pci64_dma_offset);
  83. }
  84. *dev->dma_mask = dma_mask;
  85. return 0;
  86. }
  87. static int setup_one_atmu(struct ccsr_pci __iomem *pci,
  88. unsigned int index, const struct resource *res,
  89. resource_size_t offset)
  90. {
  91. resource_size_t pci_addr = res->start - offset;
  92. resource_size_t phys_addr = res->start;
  93. resource_size_t size = resource_size(res);
  94. u32 flags = 0x80044000; /* enable & mem R/W */
  95. unsigned int i;
  96. pr_debug("PCI MEM resource start 0x%016llx, size 0x%016llx.\n",
  97. (u64)res->start, (u64)size);
  98. if (res->flags & IORESOURCE_PREFETCH)
  99. flags |= 0x10000000; /* enable relaxed ordering */
  100. for (i = 0; size > 0; i++) {
  101. unsigned int bits = min(ilog2(size),
  102. __ffs(pci_addr | phys_addr));
  103. if (index + i >= 5)
  104. return -1;
  105. out_be32(&pci->pow[index + i].potar, pci_addr >> 12);
  106. out_be32(&pci->pow[index + i].potear, (u64)pci_addr >> 44);
  107. out_be32(&pci->pow[index + i].powbar, phys_addr >> 12);
  108. out_be32(&pci->pow[index + i].powar, flags | (bits - 1));
  109. pci_addr += (resource_size_t)1U << bits;
  110. phys_addr += (resource_size_t)1U << bits;
  111. size -= (resource_size_t)1U << bits;
  112. }
  113. return i;
  114. }
  115. /* atmu setup for fsl pci/pcie controller */
  116. static void setup_pci_atmu(struct pci_controller *hose)
  117. {
  118. struct ccsr_pci __iomem *pci = hose->private_data;
  119. int i, j, n, mem_log, win_idx = 3, start_idx = 1, end_idx = 4;
  120. u64 mem, sz, paddr_hi = 0;
  121. u64 paddr_lo = ULLONG_MAX;
  122. u32 pcicsrbar = 0, pcicsrbar_sz;
  123. u32 piwar = PIWAR_EN | PIWAR_PF | PIWAR_TGI_LOCAL |
  124. PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
  125. const char *name = hose->dn->full_name;
  126. const u64 *reg;
  127. int len;
  128. if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
  129. if (in_be32(&pci->block_rev1) >= PCIE_IP_REV_2_2) {
  130. win_idx = 2;
  131. start_idx = 0;
  132. end_idx = 3;
  133. }
  134. }
  135. /* Disable all windows (except powar0 since it's ignored) */
  136. for(i = 1; i < 5; i++)
  137. out_be32(&pci->pow[i].powar, 0);
  138. for (i = start_idx; i < end_idx; i++)
  139. out_be32(&pci->piw[i].piwar, 0);
  140. /* Setup outbound MEM window */
  141. for(i = 0, j = 1; i < 3; i++) {
  142. if (!(hose->mem_resources[i].flags & IORESOURCE_MEM))
  143. continue;
  144. paddr_lo = min(paddr_lo, (u64)hose->mem_resources[i].start);
  145. paddr_hi = max(paddr_hi, (u64)hose->mem_resources[i].end);
  146. n = setup_one_atmu(pci, j, &hose->mem_resources[i],
  147. hose->pci_mem_offset);
  148. if (n < 0 || j >= 5) {
  149. pr_err("Ran out of outbound PCI ATMUs for resource %d!\n", i);
  150. hose->mem_resources[i].flags |= IORESOURCE_DISABLED;
  151. } else
  152. j += n;
  153. }
  154. /* Setup outbound IO window */
  155. if (hose->io_resource.flags & IORESOURCE_IO) {
  156. if (j >= 5) {
  157. pr_err("Ran out of outbound PCI ATMUs for IO resource\n");
  158. } else {
  159. pr_debug("PCI IO resource start 0x%016llx, size 0x%016llx, "
  160. "phy base 0x%016llx.\n",
  161. (u64)hose->io_resource.start,
  162. (u64)resource_size(&hose->io_resource),
  163. (u64)hose->io_base_phys);
  164. out_be32(&pci->pow[j].potar, (hose->io_resource.start >> 12));
  165. out_be32(&pci->pow[j].potear, 0);
  166. out_be32(&pci->pow[j].powbar, (hose->io_base_phys >> 12));
  167. /* Enable, IO R/W */
  168. out_be32(&pci->pow[j].powar, 0x80088000
  169. | (ilog2(hose->io_resource.end
  170. - hose->io_resource.start + 1) - 1));
  171. }
  172. }
  173. /* convert to pci address space */
  174. paddr_hi -= hose->pci_mem_offset;
  175. paddr_lo -= hose->pci_mem_offset;
  176. if (paddr_hi == paddr_lo) {
  177. pr_err("%s: No outbound window space\n", name);
  178. goto out;
  179. }
  180. if (paddr_lo == 0) {
  181. pr_err("%s: No space for inbound window\n", name);
  182. goto out;
  183. }
  184. /* setup PCSRBAR/PEXCSRBAR */
  185. early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, 0xffffffff);
  186. early_read_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
  187. pcicsrbar_sz = ~pcicsrbar_sz + 1;
  188. if (paddr_hi < (0x100000000ull - pcicsrbar_sz) ||
  189. (paddr_lo > 0x100000000ull))
  190. pcicsrbar = 0x100000000ull - pcicsrbar_sz;
  191. else
  192. pcicsrbar = (paddr_lo - pcicsrbar_sz) & -pcicsrbar_sz;
  193. early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, pcicsrbar);
  194. paddr_lo = min(paddr_lo, (u64)pcicsrbar);
  195. pr_info("%s: PCICSRBAR @ 0x%x\n", name, pcicsrbar);
  196. /* Setup inbound mem window */
  197. mem = memblock_end_of_DRAM();
  198. /*
  199. * The msi-address-64 property, if it exists, indicates the physical
  200. * address of the MSIIR register. Normally, this register is located
  201. * inside CCSR, so the ATMU that covers all of CCSR is used. But if
  202. * this property exists, then we normally need to create a new ATMU
  203. * for it. For now, however, we cheat. The only entity that creates
  204. * this property is the Freescale hypervisor, and the address is
  205. * specified in the partition configuration. Typically, the address
  206. * is located in the page immediately after the end of DDR. If so, we
  207. * can avoid allocating a new ATMU by extending the DDR ATMU by one
  208. * page.
  209. */
  210. reg = of_get_property(hose->dn, "msi-address-64", &len);
  211. if (reg && (len == sizeof(u64))) {
  212. u64 address = be64_to_cpup(reg);
  213. if ((address >= mem) && (address < (mem + PAGE_SIZE))) {
  214. pr_info("%s: extending DDR ATMU to cover MSIIR", name);
  215. mem += PAGE_SIZE;
  216. } else {
  217. /* TODO: Create a new ATMU for MSIIR */
  218. pr_warn("%s: msi-address-64 address of %llx is "
  219. "unsupported\n", name, address);
  220. }
  221. }
  222. sz = min(mem, paddr_lo);
  223. mem_log = ilog2(sz);
  224. /* PCIe can overmap inbound & outbound since RX & TX are separated */
  225. if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
  226. /* Size window to exact size if power-of-two or one size up */
  227. if ((1ull << mem_log) != mem) {
  228. if ((1ull << mem_log) > mem)
  229. pr_info("%s: Setting PCI inbound window "
  230. "greater than memory size\n", name);
  231. mem_log++;
  232. }
  233. piwar |= ((mem_log - 1) & PIWAR_SZ_MASK);
  234. /* Setup inbound memory window */
  235. out_be32(&pci->piw[win_idx].pitar, 0x00000000);
  236. out_be32(&pci->piw[win_idx].piwbar, 0x00000000);
  237. out_be32(&pci->piw[win_idx].piwar, piwar);
  238. win_idx--;
  239. hose->dma_window_base_cur = 0x00000000;
  240. hose->dma_window_size = (resource_size_t)sz;
  241. /*
  242. * if we have >4G of memory setup second PCI inbound window to
  243. * let devices that are 64-bit address capable to work w/o
  244. * SWIOTLB and access the full range of memory
  245. */
  246. if (sz != mem) {
  247. mem_log = ilog2(mem);
  248. /* Size window up if we dont fit in exact power-of-2 */
  249. if ((1ull << mem_log) != mem)
  250. mem_log++;
  251. piwar = (piwar & ~PIWAR_SZ_MASK) | (mem_log - 1);
  252. /* Setup inbound memory window */
  253. out_be32(&pci->piw[win_idx].pitar, 0x00000000);
  254. out_be32(&pci->piw[win_idx].piwbear,
  255. pci64_dma_offset >> 44);
  256. out_be32(&pci->piw[win_idx].piwbar,
  257. pci64_dma_offset >> 12);
  258. out_be32(&pci->piw[win_idx].piwar, piwar);
  259. /*
  260. * install our own dma_set_mask handler to fixup dma_ops
  261. * and dma_offset
  262. */
  263. ppc_md.dma_set_mask = fsl_pci_dma_set_mask;
  264. pr_info("%s: Setup 64-bit PCI DMA window\n", name);
  265. }
  266. } else {
  267. u64 paddr = 0;
  268. /* Setup inbound memory window */
  269. out_be32(&pci->piw[win_idx].pitar, paddr >> 12);
  270. out_be32(&pci->piw[win_idx].piwbar, paddr >> 12);
  271. out_be32(&pci->piw[win_idx].piwar, (piwar | (mem_log - 1)));
  272. win_idx--;
  273. paddr += 1ull << mem_log;
  274. sz -= 1ull << mem_log;
  275. if (sz) {
  276. mem_log = ilog2(sz);
  277. piwar |= (mem_log - 1);
  278. out_be32(&pci->piw[win_idx].pitar, paddr >> 12);
  279. out_be32(&pci->piw[win_idx].piwbar, paddr >> 12);
  280. out_be32(&pci->piw[win_idx].piwar, piwar);
  281. win_idx--;
  282. paddr += 1ull << mem_log;
  283. }
  284. hose->dma_window_base_cur = 0x00000000;
  285. hose->dma_window_size = (resource_size_t)paddr;
  286. }
  287. if (hose->dma_window_size < mem) {
  288. #ifndef CONFIG_SWIOTLB
  289. pr_err("%s: ERROR: Memory size exceeds PCI ATMU ability to "
  290. "map - enable CONFIG_SWIOTLB to avoid dma errors.\n",
  291. name);
  292. #endif
  293. /* adjusting outbound windows could reclaim space in mem map */
  294. if (paddr_hi < 0xffffffffull)
  295. pr_warning("%s: WARNING: Outbound window cfg leaves "
  296. "gaps in memory map. Adjusting the memory map "
  297. "could reduce unnecessary bounce buffering.\n",
  298. name);
  299. pr_info("%s: DMA window size is 0x%llx\n", name,
  300. (u64)hose->dma_window_size);
  301. }
  302. out:
  303. iounmap(pci);
  304. }
  305. static void __init setup_pci_cmd(struct pci_controller *hose)
  306. {
  307. u16 cmd;
  308. int cap_x;
  309. early_read_config_word(hose, 0, 0, PCI_COMMAND, &cmd);
  310. cmd |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
  311. | PCI_COMMAND_IO;
  312. early_write_config_word(hose, 0, 0, PCI_COMMAND, cmd);
  313. cap_x = early_find_capability(hose, 0, 0, PCI_CAP_ID_PCIX);
  314. if (cap_x) {
  315. int pci_x_cmd = cap_x + PCI_X_CMD;
  316. cmd = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
  317. | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
  318. early_write_config_word(hose, 0, 0, pci_x_cmd, cmd);
  319. } else {
  320. early_write_config_byte(hose, 0, 0, PCI_LATENCY_TIMER, 0x80);
  321. }
  322. }
  323. void fsl_pcibios_fixup_bus(struct pci_bus *bus)
  324. {
  325. struct pci_controller *hose = pci_bus_to_host(bus);
  326. int i, is_pcie = 0, no_link;
  327. /* The root complex bridge comes up with bogus resources,
  328. * we copy the PHB ones in.
  329. *
  330. * With the current generic PCI code, the PHB bus no longer
  331. * has bus->resource[0..4] set, so things are a bit more
  332. * tricky.
  333. */
  334. if (fsl_pcie_bus_fixup)
  335. is_pcie = early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP);
  336. no_link = !!(hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK);
  337. if (bus->parent == hose->bus && (is_pcie || no_link)) {
  338. for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; ++i) {
  339. struct resource *res = bus->resource[i];
  340. struct resource *par;
  341. if (!res)
  342. continue;
  343. if (i == 0)
  344. par = &hose->io_resource;
  345. else if (i < 4)
  346. par = &hose->mem_resources[i-1];
  347. else par = NULL;
  348. res->start = par ? par->start : 0;
  349. res->end = par ? par->end : 0;
  350. res->flags = par ? par->flags : 0;
  351. }
  352. }
  353. }
  354. int __init fsl_add_bridge(struct platform_device *pdev, int is_primary)
  355. {
  356. int len;
  357. struct pci_controller *hose;
  358. struct resource rsrc;
  359. const int *bus_range;
  360. u8 hdr_type, progif;
  361. struct device_node *dev;
  362. struct ccsr_pci __iomem *pci;
  363. dev = pdev->dev.of_node;
  364. if (!of_device_is_available(dev)) {
  365. pr_warning("%s: disabled\n", dev->full_name);
  366. return -ENODEV;
  367. }
  368. pr_debug("Adding PCI host bridge %s\n", dev->full_name);
  369. /* Fetch host bridge registers address */
  370. if (of_address_to_resource(dev, 0, &rsrc)) {
  371. printk(KERN_WARNING "Can't get pci register base!");
  372. return -ENOMEM;
  373. }
  374. /* Get bus range if any */
  375. bus_range = of_get_property(dev, "bus-range", &len);
  376. if (bus_range == NULL || len < 2 * sizeof(int))
  377. printk(KERN_WARNING "Can't get bus-range for %s, assume"
  378. " bus 0\n", dev->full_name);
  379. pci_add_flags(PCI_REASSIGN_ALL_BUS);
  380. hose = pcibios_alloc_controller(dev);
  381. if (!hose)
  382. return -ENOMEM;
  383. /* set platform device as the parent */
  384. hose->parent = &pdev->dev;
  385. hose->first_busno = bus_range ? bus_range[0] : 0x0;
  386. hose->last_busno = bus_range ? bus_range[1] : 0xff;
  387. pr_debug("PCI memory map start 0x%016llx, size 0x%016llx\n",
  388. (u64)rsrc.start, (u64)resource_size(&rsrc));
  389. pci = hose->private_data = ioremap(rsrc.start, resource_size(&rsrc));
  390. if (!hose->private_data)
  391. goto no_bridge;
  392. setup_indirect_pci(hose, rsrc.start, rsrc.start + 0x4,
  393. PPC_INDIRECT_TYPE_BIG_ENDIAN);
  394. if (in_be32(&pci->block_rev1) < PCIE_IP_REV_3_0)
  395. hose->indirect_type |= PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK;
  396. if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
  397. /* For PCIE read HEADER_TYPE to identify controler mode */
  398. early_read_config_byte(hose, 0, 0, PCI_HEADER_TYPE, &hdr_type);
  399. if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE)
  400. goto no_bridge;
  401. } else {
  402. /* For PCI read PROG to identify controller mode */
  403. early_read_config_byte(hose, 0, 0, PCI_CLASS_PROG, &progif);
  404. if ((progif & 1) == 1)
  405. goto no_bridge;
  406. }
  407. setup_pci_cmd(hose);
  408. /* check PCI express link status */
  409. if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
  410. hose->indirect_type |= PPC_INDIRECT_TYPE_EXT_REG |
  411. PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS;
  412. if (fsl_pcie_check_link(hose))
  413. hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
  414. }
  415. printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
  416. "Firmware bus number: %d->%d\n",
  417. (unsigned long long)rsrc.start, hose->first_busno,
  418. hose->last_busno);
  419. pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
  420. hose, hose->cfg_addr, hose->cfg_data);
  421. /* Interpret the "ranges" property */
  422. /* This also maps the I/O region and sets isa_io/mem_base */
  423. pci_process_bridge_OF_ranges(hose, dev, is_primary);
  424. /* Setup PEX window registers */
  425. setup_pci_atmu(hose);
  426. return 0;
  427. no_bridge:
  428. iounmap(hose->private_data);
  429. /* unmap cfg_data & cfg_addr separately if not on same page */
  430. if (((unsigned long)hose->cfg_data & PAGE_MASK) !=
  431. ((unsigned long)hose->cfg_addr & PAGE_MASK))
  432. iounmap(hose->cfg_data);
  433. iounmap(hose->cfg_addr);
  434. pcibios_free_controller(hose);
  435. return -ENODEV;
  436. }
  437. #endif /* CONFIG_FSL_SOC_BOOKE || CONFIG_PPC_86xx */
  438. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_pcie_header);
  439. #if defined(CONFIG_PPC_83xx) || defined(CONFIG_PPC_MPC512x)
  440. struct mpc83xx_pcie_priv {
  441. void __iomem *cfg_type0;
  442. void __iomem *cfg_type1;
  443. u32 dev_base;
  444. };
  445. struct pex_inbound_window {
  446. u32 ar;
  447. u32 tar;
  448. u32 barl;
  449. u32 barh;
  450. };
  451. /*
  452. * With the convention of u-boot, the PCIE outbound window 0 serves
  453. * as configuration transactions outbound.
  454. */
  455. #define PEX_OUTWIN0_BAR 0xCA4
  456. #define PEX_OUTWIN0_TAL 0xCA8
  457. #define PEX_OUTWIN0_TAH 0xCAC
  458. #define PEX_RC_INWIN_BASE 0xE60
  459. #define PEX_RCIWARn_EN 0x1
  460. static int mpc83xx_pcie_exclude_device(struct pci_bus *bus, unsigned int devfn)
  461. {
  462. struct pci_controller *hose = pci_bus_to_host(bus);
  463. if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK)
  464. return PCIBIOS_DEVICE_NOT_FOUND;
  465. /*
  466. * Workaround for the HW bug: for Type 0 configure transactions the
  467. * PCI-E controller does not check the device number bits and just
  468. * assumes that the device number bits are 0.
  469. */
  470. if (bus->number == hose->first_busno ||
  471. bus->primary == hose->first_busno) {
  472. if (devfn & 0xf8)
  473. return PCIBIOS_DEVICE_NOT_FOUND;
  474. }
  475. if (ppc_md.pci_exclude_device) {
  476. if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
  477. return PCIBIOS_DEVICE_NOT_FOUND;
  478. }
  479. return PCIBIOS_SUCCESSFUL;
  480. }
  481. static void __iomem *mpc83xx_pcie_remap_cfg(struct pci_bus *bus,
  482. unsigned int devfn, int offset)
  483. {
  484. struct pci_controller *hose = pci_bus_to_host(bus);
  485. struct mpc83xx_pcie_priv *pcie = hose->dn->data;
  486. u32 dev_base = bus->number << 24 | devfn << 16;
  487. int ret;
  488. ret = mpc83xx_pcie_exclude_device(bus, devfn);
  489. if (ret)
  490. return NULL;
  491. offset &= 0xfff;
  492. /* Type 0 */
  493. if (bus->number == hose->first_busno)
  494. return pcie->cfg_type0 + offset;
  495. if (pcie->dev_base == dev_base)
  496. goto mapped;
  497. out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, dev_base);
  498. pcie->dev_base = dev_base;
  499. mapped:
  500. return pcie->cfg_type1 + offset;
  501. }
  502. static int mpc83xx_pcie_read_config(struct pci_bus *bus, unsigned int devfn,
  503. int offset, int len, u32 *val)
  504. {
  505. void __iomem *cfg_addr;
  506. cfg_addr = mpc83xx_pcie_remap_cfg(bus, devfn, offset);
  507. if (!cfg_addr)
  508. return PCIBIOS_DEVICE_NOT_FOUND;
  509. switch (len) {
  510. case 1:
  511. *val = in_8(cfg_addr);
  512. break;
  513. case 2:
  514. *val = in_le16(cfg_addr);
  515. break;
  516. default:
  517. *val = in_le32(cfg_addr);
  518. break;
  519. }
  520. return PCIBIOS_SUCCESSFUL;
  521. }
  522. static int mpc83xx_pcie_write_config(struct pci_bus *bus, unsigned int devfn,
  523. int offset, int len, u32 val)
  524. {
  525. struct pci_controller *hose = pci_bus_to_host(bus);
  526. void __iomem *cfg_addr;
  527. cfg_addr = mpc83xx_pcie_remap_cfg(bus, devfn, offset);
  528. if (!cfg_addr)
  529. return PCIBIOS_DEVICE_NOT_FOUND;
  530. /* PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS */
  531. if (offset == PCI_PRIMARY_BUS && bus->number == hose->first_busno)
  532. val &= 0xffffff00;
  533. switch (len) {
  534. case 1:
  535. out_8(cfg_addr, val);
  536. break;
  537. case 2:
  538. out_le16(cfg_addr, val);
  539. break;
  540. default:
  541. out_le32(cfg_addr, val);
  542. break;
  543. }
  544. return PCIBIOS_SUCCESSFUL;
  545. }
  546. static struct pci_ops mpc83xx_pcie_ops = {
  547. .read = mpc83xx_pcie_read_config,
  548. .write = mpc83xx_pcie_write_config,
  549. };
  550. static int __init mpc83xx_pcie_setup(struct pci_controller *hose,
  551. struct resource *reg)
  552. {
  553. struct mpc83xx_pcie_priv *pcie;
  554. u32 cfg_bar;
  555. int ret = -ENOMEM;
  556. pcie = zalloc_maybe_bootmem(sizeof(*pcie), GFP_KERNEL);
  557. if (!pcie)
  558. return ret;
  559. pcie->cfg_type0 = ioremap(reg->start, resource_size(reg));
  560. if (!pcie->cfg_type0)
  561. goto err0;
  562. cfg_bar = in_le32(pcie->cfg_type0 + PEX_OUTWIN0_BAR);
  563. if (!cfg_bar) {
  564. /* PCI-E isn't configured. */
  565. ret = -ENODEV;
  566. goto err1;
  567. }
  568. pcie->cfg_type1 = ioremap(cfg_bar, 0x1000);
  569. if (!pcie->cfg_type1)
  570. goto err1;
  571. WARN_ON(hose->dn->data);
  572. hose->dn->data = pcie;
  573. hose->ops = &mpc83xx_pcie_ops;
  574. hose->indirect_type |= PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK;
  575. out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAH, 0);
  576. out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, 0);
  577. if (fsl_pcie_check_link(hose))
  578. hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
  579. return 0;
  580. err1:
  581. iounmap(pcie->cfg_type0);
  582. err0:
  583. kfree(pcie);
  584. return ret;
  585. }
  586. int __init mpc83xx_add_bridge(struct device_node *dev)
  587. {
  588. int ret;
  589. int len;
  590. struct pci_controller *hose;
  591. struct resource rsrc_reg;
  592. struct resource rsrc_cfg;
  593. const int *bus_range;
  594. int primary;
  595. is_mpc83xx_pci = 1;
  596. if (!of_device_is_available(dev)) {
  597. pr_warning("%s: disabled by the firmware.\n",
  598. dev->full_name);
  599. return -ENODEV;
  600. }
  601. pr_debug("Adding PCI host bridge %s\n", dev->full_name);
  602. /* Fetch host bridge registers address */
  603. if (of_address_to_resource(dev, 0, &rsrc_reg)) {
  604. printk(KERN_WARNING "Can't get pci register base!\n");
  605. return -ENOMEM;
  606. }
  607. memset(&rsrc_cfg, 0, sizeof(rsrc_cfg));
  608. if (of_address_to_resource(dev, 1, &rsrc_cfg)) {
  609. printk(KERN_WARNING
  610. "No pci config register base in dev tree, "
  611. "using default\n");
  612. /*
  613. * MPC83xx supports up to two host controllers
  614. * one at 0x8500 has config space registers at 0x8300
  615. * one at 0x8600 has config space registers at 0x8380
  616. */
  617. if ((rsrc_reg.start & 0xfffff) == 0x8500)
  618. rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8300;
  619. else if ((rsrc_reg.start & 0xfffff) == 0x8600)
  620. rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8380;
  621. }
  622. /*
  623. * Controller at offset 0x8500 is primary
  624. */
  625. if ((rsrc_reg.start & 0xfffff) == 0x8500)
  626. primary = 1;
  627. else
  628. primary = 0;
  629. /* Get bus range if any */
  630. bus_range = of_get_property(dev, "bus-range", &len);
  631. if (bus_range == NULL || len < 2 * sizeof(int)) {
  632. printk(KERN_WARNING "Can't get bus-range for %s, assume"
  633. " bus 0\n", dev->full_name);
  634. }
  635. pci_add_flags(PCI_REASSIGN_ALL_BUS);
  636. hose = pcibios_alloc_controller(dev);
  637. if (!hose)
  638. return -ENOMEM;
  639. hose->first_busno = bus_range ? bus_range[0] : 0;
  640. hose->last_busno = bus_range ? bus_range[1] : 0xff;
  641. if (of_device_is_compatible(dev, "fsl,mpc8314-pcie")) {
  642. ret = mpc83xx_pcie_setup(hose, &rsrc_reg);
  643. if (ret)
  644. goto err0;
  645. } else {
  646. setup_indirect_pci(hose, rsrc_cfg.start,
  647. rsrc_cfg.start + 4, 0);
  648. }
  649. printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
  650. "Firmware bus number: %d->%d\n",
  651. (unsigned long long)rsrc_reg.start, hose->first_busno,
  652. hose->last_busno);
  653. pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
  654. hose, hose->cfg_addr, hose->cfg_data);
  655. /* Interpret the "ranges" property */
  656. /* This also maps the I/O region and sets isa_io/mem_base */
  657. pci_process_bridge_OF_ranges(hose, dev, primary);
  658. return 0;
  659. err0:
  660. pcibios_free_controller(hose);
  661. return ret;
  662. }
  663. #endif /* CONFIG_PPC_83xx */
  664. u64 fsl_pci_immrbar_base(struct pci_controller *hose)
  665. {
  666. #ifdef CONFIG_PPC_83xx
  667. if (is_mpc83xx_pci) {
  668. struct mpc83xx_pcie_priv *pcie = hose->dn->data;
  669. struct pex_inbound_window *in;
  670. int i;
  671. /* Walk the Root Complex Inbound windows to match IMMR base */
  672. in = pcie->cfg_type0 + PEX_RC_INWIN_BASE;
  673. for (i = 0; i < 4; i++) {
  674. /* not enabled, skip */
  675. if (!in_le32(&in[i].ar) & PEX_RCIWARn_EN)
  676. continue;
  677. if (get_immrbase() == in_le32(&in[i].tar))
  678. return (u64)in_le32(&in[i].barh) << 32 |
  679. in_le32(&in[i].barl);
  680. }
  681. printk(KERN_WARNING "could not find PCI BAR matching IMMR\n");
  682. }
  683. #endif
  684. #if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
  685. if (!is_mpc83xx_pci) {
  686. u32 base;
  687. pci_bus_read_config_dword(hose->bus,
  688. PCI_DEVFN(0, 0), PCI_BASE_ADDRESS_0, &base);
  689. return base;
  690. }
  691. #endif
  692. return 0;
  693. }
  694. #if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
  695. static const struct of_device_id pci_ids[] = {
  696. { .compatible = "fsl,mpc8540-pci", },
  697. { .compatible = "fsl,mpc8548-pcie", },
  698. { .compatible = "fsl,mpc8610-pci", },
  699. { .compatible = "fsl,mpc8641-pcie", },
  700. { .compatible = "fsl,qoriq-pcie-v2.1", },
  701. { .compatible = "fsl,qoriq-pcie-v2.2", },
  702. { .compatible = "fsl,qoriq-pcie-v2.3", },
  703. { .compatible = "fsl,qoriq-pcie-v2.4", },
  704. { .compatible = "fsl,qoriq-pcie-v3.0", },
  705. /*
  706. * The following entries are for compatibility with older device
  707. * trees.
  708. */
  709. { .compatible = "fsl,p1022-pcie", },
  710. { .compatible = "fsl,p4080-pcie", },
  711. {},
  712. };
  713. struct device_node *fsl_pci_primary;
  714. void fsl_pci_assign_primary(void)
  715. {
  716. struct device_node *np;
  717. /* Callers can specify the primary bus using other means. */
  718. if (fsl_pci_primary)
  719. return;
  720. /* If a PCI host bridge contains an ISA node, it's primary. */
  721. np = of_find_node_by_type(NULL, "isa");
  722. while ((fsl_pci_primary = of_get_parent(np))) {
  723. of_node_put(np);
  724. np = fsl_pci_primary;
  725. if (of_match_node(pci_ids, np) && of_device_is_available(np))
  726. return;
  727. }
  728. /*
  729. * If there's no PCI host bridge with ISA, arbitrarily
  730. * designate one as primary. This can go away once
  731. * various bugs with primary-less systems are fixed.
  732. */
  733. for_each_matching_node(np, pci_ids) {
  734. if (of_device_is_available(np)) {
  735. fsl_pci_primary = np;
  736. of_node_put(np);
  737. return;
  738. }
  739. }
  740. }
  741. static int fsl_pci_probe(struct platform_device *pdev)
  742. {
  743. int ret;
  744. struct device_node *node;
  745. #ifdef CONFIG_SWIOTLB
  746. struct pci_controller *hose;
  747. #endif
  748. node = pdev->dev.of_node;
  749. ret = fsl_add_bridge(pdev, fsl_pci_primary == node);
  750. #ifdef CONFIG_SWIOTLB
  751. if (ret == 0) {
  752. hose = pci_find_hose_for_OF_device(pdev->dev.of_node);
  753. /*
  754. * if we couldn't map all of DRAM via the dma windows
  755. * we need SWIOTLB to handle buffers located outside of
  756. * dma capable memory region
  757. */
  758. if (memblock_end_of_DRAM() - 1 > hose->dma_window_base_cur +
  759. hose->dma_window_size)
  760. ppc_swiotlb_enable = 1;
  761. }
  762. #endif
  763. mpc85xx_pci_err_probe(pdev);
  764. return 0;
  765. }
  766. #ifdef CONFIG_PM
  767. static int fsl_pci_resume(struct device *dev)
  768. {
  769. struct pci_controller *hose;
  770. struct resource pci_rsrc;
  771. hose = pci_find_hose_for_OF_device(dev->of_node);
  772. if (!hose)
  773. return -ENODEV;
  774. if (of_address_to_resource(dev->of_node, 0, &pci_rsrc)) {
  775. dev_err(dev, "Get pci register base failed.");
  776. return -ENODEV;
  777. }
  778. setup_pci_atmu(hose, &pci_rsrc);
  779. return 0;
  780. }
  781. static const struct dev_pm_ops pci_pm_ops = {
  782. .resume = fsl_pci_resume,
  783. };
  784. #define PCI_PM_OPS (&pci_pm_ops)
  785. #else
  786. #define PCI_PM_OPS NULL
  787. #endif
  788. static struct platform_driver fsl_pci_driver = {
  789. .driver = {
  790. .name = "fsl-pci",
  791. .pm = PCI_PM_OPS,
  792. .of_match_table = pci_ids,
  793. },
  794. .probe = fsl_pci_probe,
  795. };
  796. static int __init fsl_pci_init(void)
  797. {
  798. return platform_driver_register(&fsl_pci_driver);
  799. }
  800. arch_initcall(fsl_pci_init);
  801. #endif