sata_sil24.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/pci.h>
  22. #include <linux/blkdev.h>
  23. #include <linux/delay.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/dma-mapping.h>
  26. #include <linux/device.h>
  27. #include <scsi/scsi_host.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <linux/libata.h>
  30. #define DRV_NAME "sata_sil24"
  31. #define DRV_VERSION "1.1"
  32. /*
  33. * Port request block (PRB) 32 bytes
  34. */
  35. struct sil24_prb {
  36. __le16 ctrl;
  37. __le16 prot;
  38. __le32 rx_cnt;
  39. u8 fis[6 * 4];
  40. };
  41. /*
  42. * Scatter gather entry (SGE) 16 bytes
  43. */
  44. struct sil24_sge {
  45. __le64 addr;
  46. __le32 cnt;
  47. __le32 flags;
  48. };
  49. /*
  50. * Port multiplier
  51. */
  52. struct sil24_port_multiplier {
  53. __le32 diag;
  54. __le32 sactive;
  55. };
  56. enum {
  57. SIL24_HOST_BAR = 0,
  58. SIL24_PORT_BAR = 2,
  59. /*
  60. * Global controller registers (128 bytes @ BAR0)
  61. */
  62. /* 32 bit regs */
  63. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  64. HOST_CTRL = 0x40,
  65. HOST_IRQ_STAT = 0x44,
  66. HOST_PHY_CFG = 0x48,
  67. HOST_BIST_CTRL = 0x50,
  68. HOST_BIST_PTRN = 0x54,
  69. HOST_BIST_STAT = 0x58,
  70. HOST_MEM_BIST_STAT = 0x5c,
  71. HOST_FLASH_CMD = 0x70,
  72. /* 8 bit regs */
  73. HOST_FLASH_DATA = 0x74,
  74. HOST_TRANSITION_DETECT = 0x75,
  75. HOST_GPIO_CTRL = 0x76,
  76. HOST_I2C_ADDR = 0x78, /* 32 bit */
  77. HOST_I2C_DATA = 0x7c,
  78. HOST_I2C_XFER_CNT = 0x7e,
  79. HOST_I2C_CTRL = 0x7f,
  80. /* HOST_SLOT_STAT bits */
  81. HOST_SSTAT_ATTN = (1 << 31),
  82. /* HOST_CTRL bits */
  83. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  84. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  85. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  86. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  87. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  88. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  89. /*
  90. * Port registers
  91. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  92. */
  93. PORT_REGS_SIZE = 0x2000,
  94. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  95. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  96. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  97. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  98. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  99. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  100. /* 32 bit regs */
  101. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  102. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  103. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  104. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  105. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  106. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  107. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  108. PORT_CMD_ERR = 0x1024, /* command error number */
  109. PORT_FIS_CFG = 0x1028,
  110. PORT_FIFO_THRES = 0x102c,
  111. /* 16 bit regs */
  112. PORT_DECODE_ERR_CNT = 0x1040,
  113. PORT_DECODE_ERR_THRESH = 0x1042,
  114. PORT_CRC_ERR_CNT = 0x1044,
  115. PORT_CRC_ERR_THRESH = 0x1046,
  116. PORT_HSHK_ERR_CNT = 0x1048,
  117. PORT_HSHK_ERR_THRESH = 0x104a,
  118. /* 32 bit regs */
  119. PORT_PHY_CFG = 0x1050,
  120. PORT_SLOT_STAT = 0x1800,
  121. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  122. PORT_CONTEXT = 0x1e04,
  123. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  124. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  125. PORT_SCONTROL = 0x1f00,
  126. PORT_SSTATUS = 0x1f04,
  127. PORT_SERROR = 0x1f08,
  128. PORT_SACTIVE = 0x1f0c,
  129. /* PORT_CTRL_STAT bits */
  130. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  131. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  132. PORT_CS_INIT = (1 << 2), /* port initialize */
  133. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  134. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  135. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  136. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  137. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  138. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  139. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  140. /* bits[11:0] are masked */
  141. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  142. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  143. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  144. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  145. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  146. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  147. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  148. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  149. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  150. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  151. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  152. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  153. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  154. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  155. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  156. /* bits[27:16] are unmasked (raw) */
  157. PORT_IRQ_RAW_SHIFT = 16,
  158. PORT_IRQ_MASKED_MASK = 0x7ff,
  159. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  160. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  161. PORT_IRQ_STEER_SHIFT = 30,
  162. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  163. /* PORT_CMD_ERR constants */
  164. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  165. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  166. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  167. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  168. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  169. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  170. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  171. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  172. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  173. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  174. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  175. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  176. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  177. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  178. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  179. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  180. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  181. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  182. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  183. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  184. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  185. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  186. /* bits of PRB control field */
  187. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  188. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  189. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  190. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  191. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  192. /* PRB protocol field */
  193. PRB_PROT_PACKET = (1 << 0),
  194. PRB_PROT_TCQ = (1 << 1),
  195. PRB_PROT_NCQ = (1 << 2),
  196. PRB_PROT_READ = (1 << 3),
  197. PRB_PROT_WRITE = (1 << 4),
  198. PRB_PROT_TRANSPARENT = (1 << 5),
  199. /*
  200. * Other constants
  201. */
  202. SGE_TRM = (1 << 31), /* Last SGE in chain */
  203. SGE_LNK = (1 << 30), /* linked list
  204. Points to SGT, not SGE */
  205. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  206. data address ignored */
  207. SIL24_MAX_CMDS = 31,
  208. /* board id */
  209. BID_SIL3124 = 0,
  210. BID_SIL3132 = 1,
  211. BID_SIL3131 = 2,
  212. /* host flags */
  213. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  214. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  215. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  216. ATA_FLAG_AN | ATA_FLAG_PMP,
  217. SIL24_COMMON_LFLAGS = ATA_LFLAG_SKIP_D2H_BSY,
  218. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  219. IRQ_STAT_4PORTS = 0xf,
  220. };
  221. struct sil24_ata_block {
  222. struct sil24_prb prb;
  223. struct sil24_sge sge[LIBATA_MAX_PRD];
  224. };
  225. struct sil24_atapi_block {
  226. struct sil24_prb prb;
  227. u8 cdb[16];
  228. struct sil24_sge sge[LIBATA_MAX_PRD - 1];
  229. };
  230. union sil24_cmd_block {
  231. struct sil24_ata_block ata;
  232. struct sil24_atapi_block atapi;
  233. };
  234. static struct sil24_cerr_info {
  235. unsigned int err_mask, action;
  236. const char *desc;
  237. } sil24_cerr_db[] = {
  238. [0] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  239. "device error" },
  240. [PORT_CERR_DEV] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  241. "device error via D2H FIS" },
  242. [PORT_CERR_SDB] = { AC_ERR_DEV, ATA_EH_REVALIDATE,
  243. "device error via SDB FIS" },
  244. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  245. "error in data FIS" },
  246. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_SOFTRESET,
  247. "failed to transmit command FIS" },
  248. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  249. "protocol mismatch" },
  250. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  251. "data directon mismatch" },
  252. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  253. "ran out of SGEs while writing" },
  254. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  255. "ran out of SGEs while reading" },
  256. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  257. "invalid data directon for ATAPI CDB" },
  258. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  259. "SGT no on qword boundary" },
  260. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  261. "PCI target abort while fetching SGT" },
  262. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  263. "PCI master abort while fetching SGT" },
  264. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  265. "PCI parity error while fetching SGT" },
  266. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_SOFTRESET,
  267. "PRB not on qword boundary" },
  268. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  269. "PCI target abort while fetching PRB" },
  270. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  271. "PCI master abort while fetching PRB" },
  272. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  273. "PCI parity error while fetching PRB" },
  274. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  275. "undefined error while transferring data" },
  276. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  277. "PCI target abort while transferring data" },
  278. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  279. "PCI master abort while transferring data" },
  280. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_SOFTRESET,
  281. "PCI parity error while transferring data" },
  282. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_SOFTRESET,
  283. "FIS received while sending service FIS" },
  284. };
  285. /*
  286. * ap->private_data
  287. *
  288. * The preview driver always returned 0 for status. We emulate it
  289. * here from the previous interrupt.
  290. */
  291. struct sil24_port_priv {
  292. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  293. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  294. struct ata_taskfile tf; /* Cached taskfile registers */
  295. };
  296. static void sil24_dev_config(struct ata_device *dev);
  297. static u8 sil24_check_status(struct ata_port *ap);
  298. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val);
  299. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  300. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  301. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  302. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  303. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  304. static void sil24_irq_clear(struct ata_port *ap);
  305. static void sil24_pmp_attach(struct ata_port *ap);
  306. static void sil24_pmp_detach(struct ata_port *ap);
  307. static int sil24_pmp_read(struct ata_device *dev, int pmp, int reg, u32 *r_val);
  308. static int sil24_pmp_write(struct ata_device *dev, int pmp, int reg, u32 val);
  309. static void sil24_freeze(struct ata_port *ap);
  310. static void sil24_thaw(struct ata_port *ap);
  311. static void sil24_error_handler(struct ata_port *ap);
  312. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  313. static int sil24_port_start(struct ata_port *ap);
  314. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  315. #ifdef CONFIG_PM
  316. static int sil24_pci_device_resume(struct pci_dev *pdev);
  317. static int sil24_port_resume(struct ata_port *ap);
  318. #endif
  319. static const struct pci_device_id sil24_pci_tbl[] = {
  320. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  321. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  322. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  323. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  324. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  325. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  326. { } /* terminate list */
  327. };
  328. static struct pci_driver sil24_pci_driver = {
  329. .name = DRV_NAME,
  330. .id_table = sil24_pci_tbl,
  331. .probe = sil24_init_one,
  332. .remove = ata_pci_remove_one,
  333. #ifdef CONFIG_PM
  334. .suspend = ata_pci_device_suspend,
  335. .resume = sil24_pci_device_resume,
  336. #endif
  337. };
  338. static struct scsi_host_template sil24_sht = {
  339. .module = THIS_MODULE,
  340. .name = DRV_NAME,
  341. .ioctl = ata_scsi_ioctl,
  342. .queuecommand = ata_scsi_queuecmd,
  343. .change_queue_depth = ata_scsi_change_queue_depth,
  344. .can_queue = SIL24_MAX_CMDS,
  345. .this_id = ATA_SHT_THIS_ID,
  346. .sg_tablesize = LIBATA_MAX_PRD,
  347. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  348. .emulated = ATA_SHT_EMULATED,
  349. .use_clustering = ATA_SHT_USE_CLUSTERING,
  350. .proc_name = DRV_NAME,
  351. .dma_boundary = ATA_DMA_BOUNDARY,
  352. .slave_configure = ata_scsi_slave_config,
  353. .slave_destroy = ata_scsi_slave_destroy,
  354. .bios_param = ata_std_bios_param,
  355. };
  356. static const struct ata_port_operations sil24_ops = {
  357. .dev_config = sil24_dev_config,
  358. .check_status = sil24_check_status,
  359. .check_altstatus = sil24_check_status,
  360. .dev_select = ata_noop_dev_select,
  361. .tf_read = sil24_tf_read,
  362. .qc_defer = sil24_qc_defer,
  363. .qc_prep = sil24_qc_prep,
  364. .qc_issue = sil24_qc_issue,
  365. .irq_clear = sil24_irq_clear,
  366. .scr_read = sil24_scr_read,
  367. .scr_write = sil24_scr_write,
  368. .pmp_attach = sil24_pmp_attach,
  369. .pmp_detach = sil24_pmp_detach,
  370. .pmp_read = sil24_pmp_read,
  371. .pmp_write = sil24_pmp_write,
  372. .freeze = sil24_freeze,
  373. .thaw = sil24_thaw,
  374. .error_handler = sil24_error_handler,
  375. .post_internal_cmd = sil24_post_internal_cmd,
  376. .port_start = sil24_port_start,
  377. #ifdef CONFIG_PM
  378. .port_resume = sil24_port_resume,
  379. #endif
  380. };
  381. /*
  382. * Use bits 30-31 of port_flags to encode available port numbers.
  383. * Current maxium is 4.
  384. */
  385. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  386. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  387. static const struct ata_port_info sil24_port_info[] = {
  388. /* sil_3124 */
  389. {
  390. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  391. SIL24_FLAG_PCIX_IRQ_WOC,
  392. .link_flags = SIL24_COMMON_LFLAGS,
  393. .pio_mask = 0x1f, /* pio0-4 */
  394. .mwdma_mask = 0x07, /* mwdma0-2 */
  395. .udma_mask = ATA_UDMA5, /* udma0-5 */
  396. .port_ops = &sil24_ops,
  397. },
  398. /* sil_3132 */
  399. {
  400. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  401. .link_flags = SIL24_COMMON_LFLAGS,
  402. .pio_mask = 0x1f, /* pio0-4 */
  403. .mwdma_mask = 0x07, /* mwdma0-2 */
  404. .udma_mask = ATA_UDMA5, /* udma0-5 */
  405. .port_ops = &sil24_ops,
  406. },
  407. /* sil_3131/sil_3531 */
  408. {
  409. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  410. .link_flags = SIL24_COMMON_LFLAGS,
  411. .pio_mask = 0x1f, /* pio0-4 */
  412. .mwdma_mask = 0x07, /* mwdma0-2 */
  413. .udma_mask = ATA_UDMA5, /* udma0-5 */
  414. .port_ops = &sil24_ops,
  415. },
  416. };
  417. static int sil24_tag(int tag)
  418. {
  419. if (unlikely(ata_tag_internal(tag)))
  420. return 0;
  421. return tag;
  422. }
  423. static void sil24_dev_config(struct ata_device *dev)
  424. {
  425. void __iomem *port = dev->link->ap->ioaddr.cmd_addr;
  426. if (dev->cdb_len == 16)
  427. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  428. else
  429. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  430. }
  431. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  432. {
  433. void __iomem *port = ap->ioaddr.cmd_addr;
  434. struct sil24_prb __iomem *prb;
  435. u8 fis[6 * 4];
  436. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  437. memcpy_fromio(fis, prb->fis, sizeof(fis));
  438. ata_tf_from_fis(fis, tf);
  439. }
  440. static u8 sil24_check_status(struct ata_port *ap)
  441. {
  442. struct sil24_port_priv *pp = ap->private_data;
  443. return pp->tf.command;
  444. }
  445. static int sil24_scr_map[] = {
  446. [SCR_CONTROL] = 0,
  447. [SCR_STATUS] = 1,
  448. [SCR_ERROR] = 2,
  449. [SCR_ACTIVE] = 3,
  450. };
  451. static int sil24_scr_read(struct ata_port *ap, unsigned sc_reg, u32 *val)
  452. {
  453. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  454. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  455. void __iomem *addr;
  456. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  457. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  458. return 0;
  459. }
  460. return -EINVAL;
  461. }
  462. static int sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  463. {
  464. void __iomem *scr_addr = ap->ioaddr.scr_addr;
  465. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  466. void __iomem *addr;
  467. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  468. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  469. return 0;
  470. }
  471. return -EINVAL;
  472. }
  473. static void sil24_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  474. {
  475. struct sil24_port_priv *pp = ap->private_data;
  476. *tf = pp->tf;
  477. }
  478. static void sil24_config_pmp(struct ata_port *ap, int attached)
  479. {
  480. void __iomem *port = ap->ioaddr.cmd_addr;
  481. if (attached)
  482. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  483. else
  484. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  485. }
  486. static void sil24_clear_pmp(struct ata_port *ap)
  487. {
  488. void __iomem *port = ap->ioaddr.cmd_addr;
  489. int i;
  490. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  491. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  492. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  493. writel(0, pmp_base + PORT_PMP_STATUS);
  494. writel(0, pmp_base + PORT_PMP_QACTIVE);
  495. }
  496. }
  497. static int sil24_init_port(struct ata_port *ap)
  498. {
  499. void __iomem *port = ap->ioaddr.cmd_addr;
  500. u32 tmp;
  501. /* clear PMP error status */
  502. if (ap->nr_pmp_links)
  503. sil24_clear_pmp(ap);
  504. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  505. ata_wait_register(port + PORT_CTRL_STAT,
  506. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  507. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  508. PORT_CS_RDY, 0, 10, 100);
  509. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY)
  510. return -EIO;
  511. return 0;
  512. }
  513. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  514. const struct ata_taskfile *tf,
  515. int is_cmd, u32 ctrl,
  516. unsigned long timeout_msec)
  517. {
  518. void __iomem *port = ap->ioaddr.cmd_addr;
  519. struct sil24_port_priv *pp = ap->private_data;
  520. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  521. dma_addr_t paddr = pp->cmd_block_dma;
  522. u32 irq_enabled, irq_mask, irq_stat;
  523. int rc;
  524. prb->ctrl = cpu_to_le16(ctrl);
  525. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  526. /* temporarily plug completion and error interrupts */
  527. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  528. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  529. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  530. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  531. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  532. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  533. 10, timeout_msec);
  534. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  535. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  536. if (irq_stat & PORT_IRQ_COMPLETE)
  537. rc = 0;
  538. else {
  539. /* force port into known state */
  540. sil24_init_port(ap);
  541. if (irq_stat & PORT_IRQ_ERROR)
  542. rc = -EIO;
  543. else
  544. rc = -EBUSY;
  545. }
  546. /* restore IRQ enabled */
  547. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  548. return rc;
  549. }
  550. static int sil24_do_softreset(struct ata_link *link, unsigned int *class,
  551. int pmp, unsigned long deadline)
  552. {
  553. struct ata_port *ap = link->ap;
  554. unsigned long timeout_msec = 0;
  555. struct ata_taskfile tf;
  556. const char *reason;
  557. int rc;
  558. DPRINTK("ENTER\n");
  559. if (ata_link_offline(link)) {
  560. DPRINTK("PHY reports no device\n");
  561. *class = ATA_DEV_NONE;
  562. goto out;
  563. }
  564. /* put the port into known state */
  565. if (sil24_init_port(ap)) {
  566. reason ="port not ready";
  567. goto err;
  568. }
  569. /* do SRST */
  570. if (time_after(deadline, jiffies))
  571. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  572. ata_tf_init(link->device, &tf); /* doesn't really matter */
  573. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  574. timeout_msec);
  575. if (rc == -EBUSY) {
  576. reason = "timeout";
  577. goto err;
  578. } else if (rc) {
  579. reason = "SRST command error";
  580. goto err;
  581. }
  582. sil24_read_tf(ap, 0, &tf);
  583. *class = ata_dev_classify(&tf);
  584. if (*class == ATA_DEV_UNKNOWN)
  585. *class = ATA_DEV_NONE;
  586. out:
  587. DPRINTK("EXIT, class=%u\n", *class);
  588. return 0;
  589. err:
  590. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  591. return -EIO;
  592. }
  593. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  594. unsigned long deadline)
  595. {
  596. return sil24_do_softreset(link, class, SATA_PMP_CTRL_PORT, deadline);
  597. }
  598. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  599. unsigned long deadline)
  600. {
  601. struct ata_port *ap = link->ap;
  602. void __iomem *port = ap->ioaddr.cmd_addr;
  603. const char *reason;
  604. int tout_msec, rc;
  605. u32 tmp;
  606. /* sil24 does the right thing(tm) without any protection */
  607. sata_set_spd(link);
  608. tout_msec = 100;
  609. if (ata_link_online(link))
  610. tout_msec = 5000;
  611. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  612. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  613. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10, tout_msec);
  614. /* SStatus oscillates between zero and valid status after
  615. * DEV_RST, debounce it.
  616. */
  617. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  618. if (rc) {
  619. reason = "PHY debouncing failed";
  620. goto err;
  621. }
  622. if (tmp & PORT_CS_DEV_RST) {
  623. if (ata_link_offline(link))
  624. return 0;
  625. reason = "link not ready";
  626. goto err;
  627. }
  628. /* Sil24 doesn't store signature FIS after hardreset, so we
  629. * can't wait for BSY to clear. Some devices take a long time
  630. * to get ready and those devices will choke if we don't wait
  631. * for BSY clearance here. Tell libata to perform follow-up
  632. * softreset.
  633. */
  634. return -EAGAIN;
  635. err:
  636. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  637. return -EIO;
  638. }
  639. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  640. struct sil24_sge *sge)
  641. {
  642. struct scatterlist *sg;
  643. ata_for_each_sg(sg, qc) {
  644. sge->addr = cpu_to_le64(sg_dma_address(sg));
  645. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  646. if (ata_sg_is_last(sg, qc))
  647. sge->flags = cpu_to_le32(SGE_TRM);
  648. else
  649. sge->flags = 0;
  650. sge++;
  651. }
  652. }
  653. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  654. {
  655. struct ata_link *link = qc->dev->link;
  656. struct ata_port *ap = link->ap;
  657. u8 prot = qc->tf.protocol;
  658. int is_atapi = (prot == ATA_PROT_ATAPI ||
  659. prot == ATA_PROT_ATAPI_NODATA ||
  660. prot == ATA_PROT_ATAPI_DMA);
  661. /* ATAPI commands completing with CHECK_SENSE cause various
  662. * weird problems if other commands are active. PMP DMA CS
  663. * errata doesn't cover all and HSM violation occurs even with
  664. * only one other device active. Always run an ATAPI command
  665. * by itself.
  666. */
  667. if (unlikely(ap->excl_link)) {
  668. if (link == ap->excl_link) {
  669. if (ap->nr_active_links)
  670. return ATA_DEFER_PORT;
  671. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  672. } else
  673. return ATA_DEFER_PORT;
  674. } else if (unlikely(is_atapi)) {
  675. ap->excl_link = link;
  676. if (ap->nr_active_links)
  677. return ATA_DEFER_PORT;
  678. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  679. }
  680. return ata_std_qc_defer(qc);
  681. }
  682. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  683. {
  684. struct ata_port *ap = qc->ap;
  685. struct sil24_port_priv *pp = ap->private_data;
  686. union sil24_cmd_block *cb;
  687. struct sil24_prb *prb;
  688. struct sil24_sge *sge;
  689. u16 ctrl = 0;
  690. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  691. switch (qc->tf.protocol) {
  692. case ATA_PROT_PIO:
  693. case ATA_PROT_DMA:
  694. case ATA_PROT_NCQ:
  695. case ATA_PROT_NODATA:
  696. prb = &cb->ata.prb;
  697. sge = cb->ata.sge;
  698. break;
  699. case ATA_PROT_ATAPI:
  700. case ATA_PROT_ATAPI_DMA:
  701. case ATA_PROT_ATAPI_NODATA:
  702. prb = &cb->atapi.prb;
  703. sge = cb->atapi.sge;
  704. memset(cb->atapi.cdb, 0, 32);
  705. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  706. if (qc->tf.protocol != ATA_PROT_ATAPI_NODATA) {
  707. if (qc->tf.flags & ATA_TFLAG_WRITE)
  708. ctrl = PRB_CTRL_PACKET_WRITE;
  709. else
  710. ctrl = PRB_CTRL_PACKET_READ;
  711. }
  712. break;
  713. default:
  714. prb = NULL; /* shut up, gcc */
  715. sge = NULL;
  716. BUG();
  717. }
  718. prb->ctrl = cpu_to_le16(ctrl);
  719. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  720. if (qc->flags & ATA_QCFLAG_DMAMAP)
  721. sil24_fill_sg(qc, sge);
  722. }
  723. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  724. {
  725. struct ata_port *ap = qc->ap;
  726. struct sil24_port_priv *pp = ap->private_data;
  727. void __iomem *port = ap->ioaddr.cmd_addr;
  728. unsigned int tag = sil24_tag(qc->tag);
  729. dma_addr_t paddr;
  730. void __iomem *activate;
  731. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  732. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  733. writel((u32)paddr, activate);
  734. writel((u64)paddr >> 32, activate + 4);
  735. return 0;
  736. }
  737. static void sil24_irq_clear(struct ata_port *ap)
  738. {
  739. /* unused */
  740. }
  741. static void sil24_pmp_attach(struct ata_port *ap)
  742. {
  743. sil24_config_pmp(ap, 1);
  744. sil24_init_port(ap);
  745. }
  746. static void sil24_pmp_detach(struct ata_port *ap)
  747. {
  748. sil24_init_port(ap);
  749. sil24_config_pmp(ap, 0);
  750. }
  751. static int sil24_pmp_read(struct ata_device *dev, int pmp, int reg, u32 *r_val)
  752. {
  753. struct ata_port *ap = dev->link->ap;
  754. struct ata_taskfile tf;
  755. int rc;
  756. sata_pmp_read_init_tf(&tf, dev, pmp, reg);
  757. rc = sil24_exec_polled_cmd(ap, SATA_PMP_CTRL_PORT, &tf, 1, 0,
  758. SATA_PMP_SCR_TIMEOUT);
  759. if (rc == 0) {
  760. sil24_read_tf(ap, 0, &tf);
  761. *r_val = sata_pmp_read_val(&tf);
  762. }
  763. return rc;
  764. }
  765. static int sil24_pmp_write(struct ata_device *dev, int pmp, int reg, u32 val)
  766. {
  767. struct ata_port *ap = dev->link->ap;
  768. struct ata_taskfile tf;
  769. sata_pmp_write_init_tf(&tf, dev, pmp, reg, val);
  770. return sil24_exec_polled_cmd(ap, SATA_PMP_CTRL_PORT, &tf, 1, 0,
  771. SATA_PMP_SCR_TIMEOUT);
  772. }
  773. static int sil24_pmp_softreset(struct ata_link *link, unsigned int *class,
  774. unsigned long deadline)
  775. {
  776. return sil24_do_softreset(link, class, link->pmp, deadline);
  777. }
  778. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  779. unsigned long deadline)
  780. {
  781. int rc;
  782. rc = sil24_init_port(link->ap);
  783. if (rc) {
  784. ata_link_printk(link, KERN_ERR,
  785. "hardreset failed (port not ready)\n");
  786. return rc;
  787. }
  788. return sata_pmp_std_hardreset(link, class, deadline);
  789. }
  790. static void sil24_freeze(struct ata_port *ap)
  791. {
  792. void __iomem *port = ap->ioaddr.cmd_addr;
  793. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  794. * PORT_IRQ_ENABLE instead.
  795. */
  796. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  797. }
  798. static void sil24_thaw(struct ata_port *ap)
  799. {
  800. void __iomem *port = ap->ioaddr.cmd_addr;
  801. u32 tmp;
  802. /* clear IRQ */
  803. tmp = readl(port + PORT_IRQ_STAT);
  804. writel(tmp, port + PORT_IRQ_STAT);
  805. /* turn IRQ back on */
  806. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  807. }
  808. static void sil24_error_intr(struct ata_port *ap)
  809. {
  810. void __iomem *port = ap->ioaddr.cmd_addr;
  811. struct sil24_port_priv *pp = ap->private_data;
  812. struct ata_queued_cmd *qc = NULL;
  813. struct ata_link *link;
  814. struct ata_eh_info *ehi;
  815. int abort = 0, freeze = 0;
  816. u32 irq_stat;
  817. /* on error, we need to clear IRQ explicitly */
  818. irq_stat = readl(port + PORT_IRQ_STAT);
  819. writel(irq_stat, port + PORT_IRQ_STAT);
  820. /* first, analyze and record host port events */
  821. link = &ap->link;
  822. ehi = &link->eh_info;
  823. ata_ehi_clear_desc(ehi);
  824. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  825. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  826. ata_ehi_push_desc(ehi, "SDB notify");
  827. sata_async_notification(ap);
  828. }
  829. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  830. ata_ehi_hotplugged(ehi);
  831. ata_ehi_push_desc(ehi, "%s",
  832. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  833. "PHY RDY changed" : "device exchanged");
  834. freeze = 1;
  835. }
  836. if (irq_stat & PORT_IRQ_UNK_FIS) {
  837. ehi->err_mask |= AC_ERR_HSM;
  838. ehi->action |= ATA_EH_SOFTRESET;
  839. ata_ehi_push_desc(ehi, "unknown FIS");
  840. freeze = 1;
  841. }
  842. /* deal with command error */
  843. if (irq_stat & PORT_IRQ_ERROR) {
  844. struct sil24_cerr_info *ci = NULL;
  845. unsigned int err_mask = 0, action = 0;
  846. u32 context, cerr;
  847. int pmp;
  848. abort = 1;
  849. /* DMA Context Switch Failure in Port Multiplier Mode
  850. * errata. If we have active commands to 3 or more
  851. * devices, any error condition on active devices can
  852. * corrupt DMA context switching.
  853. */
  854. if (ap->nr_active_links >= 3) {
  855. ehi->err_mask |= AC_ERR_OTHER;
  856. ehi->action |= ATA_EH_HARDRESET;
  857. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  858. freeze = 1;
  859. }
  860. /* find out the offending link and qc */
  861. if (ap->nr_pmp_links) {
  862. context = readl(port + PORT_CONTEXT);
  863. pmp = (context >> 5) & 0xf;
  864. if (pmp < ap->nr_pmp_links) {
  865. link = &ap->pmp_link[pmp];
  866. ehi = &link->eh_info;
  867. qc = ata_qc_from_tag(ap, link->active_tag);
  868. ata_ehi_clear_desc(ehi);
  869. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  870. irq_stat);
  871. } else {
  872. err_mask |= AC_ERR_HSM;
  873. action |= ATA_EH_HARDRESET;
  874. freeze = 1;
  875. }
  876. } else
  877. qc = ata_qc_from_tag(ap, link->active_tag);
  878. /* analyze CMD_ERR */
  879. cerr = readl(port + PORT_CMD_ERR);
  880. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  881. ci = &sil24_cerr_db[cerr];
  882. if (ci && ci->desc) {
  883. err_mask |= ci->err_mask;
  884. action |= ci->action;
  885. ata_ehi_push_desc(ehi, "%s", ci->desc);
  886. } else {
  887. err_mask |= AC_ERR_OTHER;
  888. action |= ATA_EH_SOFTRESET;
  889. ata_ehi_push_desc(ehi, "unknown command error %d",
  890. cerr);
  891. }
  892. /* record error info */
  893. if (qc) {
  894. sil24_read_tf(ap, qc->tag, &pp->tf);
  895. qc->err_mask |= err_mask;
  896. } else
  897. ehi->err_mask |= err_mask;
  898. ehi->action |= action;
  899. /* if PMP, resume */
  900. if (ap->nr_pmp_links)
  901. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  902. }
  903. /* freeze or abort */
  904. if (freeze)
  905. ata_port_freeze(ap);
  906. else if (abort) {
  907. if (qc)
  908. ata_link_abort(qc->dev->link);
  909. else
  910. ata_port_abort(ap);
  911. }
  912. }
  913. static void sil24_finish_qc(struct ata_queued_cmd *qc)
  914. {
  915. struct ata_port *ap = qc->ap;
  916. struct sil24_port_priv *pp = ap->private_data;
  917. if (qc->flags & ATA_QCFLAG_RESULT_TF)
  918. sil24_read_tf(ap, qc->tag, &pp->tf);
  919. }
  920. static inline void sil24_host_intr(struct ata_port *ap)
  921. {
  922. void __iomem *port = ap->ioaddr.cmd_addr;
  923. u32 slot_stat, qc_active;
  924. int rc;
  925. /* If PCIX_IRQ_WOC, there's an inherent race window between
  926. * clearing IRQ pending status and reading PORT_SLOT_STAT
  927. * which may cause spurious interrupts afterwards. This is
  928. * unavoidable and much better than losing interrupts which
  929. * happens if IRQ pending is cleared after reading
  930. * PORT_SLOT_STAT.
  931. */
  932. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  933. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  934. slot_stat = readl(port + PORT_SLOT_STAT);
  935. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  936. sil24_error_intr(ap);
  937. return;
  938. }
  939. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  940. rc = ata_qc_complete_multiple(ap, qc_active, sil24_finish_qc);
  941. if (rc > 0)
  942. return;
  943. if (rc < 0) {
  944. struct ata_eh_info *ehi = &ap->link.eh_info;
  945. ehi->err_mask |= AC_ERR_HSM;
  946. ehi->action |= ATA_EH_SOFTRESET;
  947. ata_port_freeze(ap);
  948. return;
  949. }
  950. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  951. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  952. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  953. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  954. slot_stat, ap->link.active_tag, ap->link.sactive);
  955. }
  956. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  957. {
  958. struct ata_host *host = dev_instance;
  959. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  960. unsigned handled = 0;
  961. u32 status;
  962. int i;
  963. status = readl(host_base + HOST_IRQ_STAT);
  964. if (status == 0xffffffff) {
  965. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  966. "PCI fault or device removal?\n");
  967. goto out;
  968. }
  969. if (!(status & IRQ_STAT_4PORTS))
  970. goto out;
  971. spin_lock(&host->lock);
  972. for (i = 0; i < host->n_ports; i++)
  973. if (status & (1 << i)) {
  974. struct ata_port *ap = host->ports[i];
  975. if (ap && !(ap->flags & ATA_FLAG_DISABLED)) {
  976. sil24_host_intr(ap);
  977. handled++;
  978. } else
  979. printk(KERN_ERR DRV_NAME
  980. ": interrupt from disabled port %d\n", i);
  981. }
  982. spin_unlock(&host->lock);
  983. out:
  984. return IRQ_RETVAL(handled);
  985. }
  986. static void sil24_error_handler(struct ata_port *ap)
  987. {
  988. if (sil24_init_port(ap))
  989. ata_eh_freeze_port(ap);
  990. /* perform recovery */
  991. sata_pmp_do_eh(ap, ata_std_prereset, sil24_softreset, sil24_hardreset,
  992. ata_std_postreset, sata_pmp_std_prereset,
  993. sil24_pmp_softreset, sil24_pmp_hardreset,
  994. sata_pmp_std_postreset);
  995. }
  996. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  997. {
  998. struct ata_port *ap = qc->ap;
  999. /* make DMA engine forget about the failed command */
  1000. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1001. ata_eh_freeze_port(ap);
  1002. }
  1003. static int sil24_port_start(struct ata_port *ap)
  1004. {
  1005. struct device *dev = ap->host->dev;
  1006. struct sil24_port_priv *pp;
  1007. union sil24_cmd_block *cb;
  1008. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1009. dma_addr_t cb_dma;
  1010. int rc;
  1011. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1012. if (!pp)
  1013. return -ENOMEM;
  1014. pp->tf.command = ATA_DRDY;
  1015. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1016. if (!cb)
  1017. return -ENOMEM;
  1018. memset(cb, 0, cb_size);
  1019. rc = ata_pad_alloc(ap, dev);
  1020. if (rc)
  1021. return rc;
  1022. pp->cmd_block = cb;
  1023. pp->cmd_block_dma = cb_dma;
  1024. ap->private_data = pp;
  1025. return 0;
  1026. }
  1027. static void sil24_init_controller(struct ata_host *host)
  1028. {
  1029. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1030. void __iomem *port_base = host->iomap[SIL24_PORT_BAR];
  1031. u32 tmp;
  1032. int i;
  1033. /* GPIO off */
  1034. writel(0, host_base + HOST_FLASH_CMD);
  1035. /* clear global reset & mask interrupts during initialization */
  1036. writel(0, host_base + HOST_CTRL);
  1037. /* init ports */
  1038. for (i = 0; i < host->n_ports; i++) {
  1039. void __iomem *port = port_base + i * PORT_REGS_SIZE;
  1040. /* Initial PHY setting */
  1041. writel(0x20c, port + PORT_PHY_CFG);
  1042. /* Clear port RST */
  1043. tmp = readl(port + PORT_CTRL_STAT);
  1044. if (tmp & PORT_CS_PORT_RST) {
  1045. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1046. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  1047. PORT_CS_PORT_RST,
  1048. PORT_CS_PORT_RST, 10, 100);
  1049. if (tmp & PORT_CS_PORT_RST)
  1050. dev_printk(KERN_ERR, host->dev,
  1051. "failed to clear port RST\n");
  1052. }
  1053. /* Configure IRQ WoC */
  1054. if (host->ports[0]->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  1055. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  1056. else
  1057. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  1058. /* Zero error counters. */
  1059. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  1060. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  1061. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  1062. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  1063. writel(0x0000, port + PORT_CRC_ERR_CNT);
  1064. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  1065. /* Always use 64bit activation */
  1066. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  1067. /* Clear port multiplier enable and resume bits */
  1068. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME,
  1069. port + PORT_CTRL_CLR);
  1070. }
  1071. /* Turn on interrupts */
  1072. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1073. }
  1074. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1075. {
  1076. static int printed_version = 0;
  1077. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1078. const struct ata_port_info *ppi[] = { &pi, NULL };
  1079. void __iomem * const *iomap;
  1080. struct ata_host *host;
  1081. int i, rc;
  1082. u32 tmp;
  1083. if (!printed_version++)
  1084. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1085. /* acquire resources */
  1086. rc = pcim_enable_device(pdev);
  1087. if (rc)
  1088. return rc;
  1089. rc = pcim_iomap_regions(pdev,
  1090. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1091. DRV_NAME);
  1092. if (rc)
  1093. return rc;
  1094. iomap = pcim_iomap_table(pdev);
  1095. /* apply workaround for completion IRQ loss on PCI-X errata */
  1096. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1097. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1098. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1099. dev_printk(KERN_INFO, &pdev->dev,
  1100. "Applying completion IRQ loss on PCI-X "
  1101. "errata fix\n");
  1102. else
  1103. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1104. }
  1105. /* allocate and fill host */
  1106. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1107. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1108. if (!host)
  1109. return -ENOMEM;
  1110. host->iomap = iomap;
  1111. for (i = 0; i < host->n_ports; i++) {
  1112. struct ata_port *ap = host->ports[i];
  1113. size_t offset = ap->port_no * PORT_REGS_SIZE;
  1114. void __iomem *port = iomap[SIL24_PORT_BAR] + offset;
  1115. host->ports[i]->ioaddr.cmd_addr = port;
  1116. host->ports[i]->ioaddr.scr_addr = port + PORT_SCONTROL;
  1117. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1118. ata_port_pbar_desc(ap, SIL24_PORT_BAR, offset, "port");
  1119. }
  1120. /* configure and activate the device */
  1121. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1122. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1123. if (rc) {
  1124. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1125. if (rc) {
  1126. dev_printk(KERN_ERR, &pdev->dev,
  1127. "64-bit DMA enable failed\n");
  1128. return rc;
  1129. }
  1130. }
  1131. } else {
  1132. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1133. if (rc) {
  1134. dev_printk(KERN_ERR, &pdev->dev,
  1135. "32-bit DMA enable failed\n");
  1136. return rc;
  1137. }
  1138. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1139. if (rc) {
  1140. dev_printk(KERN_ERR, &pdev->dev,
  1141. "32-bit consistent DMA enable failed\n");
  1142. return rc;
  1143. }
  1144. }
  1145. sil24_init_controller(host);
  1146. pci_set_master(pdev);
  1147. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1148. &sil24_sht);
  1149. }
  1150. #ifdef CONFIG_PM
  1151. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1152. {
  1153. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1154. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1155. int rc;
  1156. rc = ata_pci_device_do_resume(pdev);
  1157. if (rc)
  1158. return rc;
  1159. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1160. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1161. sil24_init_controller(host);
  1162. ata_host_resume(host);
  1163. return 0;
  1164. }
  1165. static int sil24_port_resume(struct ata_port *ap)
  1166. {
  1167. sil24_config_pmp(ap, ap->nr_pmp_links);
  1168. return 0;
  1169. }
  1170. #endif
  1171. static int __init sil24_init(void)
  1172. {
  1173. return pci_register_driver(&sil24_pci_driver);
  1174. }
  1175. static void __exit sil24_exit(void)
  1176. {
  1177. pci_unregister_driver(&sil24_pci_driver);
  1178. }
  1179. MODULE_AUTHOR("Tejun Heo");
  1180. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1181. MODULE_LICENSE("GPL");
  1182. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1183. module_init(sil24_init);
  1184. module_exit(sil24_exit);