i915_gem_gtt.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831
  1. /*
  2. * Copyright © 2010 Daniel Vetter
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. */
  24. #include <drm/drmP.h>
  25. #include <drm/i915_drm.h>
  26. #include "i915_drv.h"
  27. #include "i915_trace.h"
  28. #include "intel_drv.h"
  29. typedef uint32_t gtt_pte_t;
  30. /* PPGTT stuff */
  31. #define GEN6_GTT_ADDR_ENCODE(addr) ((addr) | (((addr) >> 28) & 0xff0))
  32. #define GEN6_PDE_VALID (1 << 0)
  33. /* gen6+ has bit 11-4 for physical addr bit 39-32 */
  34. #define GEN6_PDE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  35. #define GEN6_PTE_VALID (1 << 0)
  36. #define GEN6_PTE_UNCACHED (1 << 1)
  37. #define HSW_PTE_UNCACHED (0)
  38. #define GEN6_PTE_CACHE_LLC (2 << 1)
  39. #define GEN6_PTE_CACHE_LLC_MLC (3 << 1)
  40. #define GEN6_PTE_ADDR_ENCODE(addr) GEN6_GTT_ADDR_ENCODE(addr)
  41. static inline gtt_pte_t gen6_pte_encode(struct drm_device *dev,
  42. dma_addr_t addr,
  43. enum i915_cache_level level)
  44. {
  45. gtt_pte_t pte = GEN6_PTE_VALID;
  46. pte |= GEN6_PTE_ADDR_ENCODE(addr);
  47. switch (level) {
  48. case I915_CACHE_LLC_MLC:
  49. /* Haswell doesn't set L3 this way */
  50. if (IS_HASWELL(dev))
  51. pte |= GEN6_PTE_CACHE_LLC;
  52. else
  53. pte |= GEN6_PTE_CACHE_LLC_MLC;
  54. break;
  55. case I915_CACHE_LLC:
  56. pte |= GEN6_PTE_CACHE_LLC;
  57. break;
  58. case I915_CACHE_NONE:
  59. if (IS_HASWELL(dev))
  60. pte |= HSW_PTE_UNCACHED;
  61. else
  62. pte |= GEN6_PTE_UNCACHED;
  63. break;
  64. default:
  65. BUG();
  66. }
  67. return pte;
  68. }
  69. /* PPGTT support for Sandybdrige/Gen6 and later */
  70. static void gen6_ppgtt_clear_range(struct i915_hw_ppgtt *ppgtt,
  71. unsigned first_entry,
  72. unsigned num_entries)
  73. {
  74. gtt_pte_t *pt_vaddr;
  75. gtt_pte_t scratch_pte;
  76. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  77. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  78. unsigned last_pte, i;
  79. scratch_pte = gen6_pte_encode(ppgtt->dev,
  80. ppgtt->scratch_page_dma_addr,
  81. I915_CACHE_LLC);
  82. while (num_entries) {
  83. last_pte = first_pte + num_entries;
  84. if (last_pte > I915_PPGTT_PT_ENTRIES)
  85. last_pte = I915_PPGTT_PT_ENTRIES;
  86. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  87. for (i = first_pte; i < last_pte; i++)
  88. pt_vaddr[i] = scratch_pte;
  89. kunmap_atomic(pt_vaddr);
  90. num_entries -= last_pte - first_pte;
  91. first_pte = 0;
  92. act_pd++;
  93. }
  94. }
  95. static void gen6_ppgtt_insert_entries(struct i915_hw_ppgtt *ppgtt,
  96. struct sg_table *pages,
  97. unsigned first_entry,
  98. enum i915_cache_level cache_level)
  99. {
  100. gtt_pte_t *pt_vaddr;
  101. unsigned act_pd = first_entry / I915_PPGTT_PT_ENTRIES;
  102. unsigned first_pte = first_entry % I915_PPGTT_PT_ENTRIES;
  103. unsigned i, j, m, segment_len;
  104. dma_addr_t page_addr;
  105. struct scatterlist *sg;
  106. /* init sg walking */
  107. sg = pages->sgl;
  108. i = 0;
  109. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  110. m = 0;
  111. while (i < pages->nents) {
  112. pt_vaddr = kmap_atomic(ppgtt->pt_pages[act_pd]);
  113. for (j = first_pte; j < I915_PPGTT_PT_ENTRIES; j++) {
  114. page_addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  115. pt_vaddr[j] = gen6_pte_encode(ppgtt->dev, page_addr,
  116. cache_level);
  117. /* grab the next page */
  118. if (++m == segment_len) {
  119. if (++i == pages->nents)
  120. break;
  121. sg = sg_next(sg);
  122. segment_len = sg_dma_len(sg) >> PAGE_SHIFT;
  123. m = 0;
  124. }
  125. }
  126. kunmap_atomic(pt_vaddr);
  127. first_pte = 0;
  128. act_pd++;
  129. }
  130. }
  131. static void gen6_ppgtt_cleanup(struct i915_hw_ppgtt *ppgtt)
  132. {
  133. int i;
  134. if (ppgtt->pt_dma_addr) {
  135. for (i = 0; i < ppgtt->num_pd_entries; i++)
  136. pci_unmap_page(ppgtt->dev->pdev,
  137. ppgtt->pt_dma_addr[i],
  138. 4096, PCI_DMA_BIDIRECTIONAL);
  139. }
  140. kfree(ppgtt->pt_dma_addr);
  141. for (i = 0; i < ppgtt->num_pd_entries; i++)
  142. __free_page(ppgtt->pt_pages[i]);
  143. kfree(ppgtt->pt_pages);
  144. kfree(ppgtt);
  145. }
  146. static int gen6_ppgtt_init(struct i915_hw_ppgtt *ppgtt)
  147. {
  148. struct drm_device *dev = ppgtt->dev;
  149. struct drm_i915_private *dev_priv = dev->dev_private;
  150. unsigned first_pd_entry_in_global_pt;
  151. int i;
  152. int ret = -ENOMEM;
  153. /* ppgtt PDEs reside in the global gtt pagetable, which has 512*1024
  154. * entries. For aliasing ppgtt support we just steal them at the end for
  155. * now. */
  156. first_pd_entry_in_global_pt = dev_priv->mm.gtt->gtt_total_entries - I915_PPGTT_PD_ENTRIES;
  157. ppgtt->num_pd_entries = I915_PPGTT_PD_ENTRIES;
  158. ppgtt->clear_range = gen6_ppgtt_clear_range;
  159. ppgtt->insert_entries = gen6_ppgtt_insert_entries;
  160. ppgtt->cleanup = gen6_ppgtt_cleanup;
  161. ppgtt->pt_pages = kzalloc(sizeof(struct page *)*ppgtt->num_pd_entries,
  162. GFP_KERNEL);
  163. if (!ppgtt->pt_pages)
  164. return -ENOMEM;
  165. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  166. ppgtt->pt_pages[i] = alloc_page(GFP_KERNEL);
  167. if (!ppgtt->pt_pages[i])
  168. goto err_pt_alloc;
  169. }
  170. ppgtt->pt_dma_addr = kzalloc(sizeof(dma_addr_t) *ppgtt->num_pd_entries,
  171. GFP_KERNEL);
  172. if (!ppgtt->pt_dma_addr)
  173. goto err_pt_alloc;
  174. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  175. dma_addr_t pt_addr;
  176. pt_addr = pci_map_page(dev->pdev, ppgtt->pt_pages[i], 0, 4096,
  177. PCI_DMA_BIDIRECTIONAL);
  178. if (pci_dma_mapping_error(dev->pdev, pt_addr)) {
  179. ret = -EIO;
  180. goto err_pd_pin;
  181. }
  182. ppgtt->pt_dma_addr[i] = pt_addr;
  183. }
  184. ppgtt->scratch_page_dma_addr = dev_priv->gtt.scratch_page_dma;
  185. ppgtt->clear_range(ppgtt, 0,
  186. ppgtt->num_pd_entries*I915_PPGTT_PT_ENTRIES);
  187. ppgtt->pd_offset = (first_pd_entry_in_global_pt)*sizeof(gtt_pte_t);
  188. return 0;
  189. err_pd_pin:
  190. if (ppgtt->pt_dma_addr) {
  191. for (i--; i >= 0; i--)
  192. pci_unmap_page(dev->pdev, ppgtt->pt_dma_addr[i],
  193. 4096, PCI_DMA_BIDIRECTIONAL);
  194. }
  195. err_pt_alloc:
  196. kfree(ppgtt->pt_dma_addr);
  197. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  198. if (ppgtt->pt_pages[i])
  199. __free_page(ppgtt->pt_pages[i]);
  200. }
  201. kfree(ppgtt->pt_pages);
  202. return ret;
  203. }
  204. static int i915_gem_init_aliasing_ppgtt(struct drm_device *dev)
  205. {
  206. struct drm_i915_private *dev_priv = dev->dev_private;
  207. struct i915_hw_ppgtt *ppgtt;
  208. int ret;
  209. ppgtt = kzalloc(sizeof(*ppgtt), GFP_KERNEL);
  210. if (!ppgtt)
  211. return -ENOMEM;
  212. ppgtt->dev = dev;
  213. ret = gen6_ppgtt_init(ppgtt);
  214. if (ret)
  215. kfree(ppgtt);
  216. else
  217. dev_priv->mm.aliasing_ppgtt = ppgtt;
  218. return ret;
  219. }
  220. void i915_gem_cleanup_aliasing_ppgtt(struct drm_device *dev)
  221. {
  222. struct drm_i915_private *dev_priv = dev->dev_private;
  223. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  224. if (!ppgtt)
  225. return;
  226. ppgtt->cleanup(ppgtt);
  227. }
  228. void i915_ppgtt_bind_object(struct i915_hw_ppgtt *ppgtt,
  229. struct drm_i915_gem_object *obj,
  230. enum i915_cache_level cache_level)
  231. {
  232. ppgtt->insert_entries(ppgtt, obj->pages,
  233. obj->gtt_space->start >> PAGE_SHIFT,
  234. cache_level);
  235. }
  236. void i915_ppgtt_unbind_object(struct i915_hw_ppgtt *ppgtt,
  237. struct drm_i915_gem_object *obj)
  238. {
  239. ppgtt->clear_range(ppgtt,
  240. obj->gtt_space->start >> PAGE_SHIFT,
  241. obj->base.size >> PAGE_SHIFT);
  242. }
  243. void i915_gem_init_ppgtt(struct drm_device *dev)
  244. {
  245. drm_i915_private_t *dev_priv = dev->dev_private;
  246. uint32_t pd_offset;
  247. struct intel_ring_buffer *ring;
  248. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  249. gtt_pte_t __iomem *pd_addr;
  250. uint32_t pd_entry;
  251. int i;
  252. if (!dev_priv->mm.aliasing_ppgtt)
  253. return;
  254. pd_addr = (gtt_pte_t __iomem*)dev_priv->gtt.gsm + ppgtt->pd_offset/sizeof(gtt_pte_t);
  255. for (i = 0; i < ppgtt->num_pd_entries; i++) {
  256. dma_addr_t pt_addr;
  257. pt_addr = ppgtt->pt_dma_addr[i];
  258. pd_entry = GEN6_PDE_ADDR_ENCODE(pt_addr);
  259. pd_entry |= GEN6_PDE_VALID;
  260. writel(pd_entry, pd_addr + i);
  261. }
  262. readl(pd_addr);
  263. pd_offset = ppgtt->pd_offset;
  264. pd_offset /= 64; /* in cachelines, */
  265. pd_offset <<= 16;
  266. if (INTEL_INFO(dev)->gen == 6) {
  267. uint32_t ecochk, gab_ctl, ecobits;
  268. ecobits = I915_READ(GAC_ECO_BITS);
  269. I915_WRITE(GAC_ECO_BITS, ecobits | ECOBITS_PPGTT_CACHE64B);
  270. gab_ctl = I915_READ(GAB_CTL);
  271. I915_WRITE(GAB_CTL, gab_ctl | GAB_CTL_CONT_AFTER_PAGEFAULT);
  272. ecochk = I915_READ(GAM_ECOCHK);
  273. I915_WRITE(GAM_ECOCHK, ecochk | ECOCHK_SNB_BIT |
  274. ECOCHK_PPGTT_CACHE64B);
  275. I915_WRITE(GFX_MODE, _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  276. } else if (INTEL_INFO(dev)->gen >= 7) {
  277. I915_WRITE(GAM_ECOCHK, ECOCHK_PPGTT_CACHE64B);
  278. /* GFX_MODE is per-ring on gen7+ */
  279. }
  280. for_each_ring(ring, dev_priv, i) {
  281. if (INTEL_INFO(dev)->gen >= 7)
  282. I915_WRITE(RING_MODE_GEN7(ring),
  283. _MASKED_BIT_ENABLE(GFX_PPGTT_ENABLE));
  284. I915_WRITE(RING_PP_DIR_DCLV(ring), PP_DIR_DCLV_2G);
  285. I915_WRITE(RING_PP_DIR_BASE(ring), pd_offset);
  286. }
  287. }
  288. extern int intel_iommu_gfx_mapped;
  289. /* Certain Gen5 chipsets require require idling the GPU before
  290. * unmapping anything from the GTT when VT-d is enabled.
  291. */
  292. static inline bool needs_idle_maps(struct drm_device *dev)
  293. {
  294. #ifdef CONFIG_INTEL_IOMMU
  295. /* Query intel_iommu to see if we need the workaround. Presumably that
  296. * was loaded first.
  297. */
  298. if (IS_GEN5(dev) && IS_MOBILE(dev) && intel_iommu_gfx_mapped)
  299. return true;
  300. #endif
  301. return false;
  302. }
  303. static bool do_idling(struct drm_i915_private *dev_priv)
  304. {
  305. bool ret = dev_priv->mm.interruptible;
  306. if (unlikely(dev_priv->gtt.do_idle_maps)) {
  307. dev_priv->mm.interruptible = false;
  308. if (i915_gpu_idle(dev_priv->dev)) {
  309. DRM_ERROR("Couldn't idle GPU\n");
  310. /* Wait a bit, in hopes it avoids the hang */
  311. udelay(10);
  312. }
  313. }
  314. return ret;
  315. }
  316. static void undo_idling(struct drm_i915_private *dev_priv, bool interruptible)
  317. {
  318. if (unlikely(dev_priv->gtt.do_idle_maps))
  319. dev_priv->mm.interruptible = interruptible;
  320. }
  321. void i915_gem_restore_gtt_mappings(struct drm_device *dev)
  322. {
  323. struct drm_i915_private *dev_priv = dev->dev_private;
  324. struct drm_i915_gem_object *obj;
  325. /* First fill our portion of the GTT with scratch pages */
  326. dev_priv->gtt.gtt_clear_range(dev, dev_priv->gtt.start / PAGE_SIZE,
  327. dev_priv->gtt.total / PAGE_SIZE);
  328. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  329. i915_gem_clflush_object(obj);
  330. i915_gem_gtt_bind_object(obj, obj->cache_level);
  331. }
  332. i915_gem_chipset_flush(dev);
  333. }
  334. int i915_gem_gtt_prepare_object(struct drm_i915_gem_object *obj)
  335. {
  336. if (obj->has_dma_mapping)
  337. return 0;
  338. if (!dma_map_sg(&obj->base.dev->pdev->dev,
  339. obj->pages->sgl, obj->pages->nents,
  340. PCI_DMA_BIDIRECTIONAL))
  341. return -ENOSPC;
  342. return 0;
  343. }
  344. /*
  345. * Binds an object into the global gtt with the specified cache level. The object
  346. * will be accessible to the GPU via commands whose operands reference offsets
  347. * within the global GTT as well as accessible by the GPU through the GMADR
  348. * mapped BAR (dev_priv->mm.gtt->gtt).
  349. */
  350. static void gen6_ggtt_insert_entries(struct drm_device *dev,
  351. struct sg_table *st,
  352. unsigned int first_entry,
  353. enum i915_cache_level level)
  354. {
  355. struct drm_i915_private *dev_priv = dev->dev_private;
  356. struct scatterlist *sg = st->sgl;
  357. gtt_pte_t __iomem *gtt_entries =
  358. (gtt_pte_t __iomem *)dev_priv->gtt.gsm + first_entry;
  359. int unused, i = 0;
  360. unsigned int len, m = 0;
  361. dma_addr_t addr;
  362. for_each_sg(st->sgl, sg, st->nents, unused) {
  363. len = sg_dma_len(sg) >> PAGE_SHIFT;
  364. for (m = 0; m < len; m++) {
  365. addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  366. iowrite32(gen6_pte_encode(dev, addr, level),
  367. &gtt_entries[i]);
  368. i++;
  369. }
  370. }
  371. /* XXX: This serves as a posting read to make sure that the PTE has
  372. * actually been updated. There is some concern that even though
  373. * registers and PTEs are within the same BAR that they are potentially
  374. * of NUMA access patterns. Therefore, even with the way we assume
  375. * hardware should work, we must keep this posting read for paranoia.
  376. */
  377. if (i != 0)
  378. WARN_ON(readl(&gtt_entries[i-1])
  379. != gen6_pte_encode(dev, addr, level));
  380. /* This next bit makes the above posting read even more important. We
  381. * want to flush the TLBs only after we're certain all the PTE updates
  382. * have finished.
  383. */
  384. I915_WRITE(GFX_FLSH_CNTL_GEN6, GFX_FLSH_CNTL_EN);
  385. POSTING_READ(GFX_FLSH_CNTL_GEN6);
  386. }
  387. static void gen6_ggtt_clear_range(struct drm_device *dev,
  388. unsigned int first_entry,
  389. unsigned int num_entries)
  390. {
  391. struct drm_i915_private *dev_priv = dev->dev_private;
  392. gtt_pte_t scratch_pte;
  393. gtt_pte_t __iomem *gtt_base = (gtt_pte_t __iomem *) dev_priv->gtt.gsm + first_entry;
  394. const int max_entries = dev_priv->mm.gtt->gtt_total_entries - first_entry;
  395. int i;
  396. if (WARN(num_entries > max_entries,
  397. "First entry = %d; Num entries = %d (max=%d)\n",
  398. first_entry, num_entries, max_entries))
  399. num_entries = max_entries;
  400. scratch_pte = gen6_pte_encode(dev, dev_priv->gtt.scratch_page_dma,
  401. I915_CACHE_LLC);
  402. for (i = 0; i < num_entries; i++)
  403. iowrite32(scratch_pte, &gtt_base[i]);
  404. readl(gtt_base);
  405. }
  406. static void i915_ggtt_insert_entries(struct drm_device *dev,
  407. struct sg_table *st,
  408. unsigned int pg_start,
  409. enum i915_cache_level cache_level)
  410. {
  411. unsigned int flags = (cache_level == I915_CACHE_NONE) ?
  412. AGP_USER_MEMORY : AGP_USER_CACHED_MEMORY;
  413. intel_gtt_insert_sg_entries(st, pg_start, flags);
  414. }
  415. static void i915_ggtt_clear_range(struct drm_device *dev,
  416. unsigned int first_entry,
  417. unsigned int num_entries)
  418. {
  419. intel_gtt_clear_range(first_entry, num_entries);
  420. }
  421. void i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj,
  422. enum i915_cache_level cache_level)
  423. {
  424. struct drm_device *dev = obj->base.dev;
  425. struct drm_i915_private *dev_priv = dev->dev_private;
  426. dev_priv->gtt.gtt_insert_entries(dev, obj->pages,
  427. obj->gtt_space->start >> PAGE_SHIFT,
  428. cache_level);
  429. obj->has_global_gtt_mapping = 1;
  430. }
  431. void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj)
  432. {
  433. struct drm_device *dev = obj->base.dev;
  434. struct drm_i915_private *dev_priv = dev->dev_private;
  435. dev_priv->gtt.gtt_clear_range(obj->base.dev,
  436. obj->gtt_space->start >> PAGE_SHIFT,
  437. obj->base.size >> PAGE_SHIFT);
  438. obj->has_global_gtt_mapping = 0;
  439. }
  440. void i915_gem_gtt_finish_object(struct drm_i915_gem_object *obj)
  441. {
  442. struct drm_device *dev = obj->base.dev;
  443. struct drm_i915_private *dev_priv = dev->dev_private;
  444. bool interruptible;
  445. interruptible = do_idling(dev_priv);
  446. if (!obj->has_dma_mapping)
  447. dma_unmap_sg(&dev->pdev->dev,
  448. obj->pages->sgl, obj->pages->nents,
  449. PCI_DMA_BIDIRECTIONAL);
  450. undo_idling(dev_priv, interruptible);
  451. }
  452. static void i915_gtt_color_adjust(struct drm_mm_node *node,
  453. unsigned long color,
  454. unsigned long *start,
  455. unsigned long *end)
  456. {
  457. if (node->color != color)
  458. *start += 4096;
  459. if (!list_empty(&node->node_list)) {
  460. node = list_entry(node->node_list.next,
  461. struct drm_mm_node,
  462. node_list);
  463. if (node->allocated && node->color != color)
  464. *end -= 4096;
  465. }
  466. }
  467. void i915_gem_setup_global_gtt(struct drm_device *dev,
  468. unsigned long start,
  469. unsigned long mappable_end,
  470. unsigned long end)
  471. {
  472. drm_i915_private_t *dev_priv = dev->dev_private;
  473. struct drm_mm_node *entry;
  474. struct drm_i915_gem_object *obj;
  475. unsigned long hole_start, hole_end;
  476. BUG_ON(mappable_end > end);
  477. /* Subtract the guard page ... */
  478. drm_mm_init(&dev_priv->mm.gtt_space, start, end - start - PAGE_SIZE);
  479. if (!HAS_LLC(dev))
  480. dev_priv->mm.gtt_space.color_adjust = i915_gtt_color_adjust;
  481. /* Mark any preallocated objects as occupied */
  482. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  483. DRM_DEBUG_KMS("reserving preallocated space: %x + %zx\n",
  484. obj->gtt_offset, obj->base.size);
  485. BUG_ON(obj->gtt_space != I915_GTT_RESERVED);
  486. obj->gtt_space = drm_mm_create_block(&dev_priv->mm.gtt_space,
  487. obj->gtt_offset,
  488. obj->base.size,
  489. false);
  490. obj->has_global_gtt_mapping = 1;
  491. }
  492. dev_priv->gtt.start = start;
  493. dev_priv->gtt.total = end - start;
  494. /* Clear any non-preallocated blocks */
  495. drm_mm_for_each_hole(entry, &dev_priv->mm.gtt_space,
  496. hole_start, hole_end) {
  497. DRM_DEBUG_KMS("clearing unused GTT space: [%lx, %lx]\n",
  498. hole_start, hole_end);
  499. dev_priv->gtt.gtt_clear_range(dev, hole_start / PAGE_SIZE,
  500. (hole_end-hole_start) / PAGE_SIZE);
  501. }
  502. /* And finally clear the reserved guard page */
  503. dev_priv->gtt.gtt_clear_range(dev, end / PAGE_SIZE - 1, 1);
  504. }
  505. static bool
  506. intel_enable_ppgtt(struct drm_device *dev)
  507. {
  508. if (i915_enable_ppgtt >= 0)
  509. return i915_enable_ppgtt;
  510. #ifdef CONFIG_INTEL_IOMMU
  511. /* Disable ppgtt on SNB if VT-d is on. */
  512. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  513. return false;
  514. #endif
  515. return true;
  516. }
  517. void i915_gem_init_global_gtt(struct drm_device *dev)
  518. {
  519. struct drm_i915_private *dev_priv = dev->dev_private;
  520. unsigned long gtt_size, mappable_size;
  521. int ret;
  522. gtt_size = dev_priv->mm.gtt->gtt_total_entries << PAGE_SHIFT;
  523. mappable_size = dev_priv->gtt.mappable_end;
  524. if (intel_enable_ppgtt(dev) && HAS_ALIASING_PPGTT(dev)) {
  525. /* PPGTT pdes are stolen from global gtt ptes, so shrink the
  526. * aperture accordingly when using aliasing ppgtt. */
  527. gtt_size -= I915_PPGTT_PD_ENTRIES*PAGE_SIZE;
  528. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  529. ret = i915_gem_init_aliasing_ppgtt(dev);
  530. if (ret) {
  531. mutex_unlock(&dev->struct_mutex);
  532. return;
  533. }
  534. } else {
  535. /* Let GEM Manage all of the aperture.
  536. *
  537. * However, leave one page at the end still bound to the scratch
  538. * page. There are a number of places where the hardware
  539. * apparently prefetches past the end of the object, and we've
  540. * seen multiple hangs with the GPU head pointer stuck in a
  541. * batchbuffer bound at the last page of the aperture. One page
  542. * should be enough to keep any prefetching inside of the
  543. * aperture.
  544. */
  545. i915_gem_setup_global_gtt(dev, 0, mappable_size, gtt_size);
  546. }
  547. }
  548. static int setup_scratch_page(struct drm_device *dev)
  549. {
  550. struct drm_i915_private *dev_priv = dev->dev_private;
  551. struct page *page;
  552. dma_addr_t dma_addr;
  553. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  554. if (page == NULL)
  555. return -ENOMEM;
  556. get_page(page);
  557. set_pages_uc(page, 1);
  558. #ifdef CONFIG_INTEL_IOMMU
  559. dma_addr = pci_map_page(dev->pdev, page, 0, PAGE_SIZE,
  560. PCI_DMA_BIDIRECTIONAL);
  561. if (pci_dma_mapping_error(dev->pdev, dma_addr))
  562. return -EINVAL;
  563. #else
  564. dma_addr = page_to_phys(page);
  565. #endif
  566. dev_priv->gtt.scratch_page = page;
  567. dev_priv->gtt.scratch_page_dma = dma_addr;
  568. return 0;
  569. }
  570. static void teardown_scratch_page(struct drm_device *dev)
  571. {
  572. struct drm_i915_private *dev_priv = dev->dev_private;
  573. set_pages_wb(dev_priv->gtt.scratch_page, 1);
  574. pci_unmap_page(dev->pdev, dev_priv->gtt.scratch_page_dma,
  575. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  576. put_page(dev_priv->gtt.scratch_page);
  577. __free_page(dev_priv->gtt.scratch_page);
  578. }
  579. static inline unsigned int gen6_get_total_gtt_size(u16 snb_gmch_ctl)
  580. {
  581. snb_gmch_ctl >>= SNB_GMCH_GGMS_SHIFT;
  582. snb_gmch_ctl &= SNB_GMCH_GGMS_MASK;
  583. return snb_gmch_ctl << 20;
  584. }
  585. static inline unsigned int gen6_get_stolen_size(u16 snb_gmch_ctl)
  586. {
  587. snb_gmch_ctl >>= SNB_GMCH_GMS_SHIFT;
  588. snb_gmch_ctl &= SNB_GMCH_GMS_MASK;
  589. return snb_gmch_ctl << 25; /* 32 MB units */
  590. }
  591. static inline unsigned int gen7_get_stolen_size(u16 snb_gmch_ctl)
  592. {
  593. static const int stolen_decoder[] = {
  594. 0, 0, 0, 0, 0, 32, 48, 64, 128, 256, 96, 160, 224, 352};
  595. snb_gmch_ctl >>= IVB_GMCH_GMS_SHIFT;
  596. snb_gmch_ctl &= IVB_GMCH_GMS_MASK;
  597. return stolen_decoder[snb_gmch_ctl] << 20;
  598. }
  599. int i915_gem_gtt_init(struct drm_device *dev)
  600. {
  601. struct drm_i915_private *dev_priv = dev->dev_private;
  602. phys_addr_t gtt_bus_addr;
  603. u16 snb_gmch_ctl;
  604. int ret;
  605. dev_priv->gtt.mappable_base = pci_resource_start(dev->pdev, 2);
  606. dev_priv->gtt.mappable_end = pci_resource_len(dev->pdev, 2);
  607. /* On modern platforms we need not worry ourself with the legacy
  608. * hostbridge query stuff. Skip it entirely
  609. */
  610. if (INTEL_INFO(dev)->gen < 6) {
  611. ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
  612. if (!ret) {
  613. DRM_ERROR("failed to set up gmch\n");
  614. return -EIO;
  615. }
  616. dev_priv->mm.gtt = intel_gtt_get();
  617. if (!dev_priv->mm.gtt) {
  618. DRM_ERROR("Failed to initialize GTT\n");
  619. intel_gmch_remove();
  620. return -ENODEV;
  621. }
  622. dev_priv->gtt.do_idle_maps = needs_idle_maps(dev);
  623. dev_priv->gtt.gtt_clear_range = i915_ggtt_clear_range;
  624. dev_priv->gtt.gtt_insert_entries = i915_ggtt_insert_entries;
  625. return 0;
  626. }
  627. if (!pci_set_dma_mask(dev->pdev, DMA_BIT_MASK(40)))
  628. pci_set_consistent_dma_mask(dev->pdev, DMA_BIT_MASK(40));
  629. dev_priv->mm.gtt = kzalloc(sizeof(*dev_priv->mm.gtt), GFP_KERNEL);
  630. if (!dev_priv->mm.gtt)
  631. return -ENOMEM;
  632. /* For GEN6+ the PTEs for the ggtt live at 2MB + BAR0 */
  633. gtt_bus_addr = pci_resource_start(dev->pdev, 0) + (2<<20);
  634. /* i9xx_setup */
  635. pci_read_config_word(dev->pdev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  636. dev_priv->mm.gtt->gtt_total_entries =
  637. gen6_get_total_gtt_size(snb_gmch_ctl) / sizeof(gtt_pte_t);
  638. if (INTEL_INFO(dev)->gen < 7)
  639. dev_priv->mm.gtt->stolen_size = gen6_get_stolen_size(snb_gmch_ctl);
  640. else
  641. dev_priv->mm.gtt->stolen_size = gen7_get_stolen_size(snb_gmch_ctl);
  642. /* 64/512MB is the current min/max we actually know of, but this is just a
  643. * coarse sanity check.
  644. */
  645. if ((dev_priv->gtt.mappable_end < (64<<20) ||
  646. (dev_priv->gtt.mappable_end > (512<<20)))) {
  647. DRM_ERROR("Unknown GMADR size (%lx)\n",
  648. dev_priv->gtt.mappable_end);
  649. ret = -ENXIO;
  650. goto err_out;
  651. }
  652. ret = setup_scratch_page(dev);
  653. if (ret) {
  654. DRM_ERROR("Scratch setup failed\n");
  655. goto err_out;
  656. }
  657. dev_priv->gtt.gsm = ioremap_wc(gtt_bus_addr,
  658. dev_priv->mm.gtt->gtt_total_entries * sizeof(gtt_pte_t));
  659. if (!dev_priv->gtt.gsm) {
  660. DRM_ERROR("Failed to map the gtt page table\n");
  661. teardown_scratch_page(dev);
  662. ret = -ENOMEM;
  663. goto err_out;
  664. }
  665. /* GMADR is the PCI aperture used by SW to access tiled GFX surfaces in a linear fashion. */
  666. DRM_INFO("Memory usable by graphics device = %dM\n", dev_priv->mm.gtt->gtt_total_entries >> 8);
  667. DRM_DEBUG_DRIVER("GMADR size = %ldM\n", dev_priv->gtt.mappable_end >> 20);
  668. DRM_DEBUG_DRIVER("GTT stolen size = %dM\n", dev_priv->mm.gtt->stolen_size >> 20);
  669. dev_priv->gtt.gtt_clear_range = gen6_ggtt_clear_range;
  670. dev_priv->gtt.gtt_insert_entries = gen6_ggtt_insert_entries;
  671. return 0;
  672. err_out:
  673. kfree(dev_priv->mm.gtt);
  674. if (INTEL_INFO(dev)->gen < 6)
  675. intel_gmch_remove();
  676. return ret;
  677. }
  678. void i915_gem_gtt_fini(struct drm_device *dev)
  679. {
  680. struct drm_i915_private *dev_priv = dev->dev_private;
  681. iounmap(dev_priv->gtt.gsm);
  682. teardown_scratch_page(dev);
  683. if (INTEL_INFO(dev)->gen < 6)
  684. intel_gmch_remove();
  685. kfree(dev_priv->mm.gtt);
  686. }