smpboot.c 36 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514
  1. /*
  2. * x86 SMP booting functions
  3. *
  4. * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
  5. * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
  6. *
  7. * Much of the core SMP work is based on previous work by Thomas Radke, to
  8. * whom a great many thanks are extended.
  9. *
  10. * Thanks to Intel for making available several different Pentium,
  11. * Pentium Pro and Pentium-II/Xeon MP machines.
  12. * Original development of Linux SMP code supported by Caldera.
  13. *
  14. * This code is released under the GNU General Public License version 2 or
  15. * later.
  16. *
  17. * Fixes
  18. * Felix Koop : NR_CPUS used properly
  19. * Jose Renau : Handle single CPU case.
  20. * Alan Cox : By repeated request 8) - Total BogoMIPS report.
  21. * Greg Wright : Fix for kernel stacks panic.
  22. * Erich Boleyn : MP v1.4 and additional changes.
  23. * Matthias Sattler : Changes for 2.1 kernel map.
  24. * Michel Lespinasse : Changes for 2.1 kernel map.
  25. * Michael Chastain : Change trampoline.S to gnu as.
  26. * Alan Cox : Dumb bug: 'B' step PPro's are fine
  27. * Ingo Molnar : Added APIC timers, based on code
  28. * from Jose Renau
  29. * Ingo Molnar : various cleanups and rewrites
  30. * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
  31. * Maciej W. Rozycki : Bits for genuine 82489DX APICs
  32. * Martin J. Bligh : Added support for multi-quad systems
  33. * Dave Jones : Report invalid combinations of Athlon CPUs.
  34. * Rusty Russell : Hacked into shape for new "hotplug" boot process. */
  35. #include <linux/module.h>
  36. #include <linux/init.h>
  37. #include <linux/kernel.h>
  38. #include <linux/mm.h>
  39. #include <linux/sched.h>
  40. #include <linux/kernel_stat.h>
  41. #include <linux/smp_lock.h>
  42. #include <linux/bootmem.h>
  43. #include <linux/notifier.h>
  44. #include <linux/cpu.h>
  45. #include <linux/percpu.h>
  46. #include <linux/delay.h>
  47. #include <linux/mc146818rtc.h>
  48. #include <asm/tlbflush.h>
  49. #include <asm/desc.h>
  50. #include <asm/arch_hooks.h>
  51. #include <asm/nmi.h>
  52. #include <mach_apic.h>
  53. #include <mach_wakecpu.h>
  54. #include <smpboot_hooks.h>
  55. /* Set if we find a B stepping CPU */
  56. static int __devinitdata smp_b_stepping;
  57. /* Number of siblings per CPU package */
  58. int smp_num_siblings = 1;
  59. #ifdef CONFIG_X86_HT
  60. EXPORT_SYMBOL(smp_num_siblings);
  61. #endif
  62. /* Last level cache ID of each logical CPU */
  63. int cpu_llc_id[NR_CPUS] __cpuinitdata = {[0 ... NR_CPUS-1] = BAD_APICID};
  64. /* representing HT siblings of each logical CPU */
  65. cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
  66. EXPORT_SYMBOL(cpu_sibling_map);
  67. /* representing HT and core siblings of each logical CPU */
  68. cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
  69. EXPORT_SYMBOL(cpu_core_map);
  70. /* bitmap of online cpus */
  71. cpumask_t cpu_online_map __read_mostly;
  72. EXPORT_SYMBOL(cpu_online_map);
  73. cpumask_t cpu_callin_map;
  74. cpumask_t cpu_callout_map;
  75. EXPORT_SYMBOL(cpu_callout_map);
  76. cpumask_t cpu_possible_map;
  77. EXPORT_SYMBOL(cpu_possible_map);
  78. static cpumask_t smp_commenced_mask;
  79. /* TSC's upper 32 bits can't be written in eariler CPU (before prescott), there
  80. * is no way to resync one AP against BP. TBD: for prescott and above, we
  81. * should use IA64's algorithm
  82. */
  83. static int __devinitdata tsc_sync_disabled;
  84. /* Per CPU bogomips and other parameters */
  85. struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
  86. EXPORT_SYMBOL(cpu_data);
  87. u8 x86_cpu_to_apicid[NR_CPUS] __read_mostly =
  88. { [0 ... NR_CPUS-1] = 0xff };
  89. EXPORT_SYMBOL(x86_cpu_to_apicid);
  90. u8 apicid_2_node[MAX_APICID];
  91. /*
  92. * Trampoline 80x86 program as an array.
  93. */
  94. extern unsigned char trampoline_data [];
  95. extern unsigned char trampoline_end [];
  96. static unsigned char *trampoline_base;
  97. static int trampoline_exec;
  98. static void map_cpu_to_logical_apicid(void);
  99. /* State of each CPU. */
  100. DEFINE_PER_CPU(int, cpu_state) = { 0 };
  101. /*
  102. * Currently trivial. Write the real->protected mode
  103. * bootstrap into the page concerned. The caller
  104. * has made sure it's suitably aligned.
  105. */
  106. static unsigned long __devinit setup_trampoline(void)
  107. {
  108. memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
  109. return virt_to_phys(trampoline_base);
  110. }
  111. /*
  112. * We are called very early to get the low memory for the
  113. * SMP bootup trampoline page.
  114. */
  115. void __init smp_alloc_memory(void)
  116. {
  117. trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
  118. /*
  119. * Has to be in very low memory so we can execute
  120. * real-mode AP code.
  121. */
  122. if (__pa(trampoline_base) >= 0x9F000)
  123. BUG();
  124. /*
  125. * Make the SMP trampoline executable:
  126. */
  127. trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
  128. }
  129. /*
  130. * The bootstrap kernel entry code has set these up. Save them for
  131. * a given CPU
  132. */
  133. static void __devinit smp_store_cpu_info(int id)
  134. {
  135. struct cpuinfo_x86 *c = cpu_data + id;
  136. *c = boot_cpu_data;
  137. if (id!=0)
  138. identify_cpu(c);
  139. /*
  140. * Mask B, Pentium, but not Pentium MMX
  141. */
  142. if (c->x86_vendor == X86_VENDOR_INTEL &&
  143. c->x86 == 5 &&
  144. c->x86_mask >= 1 && c->x86_mask <= 4 &&
  145. c->x86_model <= 3)
  146. /*
  147. * Remember we have B step Pentia with bugs
  148. */
  149. smp_b_stepping = 1;
  150. /*
  151. * Certain Athlons might work (for various values of 'work') in SMP
  152. * but they are not certified as MP capable.
  153. */
  154. if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
  155. if (num_possible_cpus() == 1)
  156. goto valid_k7;
  157. /* Athlon 660/661 is valid. */
  158. if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
  159. goto valid_k7;
  160. /* Duron 670 is valid */
  161. if ((c->x86_model==7) && (c->x86_mask==0))
  162. goto valid_k7;
  163. /*
  164. * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
  165. * It's worth noting that the A5 stepping (662) of some Athlon XP's
  166. * have the MP bit set.
  167. * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
  168. */
  169. if (((c->x86_model==6) && (c->x86_mask>=2)) ||
  170. ((c->x86_model==7) && (c->x86_mask>=1)) ||
  171. (c->x86_model> 7))
  172. if (cpu_has_mp)
  173. goto valid_k7;
  174. /* If we get here, it's not a certified SMP capable AMD system. */
  175. add_taint(TAINT_UNSAFE_SMP);
  176. }
  177. valid_k7:
  178. ;
  179. }
  180. /*
  181. * TSC synchronization.
  182. *
  183. * We first check whether all CPUs have their TSC's synchronized,
  184. * then we print a warning if not, and always resync.
  185. */
  186. static struct {
  187. atomic_t start_flag;
  188. atomic_t count_start;
  189. atomic_t count_stop;
  190. unsigned long long values[NR_CPUS];
  191. } tsc __initdata = {
  192. .start_flag = ATOMIC_INIT(0),
  193. .count_start = ATOMIC_INIT(0),
  194. .count_stop = ATOMIC_INIT(0),
  195. };
  196. #define NR_LOOPS 5
  197. static void __init synchronize_tsc_bp(void)
  198. {
  199. int i;
  200. unsigned long long t0;
  201. unsigned long long sum, avg;
  202. long long delta;
  203. unsigned int one_usec;
  204. int buggy = 0;
  205. printk(KERN_INFO "checking TSC synchronization across %u CPUs: ", num_booting_cpus());
  206. /* convert from kcyc/sec to cyc/usec */
  207. one_usec = cpu_khz / 1000;
  208. atomic_set(&tsc.start_flag, 1);
  209. wmb();
  210. /*
  211. * We loop a few times to get a primed instruction cache,
  212. * then the last pass is more or less synchronized and
  213. * the BP and APs set their cycle counters to zero all at
  214. * once. This reduces the chance of having random offsets
  215. * between the processors, and guarantees that the maximum
  216. * delay between the cycle counters is never bigger than
  217. * the latency of information-passing (cachelines) between
  218. * two CPUs.
  219. */
  220. for (i = 0; i < NR_LOOPS; i++) {
  221. /*
  222. * all APs synchronize but they loop on '== num_cpus'
  223. */
  224. while (atomic_read(&tsc.count_start) != num_booting_cpus()-1)
  225. cpu_relax();
  226. atomic_set(&tsc.count_stop, 0);
  227. wmb();
  228. /*
  229. * this lets the APs save their current TSC:
  230. */
  231. atomic_inc(&tsc.count_start);
  232. rdtscll(tsc.values[smp_processor_id()]);
  233. /*
  234. * We clear the TSC in the last loop:
  235. */
  236. if (i == NR_LOOPS-1)
  237. write_tsc(0, 0);
  238. /*
  239. * Wait for all APs to leave the synchronization point:
  240. */
  241. while (atomic_read(&tsc.count_stop) != num_booting_cpus()-1)
  242. cpu_relax();
  243. atomic_set(&tsc.count_start, 0);
  244. wmb();
  245. atomic_inc(&tsc.count_stop);
  246. }
  247. sum = 0;
  248. for (i = 0; i < NR_CPUS; i++) {
  249. if (cpu_isset(i, cpu_callout_map)) {
  250. t0 = tsc.values[i];
  251. sum += t0;
  252. }
  253. }
  254. avg = sum;
  255. do_div(avg, num_booting_cpus());
  256. for (i = 0; i < NR_CPUS; i++) {
  257. if (!cpu_isset(i, cpu_callout_map))
  258. continue;
  259. delta = tsc.values[i] - avg;
  260. if (delta < 0)
  261. delta = -delta;
  262. /*
  263. * We report bigger than 2 microseconds clock differences.
  264. */
  265. if (delta > 2*one_usec) {
  266. long long realdelta;
  267. if (!buggy) {
  268. buggy = 1;
  269. printk("\n");
  270. }
  271. realdelta = delta;
  272. do_div(realdelta, one_usec);
  273. if (tsc.values[i] < avg)
  274. realdelta = -realdelta;
  275. if (realdelta)
  276. printk(KERN_INFO "CPU#%d had %Ld usecs TSC "
  277. "skew, fixed it up.\n", i, realdelta);
  278. }
  279. }
  280. if (!buggy)
  281. printk("passed.\n");
  282. }
  283. static void __init synchronize_tsc_ap(void)
  284. {
  285. int i;
  286. /*
  287. * Not every cpu is online at the time
  288. * this gets called, so we first wait for the BP to
  289. * finish SMP initialization:
  290. */
  291. while (!atomic_read(&tsc.start_flag))
  292. cpu_relax();
  293. for (i = 0; i < NR_LOOPS; i++) {
  294. atomic_inc(&tsc.count_start);
  295. while (atomic_read(&tsc.count_start) != num_booting_cpus())
  296. cpu_relax();
  297. rdtscll(tsc.values[smp_processor_id()]);
  298. if (i == NR_LOOPS-1)
  299. write_tsc(0, 0);
  300. atomic_inc(&tsc.count_stop);
  301. while (atomic_read(&tsc.count_stop) != num_booting_cpus())
  302. cpu_relax();
  303. }
  304. }
  305. #undef NR_LOOPS
  306. extern void calibrate_delay(void);
  307. static atomic_t init_deasserted;
  308. static void __devinit smp_callin(void)
  309. {
  310. int cpuid, phys_id;
  311. unsigned long timeout;
  312. /*
  313. * If waken up by an INIT in an 82489DX configuration
  314. * we may get here before an INIT-deassert IPI reaches
  315. * our local APIC. We have to wait for the IPI or we'll
  316. * lock up on an APIC access.
  317. */
  318. wait_for_init_deassert(&init_deasserted);
  319. /*
  320. * (This works even if the APIC is not enabled.)
  321. */
  322. phys_id = GET_APIC_ID(apic_read(APIC_ID));
  323. cpuid = smp_processor_id();
  324. if (cpu_isset(cpuid, cpu_callin_map)) {
  325. printk("huh, phys CPU#%d, CPU#%d already present??\n",
  326. phys_id, cpuid);
  327. BUG();
  328. }
  329. Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
  330. /*
  331. * STARTUP IPIs are fragile beasts as they might sometimes
  332. * trigger some glue motherboard logic. Complete APIC bus
  333. * silence for 1 second, this overestimates the time the
  334. * boot CPU is spending to send the up to 2 STARTUP IPIs
  335. * by a factor of two. This should be enough.
  336. */
  337. /*
  338. * Waiting 2s total for startup (udelay is not yet working)
  339. */
  340. timeout = jiffies + 2*HZ;
  341. while (time_before(jiffies, timeout)) {
  342. /*
  343. * Has the boot CPU finished it's STARTUP sequence?
  344. */
  345. if (cpu_isset(cpuid, cpu_callout_map))
  346. break;
  347. rep_nop();
  348. }
  349. if (!time_before(jiffies, timeout)) {
  350. printk("BUG: CPU%d started up but did not get a callout!\n",
  351. cpuid);
  352. BUG();
  353. }
  354. /*
  355. * the boot CPU has finished the init stage and is spinning
  356. * on callin_map until we finish. We are free to set up this
  357. * CPU, first the APIC. (this is probably redundant on most
  358. * boards)
  359. */
  360. Dprintk("CALLIN, before setup_local_APIC().\n");
  361. smp_callin_clear_local_apic();
  362. setup_local_APIC();
  363. map_cpu_to_logical_apicid();
  364. /*
  365. * Get our bogomips.
  366. */
  367. calibrate_delay();
  368. Dprintk("Stack at about %p\n",&cpuid);
  369. /*
  370. * Save our processor parameters
  371. */
  372. smp_store_cpu_info(cpuid);
  373. disable_APIC_timer();
  374. /*
  375. * Allow the master to continue.
  376. */
  377. cpu_set(cpuid, cpu_callin_map);
  378. /*
  379. * Synchronize the TSC with the BP
  380. */
  381. if (cpu_has_tsc && cpu_khz && !tsc_sync_disabled)
  382. synchronize_tsc_ap();
  383. }
  384. static int cpucount;
  385. /* maps the cpu to the sched domain representing multi-core */
  386. cpumask_t cpu_coregroup_map(int cpu)
  387. {
  388. struct cpuinfo_x86 *c = cpu_data + cpu;
  389. /*
  390. * For perf, we return last level cache shared map.
  391. * And for power savings, we return cpu_core_map
  392. */
  393. if (sched_mc_power_savings || sched_smt_power_savings)
  394. return cpu_core_map[cpu];
  395. else
  396. return c->llc_shared_map;
  397. }
  398. /* representing cpus for which sibling maps can be computed */
  399. static cpumask_t cpu_sibling_setup_map;
  400. static inline void
  401. set_cpu_sibling_map(int cpu)
  402. {
  403. int i;
  404. struct cpuinfo_x86 *c = cpu_data;
  405. cpu_set(cpu, cpu_sibling_setup_map);
  406. if (smp_num_siblings > 1) {
  407. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  408. if (c[cpu].phys_proc_id == c[i].phys_proc_id &&
  409. c[cpu].cpu_core_id == c[i].cpu_core_id) {
  410. cpu_set(i, cpu_sibling_map[cpu]);
  411. cpu_set(cpu, cpu_sibling_map[i]);
  412. cpu_set(i, cpu_core_map[cpu]);
  413. cpu_set(cpu, cpu_core_map[i]);
  414. cpu_set(i, c[cpu].llc_shared_map);
  415. cpu_set(cpu, c[i].llc_shared_map);
  416. }
  417. }
  418. } else {
  419. cpu_set(cpu, cpu_sibling_map[cpu]);
  420. }
  421. cpu_set(cpu, c[cpu].llc_shared_map);
  422. if (current_cpu_data.x86_max_cores == 1) {
  423. cpu_core_map[cpu] = cpu_sibling_map[cpu];
  424. c[cpu].booted_cores = 1;
  425. return;
  426. }
  427. for_each_cpu_mask(i, cpu_sibling_setup_map) {
  428. if (cpu_llc_id[cpu] != BAD_APICID &&
  429. cpu_llc_id[cpu] == cpu_llc_id[i]) {
  430. cpu_set(i, c[cpu].llc_shared_map);
  431. cpu_set(cpu, c[i].llc_shared_map);
  432. }
  433. if (c[cpu].phys_proc_id == c[i].phys_proc_id) {
  434. cpu_set(i, cpu_core_map[cpu]);
  435. cpu_set(cpu, cpu_core_map[i]);
  436. /*
  437. * Does this new cpu bringup a new core?
  438. */
  439. if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
  440. /*
  441. * for each core in package, increment
  442. * the booted_cores for this new cpu
  443. */
  444. if (first_cpu(cpu_sibling_map[i]) == i)
  445. c[cpu].booted_cores++;
  446. /*
  447. * increment the core count for all
  448. * the other cpus in this package
  449. */
  450. if (i != cpu)
  451. c[i].booted_cores++;
  452. } else if (i != cpu && !c[cpu].booted_cores)
  453. c[cpu].booted_cores = c[i].booted_cores;
  454. }
  455. }
  456. }
  457. /*
  458. * Activate a secondary processor.
  459. */
  460. static void __devinit start_secondary(void *unused)
  461. {
  462. /*
  463. * Dont put anything before smp_callin(), SMP
  464. * booting is too fragile that we want to limit the
  465. * things done here to the most necessary things.
  466. */
  467. cpu_init();
  468. preempt_disable();
  469. smp_callin();
  470. while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
  471. rep_nop();
  472. setup_secondary_APIC_clock();
  473. if (nmi_watchdog == NMI_IO_APIC) {
  474. disable_8259A_irq(0);
  475. enable_NMI_through_LVT0(NULL);
  476. enable_8259A_irq(0);
  477. }
  478. enable_APIC_timer();
  479. /*
  480. * low-memory mappings have been cleared, flush them from
  481. * the local TLBs too.
  482. */
  483. local_flush_tlb();
  484. /* This must be done before setting cpu_online_map */
  485. set_cpu_sibling_map(raw_smp_processor_id());
  486. wmb();
  487. /*
  488. * We need to hold call_lock, so there is no inconsistency
  489. * between the time smp_call_function() determines number of
  490. * IPI receipients, and the time when the determination is made
  491. * for which cpus receive the IPI. Holding this
  492. * lock helps us to not include this cpu in a currently in progress
  493. * smp_call_function().
  494. */
  495. lock_ipi_call_lock();
  496. cpu_set(smp_processor_id(), cpu_online_map);
  497. unlock_ipi_call_lock();
  498. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  499. /* We can take interrupts now: we're officially "up". */
  500. local_irq_enable();
  501. wmb();
  502. cpu_idle();
  503. }
  504. /*
  505. * Everything has been set up for the secondary
  506. * CPUs - they just need to reload everything
  507. * from the task structure
  508. * This function must not return.
  509. */
  510. void __devinit initialize_secondary(void)
  511. {
  512. /*
  513. * We don't actually need to load the full TSS,
  514. * basically just the stack pointer and the eip.
  515. */
  516. asm volatile(
  517. "movl %0,%%esp\n\t"
  518. "jmp *%1"
  519. :
  520. :"r" (current->thread.esp),"r" (current->thread.eip));
  521. }
  522. extern struct {
  523. void * esp;
  524. unsigned short ss;
  525. } stack_start;
  526. #ifdef CONFIG_NUMA
  527. /* which logical CPUs are on which nodes */
  528. cpumask_t node_2_cpu_mask[MAX_NUMNODES] __read_mostly =
  529. { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
  530. EXPORT_SYMBOL(node_2_cpu_mask);
  531. /* which node each logical CPU is on */
  532. int cpu_2_node[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
  533. EXPORT_SYMBOL(cpu_2_node);
  534. /* set up a mapping between cpu and node. */
  535. static inline void map_cpu_to_node(int cpu, int node)
  536. {
  537. printk("Mapping cpu %d to node %d\n", cpu, node);
  538. cpu_set(cpu, node_2_cpu_mask[node]);
  539. cpu_2_node[cpu] = node;
  540. }
  541. /* undo a mapping between cpu and node. */
  542. static inline void unmap_cpu_to_node(int cpu)
  543. {
  544. int node;
  545. printk("Unmapping cpu %d from all nodes\n", cpu);
  546. for (node = 0; node < MAX_NUMNODES; node ++)
  547. cpu_clear(cpu, node_2_cpu_mask[node]);
  548. cpu_2_node[cpu] = 0;
  549. }
  550. #else /* !CONFIG_NUMA */
  551. #define map_cpu_to_node(cpu, node) ({})
  552. #define unmap_cpu_to_node(cpu) ({})
  553. #endif /* CONFIG_NUMA */
  554. u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
  555. static void map_cpu_to_logical_apicid(void)
  556. {
  557. int cpu = smp_processor_id();
  558. int apicid = logical_smp_processor_id();
  559. int node = apicid_to_node(apicid);
  560. if (!node_online(node))
  561. node = first_online_node;
  562. cpu_2_logical_apicid[cpu] = apicid;
  563. map_cpu_to_node(cpu, node);
  564. }
  565. static void unmap_cpu_to_logical_apicid(int cpu)
  566. {
  567. cpu_2_logical_apicid[cpu] = BAD_APICID;
  568. unmap_cpu_to_node(cpu);
  569. }
  570. #if APIC_DEBUG
  571. static inline void __inquire_remote_apic(int apicid)
  572. {
  573. int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
  574. char *names[] = { "ID", "VERSION", "SPIV" };
  575. int timeout, status;
  576. printk("Inquiring remote APIC #%d...\n", apicid);
  577. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  578. printk("... APIC #%d %s: ", apicid, names[i]);
  579. /*
  580. * Wait for idle.
  581. */
  582. apic_wait_icr_idle();
  583. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
  584. apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
  585. timeout = 0;
  586. do {
  587. udelay(100);
  588. status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
  589. } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
  590. switch (status) {
  591. case APIC_ICR_RR_VALID:
  592. status = apic_read(APIC_RRR);
  593. printk("%08x\n", status);
  594. break;
  595. default:
  596. printk("failed\n");
  597. }
  598. }
  599. }
  600. #endif
  601. #ifdef WAKE_SECONDARY_VIA_NMI
  602. /*
  603. * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
  604. * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
  605. * won't ... remember to clear down the APIC, etc later.
  606. */
  607. static int __devinit
  608. wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
  609. {
  610. unsigned long send_status = 0, accept_status = 0;
  611. int timeout, maxlvt;
  612. /* Target chip */
  613. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
  614. /* Boot on the stack */
  615. /* Kick the second */
  616. apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
  617. Dprintk("Waiting for send to finish...\n");
  618. timeout = 0;
  619. do {
  620. Dprintk("+");
  621. udelay(100);
  622. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  623. } while (send_status && (timeout++ < 1000));
  624. /*
  625. * Give the other CPU some time to accept the IPI.
  626. */
  627. udelay(200);
  628. /*
  629. * Due to the Pentium erratum 3AP.
  630. */
  631. maxlvt = get_maxlvt();
  632. if (maxlvt > 3) {
  633. apic_read_around(APIC_SPIV);
  634. apic_write(APIC_ESR, 0);
  635. }
  636. accept_status = (apic_read(APIC_ESR) & 0xEF);
  637. Dprintk("NMI sent.\n");
  638. if (send_status)
  639. printk("APIC never delivered???\n");
  640. if (accept_status)
  641. printk("APIC delivery error (%lx).\n", accept_status);
  642. return (send_status | accept_status);
  643. }
  644. #endif /* WAKE_SECONDARY_VIA_NMI */
  645. #ifdef WAKE_SECONDARY_VIA_INIT
  646. static int __devinit
  647. wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
  648. {
  649. unsigned long send_status = 0, accept_status = 0;
  650. int maxlvt, timeout, num_starts, j;
  651. /*
  652. * Be paranoid about clearing APIC errors.
  653. */
  654. if (APIC_INTEGRATED(apic_version[phys_apicid])) {
  655. apic_read_around(APIC_SPIV);
  656. apic_write(APIC_ESR, 0);
  657. apic_read(APIC_ESR);
  658. }
  659. Dprintk("Asserting INIT.\n");
  660. /*
  661. * Turn INIT on target chip
  662. */
  663. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  664. /*
  665. * Send IPI
  666. */
  667. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
  668. | APIC_DM_INIT);
  669. Dprintk("Waiting for send to finish...\n");
  670. timeout = 0;
  671. do {
  672. Dprintk("+");
  673. udelay(100);
  674. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  675. } while (send_status && (timeout++ < 1000));
  676. mdelay(10);
  677. Dprintk("Deasserting INIT.\n");
  678. /* Target chip */
  679. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  680. /* Send IPI */
  681. apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
  682. Dprintk("Waiting for send to finish...\n");
  683. timeout = 0;
  684. do {
  685. Dprintk("+");
  686. udelay(100);
  687. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  688. } while (send_status && (timeout++ < 1000));
  689. atomic_set(&init_deasserted, 1);
  690. /*
  691. * Should we send STARTUP IPIs ?
  692. *
  693. * Determine this based on the APIC version.
  694. * If we don't have an integrated APIC, don't send the STARTUP IPIs.
  695. */
  696. if (APIC_INTEGRATED(apic_version[phys_apicid]))
  697. num_starts = 2;
  698. else
  699. num_starts = 0;
  700. /*
  701. * Run STARTUP IPI loop.
  702. */
  703. Dprintk("#startup loops: %d.\n", num_starts);
  704. maxlvt = get_maxlvt();
  705. for (j = 1; j <= num_starts; j++) {
  706. Dprintk("Sending STARTUP #%d.\n",j);
  707. apic_read_around(APIC_SPIV);
  708. apic_write(APIC_ESR, 0);
  709. apic_read(APIC_ESR);
  710. Dprintk("After apic_write.\n");
  711. /*
  712. * STARTUP IPI
  713. */
  714. /* Target chip */
  715. apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
  716. /* Boot on the stack */
  717. /* Kick the second */
  718. apic_write_around(APIC_ICR, APIC_DM_STARTUP
  719. | (start_eip >> 12));
  720. /*
  721. * Give the other CPU some time to accept the IPI.
  722. */
  723. udelay(300);
  724. Dprintk("Startup point 1.\n");
  725. Dprintk("Waiting for send to finish...\n");
  726. timeout = 0;
  727. do {
  728. Dprintk("+");
  729. udelay(100);
  730. send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
  731. } while (send_status && (timeout++ < 1000));
  732. /*
  733. * Give the other CPU some time to accept the IPI.
  734. */
  735. udelay(200);
  736. /*
  737. * Due to the Pentium erratum 3AP.
  738. */
  739. if (maxlvt > 3) {
  740. apic_read_around(APIC_SPIV);
  741. apic_write(APIC_ESR, 0);
  742. }
  743. accept_status = (apic_read(APIC_ESR) & 0xEF);
  744. if (send_status || accept_status)
  745. break;
  746. }
  747. Dprintk("After Startup.\n");
  748. if (send_status)
  749. printk("APIC never delivered???\n");
  750. if (accept_status)
  751. printk("APIC delivery error (%lx).\n", accept_status);
  752. return (send_status | accept_status);
  753. }
  754. #endif /* WAKE_SECONDARY_VIA_INIT */
  755. extern cpumask_t cpu_initialized;
  756. static inline int alloc_cpu_id(void)
  757. {
  758. cpumask_t tmp_map;
  759. int cpu;
  760. cpus_complement(tmp_map, cpu_present_map);
  761. cpu = first_cpu(tmp_map);
  762. if (cpu >= NR_CPUS)
  763. return -ENODEV;
  764. return cpu;
  765. }
  766. #ifdef CONFIG_HOTPLUG_CPU
  767. static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
  768. static inline struct task_struct * alloc_idle_task(int cpu)
  769. {
  770. struct task_struct *idle;
  771. if ((idle = cpu_idle_tasks[cpu]) != NULL) {
  772. /* initialize thread_struct. we really want to avoid destroy
  773. * idle tread
  774. */
  775. idle->thread.esp = (unsigned long)task_pt_regs(idle);
  776. init_idle(idle, cpu);
  777. return idle;
  778. }
  779. idle = fork_idle(cpu);
  780. if (!IS_ERR(idle))
  781. cpu_idle_tasks[cpu] = idle;
  782. return idle;
  783. }
  784. #else
  785. #define alloc_idle_task(cpu) fork_idle(cpu)
  786. #endif
  787. static int __devinit do_boot_cpu(int apicid, int cpu)
  788. /*
  789. * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
  790. * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
  791. * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
  792. */
  793. {
  794. struct task_struct *idle;
  795. unsigned long boot_error;
  796. int timeout;
  797. unsigned long start_eip;
  798. unsigned short nmi_high = 0, nmi_low = 0;
  799. ++cpucount;
  800. alternatives_smp_switch(1);
  801. /*
  802. * We can't use kernel_thread since we must avoid to
  803. * reschedule the child.
  804. */
  805. idle = alloc_idle_task(cpu);
  806. if (IS_ERR(idle))
  807. panic("failed fork for CPU %d", cpu);
  808. idle->thread.eip = (unsigned long) start_secondary;
  809. /* start_eip had better be page-aligned! */
  810. start_eip = setup_trampoline();
  811. /* So we see what's up */
  812. printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
  813. /* Stack for startup_32 can be just as for start_secondary onwards */
  814. stack_start.esp = (void *) idle->thread.esp;
  815. irq_ctx_init(cpu);
  816. x86_cpu_to_apicid[cpu] = apicid;
  817. /*
  818. * This grunge runs the startup process for
  819. * the targeted processor.
  820. */
  821. atomic_set(&init_deasserted, 0);
  822. Dprintk("Setting warm reset code and vector.\n");
  823. store_NMI_vector(&nmi_high, &nmi_low);
  824. smpboot_setup_warm_reset_vector(start_eip);
  825. /*
  826. * Starting actual IPI sequence...
  827. */
  828. boot_error = wakeup_secondary_cpu(apicid, start_eip);
  829. if (!boot_error) {
  830. /*
  831. * allow APs to start initializing.
  832. */
  833. Dprintk("Before Callout %d.\n", cpu);
  834. cpu_set(cpu, cpu_callout_map);
  835. Dprintk("After Callout %d.\n", cpu);
  836. /*
  837. * Wait 5s total for a response
  838. */
  839. for (timeout = 0; timeout < 50000; timeout++) {
  840. if (cpu_isset(cpu, cpu_callin_map))
  841. break; /* It has booted */
  842. udelay(100);
  843. }
  844. if (cpu_isset(cpu, cpu_callin_map)) {
  845. /* number CPUs logically, starting from 1 (BSP is 0) */
  846. Dprintk("OK.\n");
  847. printk("CPU%d: ", cpu);
  848. print_cpu_info(&cpu_data[cpu]);
  849. Dprintk("CPU has booted.\n");
  850. } else {
  851. boot_error= 1;
  852. if (*((volatile unsigned char *)trampoline_base)
  853. == 0xA5)
  854. /* trampoline started but...? */
  855. printk("Stuck ??\n");
  856. else
  857. /* trampoline code not run */
  858. printk("Not responding.\n");
  859. inquire_remote_apic(apicid);
  860. }
  861. }
  862. if (boot_error) {
  863. /* Try to put things back the way they were before ... */
  864. unmap_cpu_to_logical_apicid(cpu);
  865. cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
  866. cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
  867. cpucount--;
  868. } else {
  869. x86_cpu_to_apicid[cpu] = apicid;
  870. cpu_set(cpu, cpu_present_map);
  871. }
  872. /* mark "stuck" area as not stuck */
  873. *((volatile unsigned long *)trampoline_base) = 0;
  874. return boot_error;
  875. }
  876. #ifdef CONFIG_HOTPLUG_CPU
  877. void cpu_exit_clear(void)
  878. {
  879. int cpu = raw_smp_processor_id();
  880. idle_task_exit();
  881. cpucount --;
  882. cpu_uninit();
  883. irq_ctx_exit(cpu);
  884. cpu_clear(cpu, cpu_callout_map);
  885. cpu_clear(cpu, cpu_callin_map);
  886. cpu_clear(cpu, smp_commenced_mask);
  887. unmap_cpu_to_logical_apicid(cpu);
  888. }
  889. struct warm_boot_cpu_info {
  890. struct completion *complete;
  891. struct work_struct task;
  892. int apicid;
  893. int cpu;
  894. };
  895. static void __cpuinit do_warm_boot_cpu(struct work_struct *work)
  896. {
  897. struct warm_boot_cpu_info *info =
  898. container_of(work, struct warm_boot_cpu_info, task);
  899. do_boot_cpu(info->apicid, info->cpu);
  900. complete(info->complete);
  901. }
  902. static int __cpuinit __smp_prepare_cpu(int cpu)
  903. {
  904. DECLARE_COMPLETION_ONSTACK(done);
  905. struct warm_boot_cpu_info info;
  906. int apicid, ret;
  907. struct Xgt_desc_struct *cpu_gdt_descr = &per_cpu(cpu_gdt_descr, cpu);
  908. apicid = x86_cpu_to_apicid[cpu];
  909. if (apicid == BAD_APICID) {
  910. ret = -ENODEV;
  911. goto exit;
  912. }
  913. /*
  914. * the CPU isn't initialized at boot time, allocate gdt table here.
  915. * cpu_init will initialize it
  916. */
  917. if (!cpu_gdt_descr->address) {
  918. cpu_gdt_descr->address = get_zeroed_page(GFP_KERNEL);
  919. if (!cpu_gdt_descr->address)
  920. printk(KERN_CRIT "CPU%d failed to allocate GDT\n", cpu);
  921. ret = -ENOMEM;
  922. goto exit;
  923. }
  924. info.complete = &done;
  925. info.apicid = apicid;
  926. info.cpu = cpu;
  927. INIT_WORK(&info.task, do_warm_boot_cpu);
  928. tsc_sync_disabled = 1;
  929. /* init low mem mapping */
  930. clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
  931. KERNEL_PGD_PTRS);
  932. flush_tlb_all();
  933. schedule_work(&info.task);
  934. wait_for_completion(&done);
  935. tsc_sync_disabled = 0;
  936. zap_low_mappings();
  937. ret = 0;
  938. exit:
  939. return ret;
  940. }
  941. #endif
  942. static void smp_tune_scheduling (void)
  943. {
  944. unsigned long cachesize; /* kB */
  945. unsigned long bandwidth = 350; /* MB/s */
  946. /*
  947. * Rough estimation for SMP scheduling, this is the number of
  948. * cycles it takes for a fully memory-limited process to flush
  949. * the SMP-local cache.
  950. *
  951. * (For a P5 this pretty much means we will choose another idle
  952. * CPU almost always at wakeup time (this is due to the small
  953. * L1 cache), on PIIs it's around 50-100 usecs, depending on
  954. * the cache size)
  955. */
  956. if (!cpu_khz) {
  957. /*
  958. * this basically disables processor-affinity
  959. * scheduling on SMP without a TSC.
  960. */
  961. return;
  962. } else {
  963. cachesize = boot_cpu_data.x86_cache_size;
  964. if (cachesize == -1) {
  965. cachesize = 16; /* Pentiums, 2x8kB cache */
  966. bandwidth = 100;
  967. }
  968. max_cache_size = cachesize * 1024;
  969. }
  970. }
  971. /*
  972. * Cycle through the processors sending APIC IPIs to boot each.
  973. */
  974. static int boot_cpu_logical_apicid;
  975. /* Where the IO area was mapped on multiquad, always 0 otherwise */
  976. void *xquad_portio;
  977. #ifdef CONFIG_X86_NUMAQ
  978. EXPORT_SYMBOL(xquad_portio);
  979. #endif
  980. static void __init smp_boot_cpus(unsigned int max_cpus)
  981. {
  982. int apicid, cpu, bit, kicked;
  983. unsigned long bogosum = 0;
  984. /*
  985. * Setup boot CPU information
  986. */
  987. smp_store_cpu_info(0); /* Final full version of the data */
  988. printk("CPU%d: ", 0);
  989. print_cpu_info(&cpu_data[0]);
  990. boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
  991. boot_cpu_logical_apicid = logical_smp_processor_id();
  992. x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
  993. current_thread_info()->cpu = 0;
  994. smp_tune_scheduling();
  995. set_cpu_sibling_map(0);
  996. /*
  997. * If we couldn't find an SMP configuration at boot time,
  998. * get out of here now!
  999. */
  1000. if (!smp_found_config && !acpi_lapic) {
  1001. printk(KERN_NOTICE "SMP motherboard not detected.\n");
  1002. smpboot_clear_io_apic_irqs();
  1003. phys_cpu_present_map = physid_mask_of_physid(0);
  1004. if (APIC_init_uniprocessor())
  1005. printk(KERN_NOTICE "Local APIC not detected."
  1006. " Using dummy APIC emulation.\n");
  1007. map_cpu_to_logical_apicid();
  1008. cpu_set(0, cpu_sibling_map[0]);
  1009. cpu_set(0, cpu_core_map[0]);
  1010. return;
  1011. }
  1012. /*
  1013. * Should not be necessary because the MP table should list the boot
  1014. * CPU too, but we do it for the sake of robustness anyway.
  1015. * Makes no sense to do this check in clustered apic mode, so skip it
  1016. */
  1017. if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
  1018. printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
  1019. boot_cpu_physical_apicid);
  1020. physid_set(hard_smp_processor_id(), phys_cpu_present_map);
  1021. }
  1022. /*
  1023. * If we couldn't find a local APIC, then get out of here now!
  1024. */
  1025. if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
  1026. printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
  1027. boot_cpu_physical_apicid);
  1028. printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
  1029. smpboot_clear_io_apic_irqs();
  1030. phys_cpu_present_map = physid_mask_of_physid(0);
  1031. cpu_set(0, cpu_sibling_map[0]);
  1032. cpu_set(0, cpu_core_map[0]);
  1033. return;
  1034. }
  1035. verify_local_APIC();
  1036. /*
  1037. * If SMP should be disabled, then really disable it!
  1038. */
  1039. if (!max_cpus) {
  1040. smp_found_config = 0;
  1041. printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
  1042. smpboot_clear_io_apic_irqs();
  1043. phys_cpu_present_map = physid_mask_of_physid(0);
  1044. cpu_set(0, cpu_sibling_map[0]);
  1045. cpu_set(0, cpu_core_map[0]);
  1046. return;
  1047. }
  1048. connect_bsp_APIC();
  1049. setup_local_APIC();
  1050. map_cpu_to_logical_apicid();
  1051. setup_portio_remap();
  1052. /*
  1053. * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
  1054. *
  1055. * In clustered apic mode, phys_cpu_present_map is a constructed thus:
  1056. * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
  1057. * clustered apic ID.
  1058. */
  1059. Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
  1060. kicked = 1;
  1061. for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
  1062. apicid = cpu_present_to_apicid(bit);
  1063. /*
  1064. * Don't even attempt to start the boot CPU!
  1065. */
  1066. if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
  1067. continue;
  1068. if (!check_apicid_present(bit))
  1069. continue;
  1070. if (max_cpus <= cpucount+1)
  1071. continue;
  1072. if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
  1073. printk("CPU #%d not responding - cannot use it.\n",
  1074. apicid);
  1075. else
  1076. ++kicked;
  1077. }
  1078. /*
  1079. * Cleanup possible dangling ends...
  1080. */
  1081. smpboot_restore_warm_reset_vector();
  1082. /*
  1083. * Allow the user to impress friends.
  1084. */
  1085. Dprintk("Before bogomips.\n");
  1086. for (cpu = 0; cpu < NR_CPUS; cpu++)
  1087. if (cpu_isset(cpu, cpu_callout_map))
  1088. bogosum += cpu_data[cpu].loops_per_jiffy;
  1089. printk(KERN_INFO
  1090. "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
  1091. cpucount+1,
  1092. bogosum/(500000/HZ),
  1093. (bogosum/(5000/HZ))%100);
  1094. Dprintk("Before bogocount - setting activated=1.\n");
  1095. if (smp_b_stepping)
  1096. printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
  1097. /*
  1098. * Don't taint if we are running SMP kernel on a single non-MP
  1099. * approved Athlon
  1100. */
  1101. if (tainted & TAINT_UNSAFE_SMP) {
  1102. if (cpucount)
  1103. printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
  1104. else
  1105. tainted &= ~TAINT_UNSAFE_SMP;
  1106. }
  1107. Dprintk("Boot done.\n");
  1108. /*
  1109. * construct cpu_sibling_map[], so that we can tell sibling CPUs
  1110. * efficiently.
  1111. */
  1112. for (cpu = 0; cpu < NR_CPUS; cpu++) {
  1113. cpus_clear(cpu_sibling_map[cpu]);
  1114. cpus_clear(cpu_core_map[cpu]);
  1115. }
  1116. cpu_set(0, cpu_sibling_map[0]);
  1117. cpu_set(0, cpu_core_map[0]);
  1118. smpboot_setup_io_apic();
  1119. setup_boot_APIC_clock();
  1120. /*
  1121. * Synchronize the TSC with the AP
  1122. */
  1123. if (cpu_has_tsc && cpucount && cpu_khz)
  1124. synchronize_tsc_bp();
  1125. }
  1126. /* These are wrappers to interface to the new boot process. Someone
  1127. who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
  1128. void __init smp_prepare_cpus(unsigned int max_cpus)
  1129. {
  1130. smp_commenced_mask = cpumask_of_cpu(0);
  1131. cpu_callin_map = cpumask_of_cpu(0);
  1132. mb();
  1133. smp_boot_cpus(max_cpus);
  1134. }
  1135. void __devinit smp_prepare_boot_cpu(void)
  1136. {
  1137. cpu_set(smp_processor_id(), cpu_online_map);
  1138. cpu_set(smp_processor_id(), cpu_callout_map);
  1139. cpu_set(smp_processor_id(), cpu_present_map);
  1140. cpu_set(smp_processor_id(), cpu_possible_map);
  1141. per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
  1142. }
  1143. #ifdef CONFIG_HOTPLUG_CPU
  1144. static void
  1145. remove_siblinginfo(int cpu)
  1146. {
  1147. int sibling;
  1148. struct cpuinfo_x86 *c = cpu_data;
  1149. for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
  1150. cpu_clear(cpu, cpu_core_map[sibling]);
  1151. /*
  1152. * last thread sibling in this cpu core going down
  1153. */
  1154. if (cpus_weight(cpu_sibling_map[cpu]) == 1)
  1155. c[sibling].booted_cores--;
  1156. }
  1157. for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
  1158. cpu_clear(cpu, cpu_sibling_map[sibling]);
  1159. cpus_clear(cpu_sibling_map[cpu]);
  1160. cpus_clear(cpu_core_map[cpu]);
  1161. c[cpu].phys_proc_id = 0;
  1162. c[cpu].cpu_core_id = 0;
  1163. cpu_clear(cpu, cpu_sibling_setup_map);
  1164. }
  1165. int __cpu_disable(void)
  1166. {
  1167. cpumask_t map = cpu_online_map;
  1168. int cpu = smp_processor_id();
  1169. /*
  1170. * Perhaps use cpufreq to drop frequency, but that could go
  1171. * into generic code.
  1172. *
  1173. * We won't take down the boot processor on i386 due to some
  1174. * interrupts only being able to be serviced by the BSP.
  1175. * Especially so if we're not using an IOAPIC -zwane
  1176. */
  1177. if (cpu == 0)
  1178. return -EBUSY;
  1179. if (nmi_watchdog == NMI_LOCAL_APIC)
  1180. stop_apic_nmi_watchdog(NULL);
  1181. clear_local_APIC();
  1182. /* Allow any queued timer interrupts to get serviced */
  1183. local_irq_enable();
  1184. mdelay(1);
  1185. local_irq_disable();
  1186. remove_siblinginfo(cpu);
  1187. cpu_clear(cpu, map);
  1188. fixup_irqs(map);
  1189. /* It's now safe to remove this processor from the online map */
  1190. cpu_clear(cpu, cpu_online_map);
  1191. return 0;
  1192. }
  1193. void __cpu_die(unsigned int cpu)
  1194. {
  1195. /* We don't do anything here: idle task is faking death itself. */
  1196. unsigned int i;
  1197. for (i = 0; i < 10; i++) {
  1198. /* They ack this in play_dead by setting CPU_DEAD */
  1199. if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
  1200. printk ("CPU %d is now offline\n", cpu);
  1201. if (1 == num_online_cpus())
  1202. alternatives_smp_switch(0);
  1203. return;
  1204. }
  1205. msleep(100);
  1206. }
  1207. printk(KERN_ERR "CPU %u didn't die...\n", cpu);
  1208. }
  1209. #else /* ... !CONFIG_HOTPLUG_CPU */
  1210. int __cpu_disable(void)
  1211. {
  1212. return -ENOSYS;
  1213. }
  1214. void __cpu_die(unsigned int cpu)
  1215. {
  1216. /* We said "no" in __cpu_disable */
  1217. BUG();
  1218. }
  1219. #endif /* CONFIG_HOTPLUG_CPU */
  1220. int __devinit __cpu_up(unsigned int cpu)
  1221. {
  1222. #ifdef CONFIG_HOTPLUG_CPU
  1223. int ret=0;
  1224. /*
  1225. * We do warm boot only on cpus that had booted earlier
  1226. * Otherwise cold boot is all handled from smp_boot_cpus().
  1227. * cpu_callin_map is set during AP kickstart process. Its reset
  1228. * when a cpu is taken offline from cpu_exit_clear().
  1229. */
  1230. if (!cpu_isset(cpu, cpu_callin_map))
  1231. ret = __smp_prepare_cpu(cpu);
  1232. if (ret)
  1233. return -EIO;
  1234. #endif
  1235. /* In case one didn't come up */
  1236. if (!cpu_isset(cpu, cpu_callin_map)) {
  1237. printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
  1238. local_irq_enable();
  1239. return -EIO;
  1240. }
  1241. local_irq_enable();
  1242. per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
  1243. /* Unleash the CPU! */
  1244. cpu_set(cpu, smp_commenced_mask);
  1245. while (!cpu_isset(cpu, cpu_online_map))
  1246. cpu_relax();
  1247. return 0;
  1248. }
  1249. void __init smp_cpus_done(unsigned int max_cpus)
  1250. {
  1251. #ifdef CONFIG_X86_IO_APIC
  1252. setup_ioapic_dest();
  1253. #endif
  1254. zap_low_mappings();
  1255. #ifndef CONFIG_HOTPLUG_CPU
  1256. /*
  1257. * Disable executability of the SMP trampoline:
  1258. */
  1259. set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
  1260. #endif
  1261. }
  1262. void __init smp_intr_init(void)
  1263. {
  1264. /*
  1265. * IRQ0 must be given a fixed assignment and initialized,
  1266. * because it's used before the IO-APIC is set up.
  1267. */
  1268. set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
  1269. /*
  1270. * The reschedule interrupt is a CPU-to-CPU reschedule-helper
  1271. * IPI, driven by wakeup.
  1272. */
  1273. set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
  1274. /* IPI for invalidation */
  1275. set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
  1276. /* IPI for generic function call */
  1277. set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
  1278. }
  1279. /*
  1280. * If the BIOS enumerates physical processors before logical,
  1281. * maxcpus=N at enumeration-time can be used to disable HT.
  1282. */
  1283. static int __init parse_maxcpus(char *arg)
  1284. {
  1285. extern unsigned int maxcpus;
  1286. maxcpus = simple_strtoul(arg, NULL, 0);
  1287. return 0;
  1288. }
  1289. early_param("maxcpus", parse_maxcpus);