iwl-core.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433
  1. /******************************************************************************
  2. *
  3. * GPL LICENSE SUMMARY
  4. *
  5. * Copyright(c) 2008 Intel Corporation. All rights reserved.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of version 2 of the GNU General Public License as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  14. * General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
  19. * USA
  20. *
  21. * The full GNU General Public License is included in this distribution
  22. * in the file called LICENSE.GPL.
  23. *
  24. * Contact Information:
  25. * Tomas Winkler <tomas.winkler@intel.com>
  26. * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
  27. *****************************************************************************/
  28. #include <linux/kernel.h>
  29. #include <linux/module.h>
  30. #include <net/mac80211.h>
  31. #include "iwl-eeprom.h"
  32. #include "iwl-dev.h" /* FIXME: remove */
  33. #include "iwl-debug.h"
  34. #include "iwl-core.h"
  35. #include "iwl-io.h"
  36. #include "iwl-rfkill.h"
  37. #include "iwl-power.h"
  38. #include "iwl-sta.h"
  39. MODULE_DESCRIPTION("iwl core");
  40. MODULE_VERSION(IWLWIFI_VERSION);
  41. MODULE_AUTHOR(DRV_COPYRIGHT);
  42. MODULE_LICENSE("GPL");
  43. #define IWL_DECLARE_RATE_INFO(r, s, ip, in, rp, rn, pp, np) \
  44. [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP, \
  45. IWL_RATE_SISO_##s##M_PLCP, \
  46. IWL_RATE_MIMO2_##s##M_PLCP,\
  47. IWL_RATE_MIMO3_##s##M_PLCP,\
  48. IWL_RATE_##r##M_IEEE, \
  49. IWL_RATE_##ip##M_INDEX, \
  50. IWL_RATE_##in##M_INDEX, \
  51. IWL_RATE_##rp##M_INDEX, \
  52. IWL_RATE_##rn##M_INDEX, \
  53. IWL_RATE_##pp##M_INDEX, \
  54. IWL_RATE_##np##M_INDEX }
  55. /*
  56. * Parameter order:
  57. * rate, ht rate, prev rate, next rate, prev tgg rate, next tgg rate
  58. *
  59. * If there isn't a valid next or previous rate then INV is used which
  60. * maps to IWL_RATE_INVALID
  61. *
  62. */
  63. const struct iwl_rate_info iwl_rates[IWL_RATE_COUNT] = {
  64. IWL_DECLARE_RATE_INFO(1, INV, INV, 2, INV, 2, INV, 2), /* 1mbps */
  65. IWL_DECLARE_RATE_INFO(2, INV, 1, 5, 1, 5, 1, 5), /* 2mbps */
  66. IWL_DECLARE_RATE_INFO(5, INV, 2, 6, 2, 11, 2, 11), /*5.5mbps */
  67. IWL_DECLARE_RATE_INFO(11, INV, 9, 12, 9, 12, 5, 18), /* 11mbps */
  68. IWL_DECLARE_RATE_INFO(6, 6, 5, 9, 5, 11, 5, 11), /* 6mbps */
  69. IWL_DECLARE_RATE_INFO(9, 6, 6, 11, 6, 11, 5, 11), /* 9mbps */
  70. IWL_DECLARE_RATE_INFO(12, 12, 11, 18, 11, 18, 11, 18), /* 12mbps */
  71. IWL_DECLARE_RATE_INFO(18, 18, 12, 24, 12, 24, 11, 24), /* 18mbps */
  72. IWL_DECLARE_RATE_INFO(24, 24, 18, 36, 18, 36, 18, 36), /* 24mbps */
  73. IWL_DECLARE_RATE_INFO(36, 36, 24, 48, 24, 48, 24, 48), /* 36mbps */
  74. IWL_DECLARE_RATE_INFO(48, 48, 36, 54, 36, 54, 36, 54), /* 48mbps */
  75. IWL_DECLARE_RATE_INFO(54, 54, 48, INV, 48, INV, 48, INV),/* 54mbps */
  76. IWL_DECLARE_RATE_INFO(60, 60, 48, INV, 48, INV, 48, INV),/* 60mbps */
  77. /* FIXME:RS: ^^ should be INV (legacy) */
  78. };
  79. EXPORT_SYMBOL(iwl_rates);
  80. /**
  81. * translate ucode response to mac80211 tx status control values
  82. */
  83. void iwl_hwrate_to_tx_control(struct iwl_priv *priv, u32 rate_n_flags,
  84. struct ieee80211_tx_info *info)
  85. {
  86. int rate_index;
  87. struct ieee80211_tx_rate *r = &info->control.rates[0];
  88. info->antenna_sel_tx =
  89. ((rate_n_flags & RATE_MCS_ANT_ABC_MSK) >> RATE_MCS_ANT_POS);
  90. if (rate_n_flags & RATE_MCS_HT_MSK)
  91. r->flags |= IEEE80211_TX_RC_MCS;
  92. if (rate_n_flags & RATE_MCS_GF_MSK)
  93. r->flags |= IEEE80211_TX_RC_GREEN_FIELD;
  94. if (rate_n_flags & RATE_MCS_FAT_MSK)
  95. r->flags |= IEEE80211_TX_RC_40_MHZ_WIDTH;
  96. if (rate_n_flags & RATE_MCS_DUP_MSK)
  97. r->flags |= IEEE80211_TX_RC_DUP_DATA;
  98. if (rate_n_flags & RATE_MCS_SGI_MSK)
  99. r->flags |= IEEE80211_TX_RC_SHORT_GI;
  100. rate_index = iwl_hwrate_to_plcp_idx(rate_n_flags);
  101. if (info->band == IEEE80211_BAND_5GHZ)
  102. rate_index -= IWL_FIRST_OFDM_RATE;
  103. r->idx = rate_index;
  104. }
  105. EXPORT_SYMBOL(iwl_hwrate_to_tx_control);
  106. int iwl_hwrate_to_plcp_idx(u32 rate_n_flags)
  107. {
  108. int idx = 0;
  109. /* HT rate format */
  110. if (rate_n_flags & RATE_MCS_HT_MSK) {
  111. idx = (rate_n_flags & 0xff);
  112. if (idx >= IWL_RATE_MIMO3_6M_PLCP)
  113. idx = idx - IWL_RATE_MIMO3_6M_PLCP;
  114. else if (idx >= IWL_RATE_MIMO2_6M_PLCP)
  115. idx = idx - IWL_RATE_MIMO2_6M_PLCP;
  116. idx += IWL_FIRST_OFDM_RATE;
  117. /* skip 9M not supported in ht*/
  118. if (idx >= IWL_RATE_9M_INDEX)
  119. idx += 1;
  120. if ((idx >= IWL_FIRST_OFDM_RATE) && (idx <= IWL_LAST_OFDM_RATE))
  121. return idx;
  122. /* legacy rate format, search for match in table */
  123. } else {
  124. for (idx = 0; idx < ARRAY_SIZE(iwl_rates); idx++)
  125. if (iwl_rates[idx].plcp == (rate_n_flags & 0xFF))
  126. return idx;
  127. }
  128. return -1;
  129. }
  130. EXPORT_SYMBOL(iwl_hwrate_to_plcp_idx);
  131. u8 iwl_toggle_tx_ant(struct iwl_priv *priv, u8 ant)
  132. {
  133. int i;
  134. u8 ind = ant;
  135. for (i = 0; i < RATE_ANT_NUM - 1; i++) {
  136. ind = (ind + 1) < RATE_ANT_NUM ? ind + 1 : 0;
  137. if (priv->hw_params.valid_tx_ant & BIT(ind))
  138. return ind;
  139. }
  140. return ant;
  141. }
  142. const u8 iwl_bcast_addr[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  143. EXPORT_SYMBOL(iwl_bcast_addr);
  144. /* This function both allocates and initializes hw and priv. */
  145. struct ieee80211_hw *iwl_alloc_all(struct iwl_cfg *cfg,
  146. struct ieee80211_ops *hw_ops)
  147. {
  148. struct iwl_priv *priv;
  149. /* mac80211 allocates memory for this device instance, including
  150. * space for this driver's private structure */
  151. struct ieee80211_hw *hw =
  152. ieee80211_alloc_hw(sizeof(struct iwl_priv), hw_ops);
  153. if (hw == NULL) {
  154. IWL_ERROR("Can not allocate network device\n");
  155. goto out;
  156. }
  157. priv = hw->priv;
  158. priv->hw = hw;
  159. out:
  160. return hw;
  161. }
  162. EXPORT_SYMBOL(iwl_alloc_all);
  163. void iwl_hw_detect(struct iwl_priv *priv)
  164. {
  165. priv->hw_rev = _iwl_read32(priv, CSR_HW_REV);
  166. priv->hw_wa_rev = _iwl_read32(priv, CSR_HW_REV_WA_REG);
  167. pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &priv->rev_id);
  168. }
  169. EXPORT_SYMBOL(iwl_hw_detect);
  170. int iwl_hw_nic_init(struct iwl_priv *priv)
  171. {
  172. unsigned long flags;
  173. struct iwl_rx_queue *rxq = &priv->rxq;
  174. int ret;
  175. /* nic_init */
  176. spin_lock_irqsave(&priv->lock, flags);
  177. priv->cfg->ops->lib->apm_ops.init(priv);
  178. iwl_write32(priv, CSR_INT_COALESCING, 512 / 32);
  179. spin_unlock_irqrestore(&priv->lock, flags);
  180. ret = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
  181. priv->cfg->ops->lib->apm_ops.config(priv);
  182. /* Allocate the RX queue, or reset if it is already allocated */
  183. if (!rxq->bd) {
  184. ret = iwl_rx_queue_alloc(priv);
  185. if (ret) {
  186. IWL_ERROR("Unable to initialize Rx queue\n");
  187. return -ENOMEM;
  188. }
  189. } else
  190. iwl_rx_queue_reset(priv, rxq);
  191. iwl_rx_replenish(priv);
  192. iwl_rx_init(priv, rxq);
  193. spin_lock_irqsave(&priv->lock, flags);
  194. rxq->need_update = 1;
  195. iwl_rx_queue_update_write_ptr(priv, rxq);
  196. spin_unlock_irqrestore(&priv->lock, flags);
  197. /* Allocate and init all Tx and Command queues */
  198. ret = iwl_txq_ctx_reset(priv);
  199. if (ret)
  200. return ret;
  201. set_bit(STATUS_INIT, &priv->status);
  202. return 0;
  203. }
  204. EXPORT_SYMBOL(iwl_hw_nic_init);
  205. void iwl_reset_qos(struct iwl_priv *priv)
  206. {
  207. u16 cw_min = 15;
  208. u16 cw_max = 1023;
  209. u8 aifs = 2;
  210. u8 is_legacy = 0;
  211. unsigned long flags;
  212. int i;
  213. spin_lock_irqsave(&priv->lock, flags);
  214. priv->qos_data.qos_active = 0;
  215. if (priv->iw_mode == NL80211_IFTYPE_ADHOC) {
  216. if (priv->qos_data.qos_enable)
  217. priv->qos_data.qos_active = 1;
  218. if (!(priv->active_rate & 0xfff0)) {
  219. cw_min = 31;
  220. is_legacy = 1;
  221. }
  222. } else if (priv->iw_mode == NL80211_IFTYPE_AP) {
  223. if (priv->qos_data.qos_enable)
  224. priv->qos_data.qos_active = 1;
  225. } else if (!(priv->staging_rxon.flags & RXON_FLG_SHORT_SLOT_MSK)) {
  226. cw_min = 31;
  227. is_legacy = 1;
  228. }
  229. if (priv->qos_data.qos_active)
  230. aifs = 3;
  231. priv->qos_data.def_qos_parm.ac[0].cw_min = cpu_to_le16(cw_min);
  232. priv->qos_data.def_qos_parm.ac[0].cw_max = cpu_to_le16(cw_max);
  233. priv->qos_data.def_qos_parm.ac[0].aifsn = aifs;
  234. priv->qos_data.def_qos_parm.ac[0].edca_txop = 0;
  235. priv->qos_data.def_qos_parm.ac[0].reserved1 = 0;
  236. if (priv->qos_data.qos_active) {
  237. i = 1;
  238. priv->qos_data.def_qos_parm.ac[i].cw_min = cpu_to_le16(cw_min);
  239. priv->qos_data.def_qos_parm.ac[i].cw_max = cpu_to_le16(cw_max);
  240. priv->qos_data.def_qos_parm.ac[i].aifsn = 7;
  241. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  242. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  243. i = 2;
  244. priv->qos_data.def_qos_parm.ac[i].cw_min =
  245. cpu_to_le16((cw_min + 1) / 2 - 1);
  246. priv->qos_data.def_qos_parm.ac[i].cw_max =
  247. cpu_to_le16(cw_max);
  248. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  249. if (is_legacy)
  250. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  251. cpu_to_le16(6016);
  252. else
  253. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  254. cpu_to_le16(3008);
  255. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  256. i = 3;
  257. priv->qos_data.def_qos_parm.ac[i].cw_min =
  258. cpu_to_le16((cw_min + 1) / 4 - 1);
  259. priv->qos_data.def_qos_parm.ac[i].cw_max =
  260. cpu_to_le16((cw_max + 1) / 2 - 1);
  261. priv->qos_data.def_qos_parm.ac[i].aifsn = 2;
  262. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  263. if (is_legacy)
  264. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  265. cpu_to_le16(3264);
  266. else
  267. priv->qos_data.def_qos_parm.ac[i].edca_txop =
  268. cpu_to_le16(1504);
  269. } else {
  270. for (i = 1; i < 4; i++) {
  271. priv->qos_data.def_qos_parm.ac[i].cw_min =
  272. cpu_to_le16(cw_min);
  273. priv->qos_data.def_qos_parm.ac[i].cw_max =
  274. cpu_to_le16(cw_max);
  275. priv->qos_data.def_qos_parm.ac[i].aifsn = aifs;
  276. priv->qos_data.def_qos_parm.ac[i].edca_txop = 0;
  277. priv->qos_data.def_qos_parm.ac[i].reserved1 = 0;
  278. }
  279. }
  280. IWL_DEBUG_QOS("set QoS to default \n");
  281. spin_unlock_irqrestore(&priv->lock, flags);
  282. }
  283. EXPORT_SYMBOL(iwl_reset_qos);
  284. #define MAX_BIT_RATE_40_MHZ 150 /* Mbps */
  285. #define MAX_BIT_RATE_20_MHZ 72 /* Mbps */
  286. static void iwlcore_init_ht_hw_capab(const struct iwl_priv *priv,
  287. struct ieee80211_sta_ht_cap *ht_info,
  288. enum ieee80211_band band)
  289. {
  290. u16 max_bit_rate = 0;
  291. u8 rx_chains_num = priv->hw_params.rx_chains_num;
  292. u8 tx_chains_num = priv->hw_params.tx_chains_num;
  293. ht_info->cap = 0;
  294. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  295. ht_info->ht_supported = true;
  296. ht_info->cap |= IEEE80211_HT_CAP_GRN_FLD;
  297. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  298. ht_info->cap |= (IEEE80211_HT_CAP_SM_PS &
  299. (WLAN_HT_CAP_SM_PS_DISABLED << 2));
  300. max_bit_rate = MAX_BIT_RATE_20_MHZ;
  301. if (priv->hw_params.fat_channel & BIT(band)) {
  302. ht_info->cap |= IEEE80211_HT_CAP_SUP_WIDTH_20_40;
  303. ht_info->cap |= IEEE80211_HT_CAP_SGI_40;
  304. ht_info->mcs.rx_mask[4] = 0x01;
  305. max_bit_rate = MAX_BIT_RATE_40_MHZ;
  306. }
  307. if (priv->cfg->mod_params->amsdu_size_8K)
  308. ht_info->cap |= IEEE80211_HT_CAP_MAX_AMSDU;
  309. ht_info->ampdu_factor = CFG_HT_RX_AMPDU_FACTOR_DEF;
  310. ht_info->ampdu_density = CFG_HT_MPDU_DENSITY_DEF;
  311. ht_info->mcs.rx_mask[0] = 0xFF;
  312. if (rx_chains_num >= 2)
  313. ht_info->mcs.rx_mask[1] = 0xFF;
  314. if (rx_chains_num >= 3)
  315. ht_info->mcs.rx_mask[2] = 0xFF;
  316. /* Highest supported Rx data rate */
  317. max_bit_rate *= rx_chains_num;
  318. WARN_ON(max_bit_rate & ~IEEE80211_HT_MCS_RX_HIGHEST_MASK);
  319. ht_info->mcs.rx_highest = cpu_to_le16(max_bit_rate);
  320. /* Tx MCS capabilities */
  321. ht_info->mcs.tx_params = IEEE80211_HT_MCS_TX_DEFINED;
  322. if (tx_chains_num != rx_chains_num) {
  323. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  324. ht_info->mcs.tx_params |= ((tx_chains_num - 1) <<
  325. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  326. }
  327. }
  328. static void iwlcore_init_hw_rates(struct iwl_priv *priv,
  329. struct ieee80211_rate *rates)
  330. {
  331. int i;
  332. for (i = 0; i < IWL_RATE_COUNT; i++) {
  333. rates[i].bitrate = iwl_rates[i].ieee * 5;
  334. rates[i].hw_value = i; /* Rate scaling will work on indexes */
  335. rates[i].hw_value_short = i;
  336. rates[i].flags = 0;
  337. if ((i > IWL_LAST_OFDM_RATE) || (i < IWL_FIRST_OFDM_RATE)) {
  338. /*
  339. * If CCK != 1M then set short preamble rate flag.
  340. */
  341. rates[i].flags |=
  342. (iwl_rates[i].plcp == IWL_RATE_1M_PLCP) ?
  343. 0 : IEEE80211_RATE_SHORT_PREAMBLE;
  344. }
  345. }
  346. }
  347. /**
  348. * iwlcore_init_geos - Initialize mac80211's geo/channel info based from eeprom
  349. */
  350. static int iwlcore_init_geos(struct iwl_priv *priv)
  351. {
  352. struct iwl_channel_info *ch;
  353. struct ieee80211_supported_band *sband;
  354. struct ieee80211_channel *channels;
  355. struct ieee80211_channel *geo_ch;
  356. struct ieee80211_rate *rates;
  357. int i = 0;
  358. if (priv->bands[IEEE80211_BAND_2GHZ].n_bitrates ||
  359. priv->bands[IEEE80211_BAND_5GHZ].n_bitrates) {
  360. IWL_DEBUG_INFO("Geography modes already initialized.\n");
  361. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  362. return 0;
  363. }
  364. channels = kzalloc(sizeof(struct ieee80211_channel) *
  365. priv->channel_count, GFP_KERNEL);
  366. if (!channels)
  367. return -ENOMEM;
  368. rates = kzalloc((sizeof(struct ieee80211_rate) * (IWL_RATE_COUNT + 1)),
  369. GFP_KERNEL);
  370. if (!rates) {
  371. kfree(channels);
  372. return -ENOMEM;
  373. }
  374. /* 5.2GHz channels start after the 2.4GHz channels */
  375. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  376. sband->channels = &channels[ARRAY_SIZE(iwl_eeprom_band_1)];
  377. /* just OFDM */
  378. sband->bitrates = &rates[IWL_FIRST_OFDM_RATE];
  379. sband->n_bitrates = IWL_RATE_COUNT - IWL_FIRST_OFDM_RATE;
  380. if (priv->cfg->sku & IWL_SKU_N)
  381. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  382. IEEE80211_BAND_5GHZ);
  383. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  384. sband->channels = channels;
  385. /* OFDM & CCK */
  386. sband->bitrates = rates;
  387. sband->n_bitrates = IWL_RATE_COUNT;
  388. if (priv->cfg->sku & IWL_SKU_N)
  389. iwlcore_init_ht_hw_capab(priv, &sband->ht_cap,
  390. IEEE80211_BAND_2GHZ);
  391. priv->ieee_channels = channels;
  392. priv->ieee_rates = rates;
  393. iwlcore_init_hw_rates(priv, rates);
  394. for (i = 0; i < priv->channel_count; i++) {
  395. ch = &priv->channel_info[i];
  396. /* FIXME: might be removed if scan is OK */
  397. if (!is_channel_valid(ch))
  398. continue;
  399. if (is_channel_a_band(ch))
  400. sband = &priv->bands[IEEE80211_BAND_5GHZ];
  401. else
  402. sband = &priv->bands[IEEE80211_BAND_2GHZ];
  403. geo_ch = &sband->channels[sband->n_channels++];
  404. geo_ch->center_freq =
  405. ieee80211_channel_to_frequency(ch->channel);
  406. geo_ch->max_power = ch->max_power_avg;
  407. geo_ch->max_antenna_gain = 0xff;
  408. geo_ch->hw_value = ch->channel;
  409. if (is_channel_valid(ch)) {
  410. if (!(ch->flags & EEPROM_CHANNEL_IBSS))
  411. geo_ch->flags |= IEEE80211_CHAN_NO_IBSS;
  412. if (!(ch->flags & EEPROM_CHANNEL_ACTIVE))
  413. geo_ch->flags |= IEEE80211_CHAN_PASSIVE_SCAN;
  414. if (ch->flags & EEPROM_CHANNEL_RADAR)
  415. geo_ch->flags |= IEEE80211_CHAN_RADAR;
  416. geo_ch->flags |= ch->fat_extension_channel;
  417. if (ch->max_power_avg > priv->tx_power_channel_lmt)
  418. priv->tx_power_channel_lmt = ch->max_power_avg;
  419. } else {
  420. geo_ch->flags |= IEEE80211_CHAN_DISABLED;
  421. }
  422. /* Save flags for reg domain usage */
  423. geo_ch->orig_flags = geo_ch->flags;
  424. IWL_DEBUG_INFO("Channel %d Freq=%d[%sGHz] %s flag=0x%X\n",
  425. ch->channel, geo_ch->center_freq,
  426. is_channel_a_band(ch) ? "5.2" : "2.4",
  427. geo_ch->flags & IEEE80211_CHAN_DISABLED ?
  428. "restricted" : "valid",
  429. geo_ch->flags);
  430. }
  431. if ((priv->bands[IEEE80211_BAND_5GHZ].n_channels == 0) &&
  432. priv->cfg->sku & IWL_SKU_A) {
  433. printk(KERN_INFO DRV_NAME
  434. ": Incorrectly detected BG card as ABG. Please send "
  435. "your PCI ID 0x%04X:0x%04X to maintainer.\n",
  436. priv->pci_dev->device, priv->pci_dev->subsystem_device);
  437. priv->cfg->sku &= ~IWL_SKU_A;
  438. }
  439. printk(KERN_INFO DRV_NAME
  440. ": Tunable channels: %d 802.11bg, %d 802.11a channels\n",
  441. priv->bands[IEEE80211_BAND_2GHZ].n_channels,
  442. priv->bands[IEEE80211_BAND_5GHZ].n_channels);
  443. set_bit(STATUS_GEO_CONFIGURED, &priv->status);
  444. return 0;
  445. }
  446. /*
  447. * iwlcore_free_geos - undo allocations in iwlcore_init_geos
  448. */
  449. static void iwlcore_free_geos(struct iwl_priv *priv)
  450. {
  451. kfree(priv->ieee_channels);
  452. kfree(priv->ieee_rates);
  453. clear_bit(STATUS_GEO_CONFIGURED, &priv->status);
  454. }
  455. static bool is_single_rx_stream(struct iwl_priv *priv)
  456. {
  457. return !priv->current_ht_config.is_ht ||
  458. ((priv->current_ht_config.mcs.rx_mask[1] == 0) &&
  459. (priv->current_ht_config.mcs.rx_mask[2] == 0));
  460. }
  461. static u8 iwl_is_channel_extension(struct iwl_priv *priv,
  462. enum ieee80211_band band,
  463. u16 channel, u8 extension_chan_offset)
  464. {
  465. const struct iwl_channel_info *ch_info;
  466. ch_info = iwl_get_channel_info(priv, band, channel);
  467. if (!is_channel_valid(ch_info))
  468. return 0;
  469. if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_ABOVE)
  470. return !(ch_info->fat_extension_channel &
  471. IEEE80211_CHAN_NO_FAT_ABOVE);
  472. else if (extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_BELOW)
  473. return !(ch_info->fat_extension_channel &
  474. IEEE80211_CHAN_NO_FAT_BELOW);
  475. return 0;
  476. }
  477. u8 iwl_is_fat_tx_allowed(struct iwl_priv *priv,
  478. struct ieee80211_sta_ht_cap *sta_ht_inf)
  479. {
  480. struct iwl_ht_info *iwl_ht_conf = &priv->current_ht_config;
  481. if ((!iwl_ht_conf->is_ht) ||
  482. (iwl_ht_conf->supported_chan_width != IWL_CHANNEL_WIDTH_40MHZ) ||
  483. (iwl_ht_conf->extension_chan_offset == IEEE80211_HT_PARAM_CHA_SEC_NONE))
  484. return 0;
  485. if (sta_ht_inf) {
  486. if ((!sta_ht_inf->ht_supported) ||
  487. (!(sta_ht_inf->cap & IEEE80211_HT_CAP_SUP_WIDTH_20_40)))
  488. return 0;
  489. }
  490. return iwl_is_channel_extension(priv, priv->band,
  491. le16_to_cpu(priv->staging_rxon.channel),
  492. iwl_ht_conf->extension_chan_offset);
  493. }
  494. EXPORT_SYMBOL(iwl_is_fat_tx_allowed);
  495. void iwl_set_rxon_ht(struct iwl_priv *priv, struct iwl_ht_info *ht_info)
  496. {
  497. struct iwl_rxon_cmd *rxon = &priv->staging_rxon;
  498. u32 val;
  499. if (!ht_info->is_ht) {
  500. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  501. RXON_FLG_CHANNEL_MODE_PURE_40_MSK |
  502. RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK |
  503. RXON_FLG_FAT_PROT_MSK |
  504. RXON_FLG_HT_PROT_MSK);
  505. return;
  506. }
  507. /* Set up channel bandwidth: 20 MHz only, or 20/40 mixed if fat ok */
  508. if (iwl_is_fat_tx_allowed(priv, NULL))
  509. rxon->flags |= RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  510. else
  511. rxon->flags &= ~(RXON_FLG_CHANNEL_MODE_MIXED_MSK |
  512. RXON_FLG_CHANNEL_MODE_PURE_40_MSK);
  513. /* Note: control channel is opposite of extension channel */
  514. switch (ht_info->extension_chan_offset) {
  515. case IEEE80211_HT_PARAM_CHA_SEC_ABOVE:
  516. rxon->flags &= ~(RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK);
  517. break;
  518. case IEEE80211_HT_PARAM_CHA_SEC_BELOW:
  519. rxon->flags |= RXON_FLG_CTRL_CHANNEL_LOC_HI_MSK;
  520. break;
  521. case IEEE80211_HT_PARAM_CHA_SEC_NONE:
  522. default:
  523. rxon->flags &= ~RXON_FLG_CHANNEL_MODE_MIXED_MSK;
  524. break;
  525. }
  526. val = ht_info->ht_protection;
  527. rxon->flags |= cpu_to_le32(val << RXON_FLG_HT_OPERATING_MODE_POS);
  528. iwl_set_rxon_chain(priv);
  529. IWL_DEBUG_ASSOC("supported HT rate 0x%X 0x%X 0x%X "
  530. "rxon flags 0x%X operation mode :0x%X "
  531. "extension channel offset 0x%x\n",
  532. ht_info->mcs.rx_mask[0],
  533. ht_info->mcs.rx_mask[1],
  534. ht_info->mcs.rx_mask[2],
  535. le32_to_cpu(rxon->flags), ht_info->ht_protection,
  536. ht_info->extension_chan_offset);
  537. return;
  538. }
  539. EXPORT_SYMBOL(iwl_set_rxon_ht);
  540. #define IWL_NUM_RX_CHAINS_MULTIPLE 3
  541. #define IWL_NUM_RX_CHAINS_SINGLE 2
  542. #define IWL_NUM_IDLE_CHAINS_DUAL 2
  543. #define IWL_NUM_IDLE_CHAINS_SINGLE 1
  544. /* Determine how many receiver/antenna chains to use.
  545. * More provides better reception via diversity. Fewer saves power.
  546. * MIMO (dual stream) requires at least 2, but works better with 3.
  547. * This does not determine *which* chains to use, just how many.
  548. */
  549. static int iwl_get_active_rx_chain_count(struct iwl_priv *priv)
  550. {
  551. bool is_single = is_single_rx_stream(priv);
  552. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  553. /* # of Rx chains to use when expecting MIMO. */
  554. if (is_single || (!is_cam && (priv->current_ht_config.sm_ps ==
  555. WLAN_HT_CAP_SM_PS_STATIC)))
  556. return IWL_NUM_RX_CHAINS_SINGLE;
  557. else
  558. return IWL_NUM_RX_CHAINS_MULTIPLE;
  559. }
  560. static int iwl_get_idle_rx_chain_count(struct iwl_priv *priv, int active_cnt)
  561. {
  562. int idle_cnt;
  563. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  564. /* # Rx chains when idling and maybe trying to save power */
  565. switch (priv->current_ht_config.sm_ps) {
  566. case WLAN_HT_CAP_SM_PS_STATIC:
  567. case WLAN_HT_CAP_SM_PS_DYNAMIC:
  568. idle_cnt = (is_cam) ? IWL_NUM_IDLE_CHAINS_DUAL :
  569. IWL_NUM_IDLE_CHAINS_SINGLE;
  570. break;
  571. case WLAN_HT_CAP_SM_PS_DISABLED:
  572. idle_cnt = (is_cam) ? active_cnt : IWL_NUM_IDLE_CHAINS_SINGLE;
  573. break;
  574. case WLAN_HT_CAP_SM_PS_INVALID:
  575. default:
  576. IWL_ERROR("invalid mimo ps mode %d\n",
  577. priv->current_ht_config.sm_ps);
  578. WARN_ON(1);
  579. idle_cnt = -1;
  580. break;
  581. }
  582. return idle_cnt;
  583. }
  584. /* up to 4 chains */
  585. static u8 iwl_count_chain_bitmap(u32 chain_bitmap)
  586. {
  587. u8 res;
  588. res = (chain_bitmap & BIT(0)) >> 0;
  589. res += (chain_bitmap & BIT(1)) >> 1;
  590. res += (chain_bitmap & BIT(2)) >> 2;
  591. res += (chain_bitmap & BIT(4)) >> 4;
  592. return res;
  593. }
  594. /**
  595. * iwl_set_rxon_chain - Set up Rx chain usage in "staging" RXON image
  596. *
  597. * Selects how many and which Rx receivers/antennas/chains to use.
  598. * This should not be used for scan command ... it puts data in wrong place.
  599. */
  600. void iwl_set_rxon_chain(struct iwl_priv *priv)
  601. {
  602. bool is_single = is_single_rx_stream(priv);
  603. bool is_cam = !test_bit(STATUS_POWER_PMI, &priv->status);
  604. u8 idle_rx_cnt, active_rx_cnt, valid_rx_cnt;
  605. u32 active_chains;
  606. u16 rx_chain;
  607. /* Tell uCode which antennas are actually connected.
  608. * Before first association, we assume all antennas are connected.
  609. * Just after first association, iwl_chain_noise_calibration()
  610. * checks which antennas actually *are* connected. */
  611. if (priv->chain_noise_data.active_chains)
  612. active_chains = priv->chain_noise_data.active_chains;
  613. else
  614. active_chains = priv->hw_params.valid_rx_ant;
  615. rx_chain = active_chains << RXON_RX_CHAIN_VALID_POS;
  616. /* How many receivers should we use? */
  617. active_rx_cnt = iwl_get_active_rx_chain_count(priv);
  618. idle_rx_cnt = iwl_get_idle_rx_chain_count(priv, active_rx_cnt);
  619. /* correct rx chain count according hw settings
  620. * and chain noise calibration
  621. */
  622. valid_rx_cnt = iwl_count_chain_bitmap(active_chains);
  623. if (valid_rx_cnt < active_rx_cnt)
  624. active_rx_cnt = valid_rx_cnt;
  625. if (valid_rx_cnt < idle_rx_cnt)
  626. idle_rx_cnt = valid_rx_cnt;
  627. rx_chain |= active_rx_cnt << RXON_RX_CHAIN_MIMO_CNT_POS;
  628. rx_chain |= idle_rx_cnt << RXON_RX_CHAIN_CNT_POS;
  629. priv->staging_rxon.rx_chain = cpu_to_le16(rx_chain);
  630. if (!is_single && (active_rx_cnt >= IWL_NUM_RX_CHAINS_SINGLE) && is_cam)
  631. priv->staging_rxon.rx_chain |= RXON_RX_CHAIN_MIMO_FORCE_MSK;
  632. else
  633. priv->staging_rxon.rx_chain &= ~RXON_RX_CHAIN_MIMO_FORCE_MSK;
  634. IWL_DEBUG_ASSOC("rx_chain=0x%X active=%d idle=%d\n",
  635. priv->staging_rxon.rx_chain,
  636. active_rx_cnt, idle_rx_cnt);
  637. WARN_ON(active_rx_cnt == 0 || idle_rx_cnt == 0 ||
  638. active_rx_cnt < idle_rx_cnt);
  639. }
  640. EXPORT_SYMBOL(iwl_set_rxon_chain);
  641. /**
  642. * iwl_set_rxon_channel - Set the phymode and channel values in staging RXON
  643. * @phymode: MODE_IEEE80211A sets to 5.2GHz; all else set to 2.4GHz
  644. * @channel: Any channel valid for the requested phymode
  645. * In addition to setting the staging RXON, priv->phymode is also set.
  646. *
  647. * NOTE: Does not commit to the hardware; it sets appropriate bit fields
  648. * in the staging RXON flag structure based on the phymode
  649. */
  650. int iwl_set_rxon_channel(struct iwl_priv *priv, struct ieee80211_channel *ch)
  651. {
  652. enum ieee80211_band band = ch->band;
  653. u16 channel = ieee80211_frequency_to_channel(ch->center_freq);
  654. if (!iwl_get_channel_info(priv, band, channel)) {
  655. IWL_DEBUG_INFO("Could not set channel to %d [%d]\n",
  656. channel, band);
  657. return -EINVAL;
  658. }
  659. if ((le16_to_cpu(priv->staging_rxon.channel) == channel) &&
  660. (priv->band == band))
  661. return 0;
  662. priv->staging_rxon.channel = cpu_to_le16(channel);
  663. if (band == IEEE80211_BAND_5GHZ)
  664. priv->staging_rxon.flags &= ~RXON_FLG_BAND_24G_MSK;
  665. else
  666. priv->staging_rxon.flags |= RXON_FLG_BAND_24G_MSK;
  667. priv->band = band;
  668. IWL_DEBUG_INFO("Staging channel set to %d [%d]\n", channel, band);
  669. return 0;
  670. }
  671. EXPORT_SYMBOL(iwl_set_rxon_channel);
  672. int iwl_setup_mac(struct iwl_priv *priv)
  673. {
  674. int ret;
  675. struct ieee80211_hw *hw = priv->hw;
  676. hw->rate_control_algorithm = "iwl-agn-rs";
  677. /* Tell mac80211 our characteristics */
  678. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  679. IEEE80211_HW_NOISE_DBM |
  680. IEEE80211_HW_AMPDU_AGGREGATION;
  681. hw->wiphy->interface_modes =
  682. BIT(NL80211_IFTYPE_STATION) |
  683. BIT(NL80211_IFTYPE_ADHOC);
  684. hw->wiphy->fw_handles_regulatory = true;
  685. /* Default value; 4 EDCA QOS priorities */
  686. hw->queues = 4;
  687. /* queues to support 11n aggregation */
  688. if (priv->cfg->sku & IWL_SKU_N)
  689. hw->ampdu_queues = priv->cfg->mod_params->num_of_ampdu_queues;
  690. hw->conf.beacon_int = 100;
  691. hw->max_listen_interval = IWL_CONN_MAX_LISTEN_INTERVAL;
  692. if (priv->bands[IEEE80211_BAND_2GHZ].n_channels)
  693. priv->hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  694. &priv->bands[IEEE80211_BAND_2GHZ];
  695. if (priv->bands[IEEE80211_BAND_5GHZ].n_channels)
  696. priv->hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  697. &priv->bands[IEEE80211_BAND_5GHZ];
  698. ret = ieee80211_register_hw(priv->hw);
  699. if (ret) {
  700. IWL_ERROR("Failed to register hw (error %d)\n", ret);
  701. return ret;
  702. }
  703. priv->mac80211_registered = 1;
  704. return 0;
  705. }
  706. EXPORT_SYMBOL(iwl_setup_mac);
  707. int iwl_set_hw_params(struct iwl_priv *priv)
  708. {
  709. priv->hw_params.sw_crypto = priv->cfg->mod_params->sw_crypto;
  710. priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
  711. priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
  712. if (priv->cfg->mod_params->amsdu_size_8K)
  713. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_8K;
  714. else
  715. priv->hw_params.rx_buf_size = IWL_RX_BUF_SIZE_4K;
  716. priv->hw_params.max_pkt_size = priv->hw_params.rx_buf_size - 256;
  717. if (priv->cfg->mod_params->disable_11n)
  718. priv->cfg->sku &= ~IWL_SKU_N;
  719. /* Device-specific setup */
  720. return priv->cfg->ops->lib->set_hw_params(priv);
  721. }
  722. EXPORT_SYMBOL(iwl_set_hw_params);
  723. int iwl_init_drv(struct iwl_priv *priv)
  724. {
  725. int ret;
  726. priv->retry_rate = 1;
  727. priv->ibss_beacon = NULL;
  728. spin_lock_init(&priv->lock);
  729. spin_lock_init(&priv->power_data.lock);
  730. spin_lock_init(&priv->sta_lock);
  731. spin_lock_init(&priv->hcmd_lock);
  732. INIT_LIST_HEAD(&priv->free_frames);
  733. mutex_init(&priv->mutex);
  734. /* Clear the driver's (not device's) station table */
  735. iwl_clear_stations_table(priv);
  736. priv->data_retry_limit = -1;
  737. priv->ieee_channels = NULL;
  738. priv->ieee_rates = NULL;
  739. priv->band = IEEE80211_BAND_2GHZ;
  740. priv->iw_mode = NL80211_IFTYPE_STATION;
  741. priv->current_ht_config.sm_ps = WLAN_HT_CAP_SM_PS_DISABLED;
  742. /* Choose which receivers/antennas to use */
  743. iwl_set_rxon_chain(priv);
  744. iwl_init_scan_params(priv);
  745. if (priv->cfg->mod_params->enable_qos)
  746. priv->qos_data.qos_enable = 1;
  747. iwl_reset_qos(priv);
  748. priv->qos_data.qos_active = 0;
  749. priv->qos_data.qos_cap.val = 0;
  750. priv->rates_mask = IWL_RATES_MASK;
  751. /* If power management is turned on, default to AC mode */
  752. priv->power_mode = IWL_POWER_AC;
  753. priv->tx_power_user_lmt = IWL_TX_POWER_TARGET_POWER_MAX;
  754. ret = iwl_init_channel_map(priv);
  755. if (ret) {
  756. IWL_ERROR("initializing regulatory failed: %d\n", ret);
  757. goto err;
  758. }
  759. ret = iwlcore_init_geos(priv);
  760. if (ret) {
  761. IWL_ERROR("initializing geos failed: %d\n", ret);
  762. goto err_free_channel_map;
  763. }
  764. return 0;
  765. err_free_channel_map:
  766. iwl_free_channel_map(priv);
  767. err:
  768. return ret;
  769. }
  770. EXPORT_SYMBOL(iwl_init_drv);
  771. int iwl_set_tx_power(struct iwl_priv *priv, s8 tx_power, bool force)
  772. {
  773. int ret = 0;
  774. if (tx_power < IWL_TX_POWER_TARGET_POWER_MIN) {
  775. IWL_WARNING("Requested user TXPOWER %d below limit.\n",
  776. priv->tx_power_user_lmt);
  777. return -EINVAL;
  778. }
  779. if (tx_power > IWL_TX_POWER_TARGET_POWER_MAX) {
  780. IWL_WARNING("Requested user TXPOWER %d above limit.\n",
  781. priv->tx_power_user_lmt);
  782. return -EINVAL;
  783. }
  784. if (priv->tx_power_user_lmt != tx_power)
  785. force = true;
  786. priv->tx_power_user_lmt = tx_power;
  787. if (force && priv->cfg->ops->lib->send_tx_power)
  788. ret = priv->cfg->ops->lib->send_tx_power(priv);
  789. return ret;
  790. }
  791. EXPORT_SYMBOL(iwl_set_tx_power);
  792. void iwl_uninit_drv(struct iwl_priv *priv)
  793. {
  794. iwl_calib_free_results(priv);
  795. iwlcore_free_geos(priv);
  796. iwl_free_channel_map(priv);
  797. kfree(priv->scan);
  798. }
  799. EXPORT_SYMBOL(iwl_uninit_drv);
  800. int iwl_send_statistics_request(struct iwl_priv *priv, u8 flags)
  801. {
  802. u32 stat_flags = 0;
  803. struct iwl_host_cmd cmd = {
  804. .id = REPLY_STATISTICS_CMD,
  805. .meta.flags = flags,
  806. .len = sizeof(stat_flags),
  807. .data = (u8 *) &stat_flags,
  808. };
  809. return iwl_send_cmd(priv, &cmd);
  810. }
  811. EXPORT_SYMBOL(iwl_send_statistics_request);
  812. /**
  813. * iwl_verify_inst_sparse - verify runtime uCode image in card vs. host,
  814. * using sample data 100 bytes apart. If these sample points are good,
  815. * it's a pretty good bet that everything between them is good, too.
  816. */
  817. static int iwlcore_verify_inst_sparse(struct iwl_priv *priv, __le32 *image, u32 len)
  818. {
  819. u32 val;
  820. int ret = 0;
  821. u32 errcnt = 0;
  822. u32 i;
  823. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  824. ret = iwl_grab_nic_access(priv);
  825. if (ret)
  826. return ret;
  827. for (i = 0; i < len; i += 100, image += 100/sizeof(u32)) {
  828. /* read data comes through single port, auto-incr addr */
  829. /* NOTE: Use the debugless read so we don't flood kernel log
  830. * if IWL_DL_IO is set */
  831. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR,
  832. i + RTC_INST_LOWER_BOUND);
  833. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  834. if (val != le32_to_cpu(*image)) {
  835. ret = -EIO;
  836. errcnt++;
  837. if (errcnt >= 3)
  838. break;
  839. }
  840. }
  841. iwl_release_nic_access(priv);
  842. return ret;
  843. }
  844. /**
  845. * iwlcore_verify_inst_full - verify runtime uCode image in card vs. host,
  846. * looking at all data.
  847. */
  848. static int iwl_verify_inst_full(struct iwl_priv *priv, __le32 *image,
  849. u32 len)
  850. {
  851. u32 val;
  852. u32 save_len = len;
  853. int ret = 0;
  854. u32 errcnt;
  855. IWL_DEBUG_INFO("ucode inst image size is %u\n", len);
  856. ret = iwl_grab_nic_access(priv);
  857. if (ret)
  858. return ret;
  859. iwl_write_direct32(priv, HBUS_TARG_MEM_RADDR, RTC_INST_LOWER_BOUND);
  860. errcnt = 0;
  861. for (; len > 0; len -= sizeof(u32), image++) {
  862. /* read data comes through single port, auto-incr addr */
  863. /* NOTE: Use the debugless read so we don't flood kernel log
  864. * if IWL_DL_IO is set */
  865. val = _iwl_read_direct32(priv, HBUS_TARG_MEM_RDAT);
  866. if (val != le32_to_cpu(*image)) {
  867. IWL_ERROR("uCode INST section is invalid at "
  868. "offset 0x%x, is 0x%x, s/b 0x%x\n",
  869. save_len - len, val, le32_to_cpu(*image));
  870. ret = -EIO;
  871. errcnt++;
  872. if (errcnt >= 20)
  873. break;
  874. }
  875. }
  876. iwl_release_nic_access(priv);
  877. if (!errcnt)
  878. IWL_DEBUG_INFO
  879. ("ucode image in INSTRUCTION memory is good\n");
  880. return ret;
  881. }
  882. /**
  883. * iwl_verify_ucode - determine which instruction image is in SRAM,
  884. * and verify its contents
  885. */
  886. int iwl_verify_ucode(struct iwl_priv *priv)
  887. {
  888. __le32 *image;
  889. u32 len;
  890. int ret;
  891. /* Try bootstrap */
  892. image = (__le32 *)priv->ucode_boot.v_addr;
  893. len = priv->ucode_boot.len;
  894. ret = iwlcore_verify_inst_sparse(priv, image, len);
  895. if (!ret) {
  896. IWL_DEBUG_INFO("Bootstrap uCode is good in inst SRAM\n");
  897. return 0;
  898. }
  899. /* Try initialize */
  900. image = (__le32 *)priv->ucode_init.v_addr;
  901. len = priv->ucode_init.len;
  902. ret = iwlcore_verify_inst_sparse(priv, image, len);
  903. if (!ret) {
  904. IWL_DEBUG_INFO("Initialize uCode is good in inst SRAM\n");
  905. return 0;
  906. }
  907. /* Try runtime/protocol */
  908. image = (__le32 *)priv->ucode_code.v_addr;
  909. len = priv->ucode_code.len;
  910. ret = iwlcore_verify_inst_sparse(priv, image, len);
  911. if (!ret) {
  912. IWL_DEBUG_INFO("Runtime uCode is good in inst SRAM\n");
  913. return 0;
  914. }
  915. IWL_ERROR("NO VALID UCODE IMAGE IN INSTRUCTION SRAM!!\n");
  916. /* Since nothing seems to match, show first several data entries in
  917. * instruction SRAM, so maybe visual inspection will give a clue.
  918. * Selection of bootstrap image (vs. other images) is arbitrary. */
  919. image = (__le32 *)priv->ucode_boot.v_addr;
  920. len = priv->ucode_boot.len;
  921. ret = iwl_verify_inst_full(priv, image, len);
  922. return ret;
  923. }
  924. EXPORT_SYMBOL(iwl_verify_ucode);
  925. static const char *desc_lookup_text[] = {
  926. "OK",
  927. "FAIL",
  928. "BAD_PARAM",
  929. "BAD_CHECKSUM",
  930. "NMI_INTERRUPT_WDG",
  931. "SYSASSERT",
  932. "FATAL_ERROR",
  933. "BAD_COMMAND",
  934. "HW_ERROR_TUNE_LOCK",
  935. "HW_ERROR_TEMPERATURE",
  936. "ILLEGAL_CHAN_FREQ",
  937. "VCC_NOT_STABLE",
  938. "FH_ERROR",
  939. "NMI_INTERRUPT_HOST",
  940. "NMI_INTERRUPT_ACTION_PT",
  941. "NMI_INTERRUPT_UNKNOWN",
  942. "UCODE_VERSION_MISMATCH",
  943. "HW_ERROR_ABS_LOCK",
  944. "HW_ERROR_CAL_LOCK_FAIL",
  945. "NMI_INTERRUPT_INST_ACTION_PT",
  946. "NMI_INTERRUPT_DATA_ACTION_PT",
  947. "NMI_TRM_HW_ER",
  948. "NMI_INTERRUPT_TRM",
  949. "NMI_INTERRUPT_BREAK_POINT"
  950. "DEBUG_0",
  951. "DEBUG_1",
  952. "DEBUG_2",
  953. "DEBUG_3",
  954. "UNKNOWN"
  955. };
  956. static const char *desc_lookup(int i)
  957. {
  958. int max = ARRAY_SIZE(desc_lookup_text) - 1;
  959. if (i < 0 || i > max)
  960. i = max;
  961. return desc_lookup_text[i];
  962. }
  963. #define ERROR_START_OFFSET (1 * sizeof(u32))
  964. #define ERROR_ELEM_SIZE (7 * sizeof(u32))
  965. void iwl_dump_nic_error_log(struct iwl_priv *priv)
  966. {
  967. u32 data2, line;
  968. u32 desc, time, count, base, data1;
  969. u32 blink1, blink2, ilink1, ilink2;
  970. int ret;
  971. if (priv->ucode_type == UCODE_INIT)
  972. base = le32_to_cpu(priv->card_alive_init.error_event_table_ptr);
  973. else
  974. base = le32_to_cpu(priv->card_alive.error_event_table_ptr);
  975. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  976. IWL_ERROR("Not valid error log pointer 0x%08X\n", base);
  977. return;
  978. }
  979. ret = iwl_grab_nic_access(priv);
  980. if (ret) {
  981. IWL_WARNING("Can not read from adapter at this time.\n");
  982. return;
  983. }
  984. count = iwl_read_targ_mem(priv, base);
  985. if (ERROR_START_OFFSET <= count * ERROR_ELEM_SIZE) {
  986. IWL_ERROR("Start IWL Error Log Dump:\n");
  987. IWL_ERROR("Status: 0x%08lX, count: %d\n", priv->status, count);
  988. }
  989. desc = iwl_read_targ_mem(priv, base + 1 * sizeof(u32));
  990. blink1 = iwl_read_targ_mem(priv, base + 3 * sizeof(u32));
  991. blink2 = iwl_read_targ_mem(priv, base + 4 * sizeof(u32));
  992. ilink1 = iwl_read_targ_mem(priv, base + 5 * sizeof(u32));
  993. ilink2 = iwl_read_targ_mem(priv, base + 6 * sizeof(u32));
  994. data1 = iwl_read_targ_mem(priv, base + 7 * sizeof(u32));
  995. data2 = iwl_read_targ_mem(priv, base + 8 * sizeof(u32));
  996. line = iwl_read_targ_mem(priv, base + 9 * sizeof(u32));
  997. time = iwl_read_targ_mem(priv, base + 11 * sizeof(u32));
  998. IWL_ERROR("Desc Time "
  999. "data1 data2 line\n");
  1000. IWL_ERROR("%-28s (#%02d) %010u 0x%08X 0x%08X %u\n",
  1001. desc_lookup(desc), desc, time, data1, data2, line);
  1002. IWL_ERROR("blink1 blink2 ilink1 ilink2\n");
  1003. IWL_ERROR("0x%05X 0x%05X 0x%05X 0x%05X\n", blink1, blink2,
  1004. ilink1, ilink2);
  1005. iwl_release_nic_access(priv);
  1006. }
  1007. EXPORT_SYMBOL(iwl_dump_nic_error_log);
  1008. #define EVENT_START_OFFSET (4 * sizeof(u32))
  1009. /**
  1010. * iwl_print_event_log - Dump error event log to syslog
  1011. *
  1012. * NOTE: Must be called with iwl_grab_nic_access() already obtained!
  1013. */
  1014. static void iwl_print_event_log(struct iwl_priv *priv, u32 start_idx,
  1015. u32 num_events, u32 mode)
  1016. {
  1017. u32 i;
  1018. u32 base; /* SRAM byte address of event log header */
  1019. u32 event_size; /* 2 u32s, or 3 u32s if timestamp recorded */
  1020. u32 ptr; /* SRAM byte address of log data */
  1021. u32 ev, time, data; /* event log data */
  1022. if (num_events == 0)
  1023. return;
  1024. if (priv->ucode_type == UCODE_INIT)
  1025. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1026. else
  1027. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1028. if (mode == 0)
  1029. event_size = 2 * sizeof(u32);
  1030. else
  1031. event_size = 3 * sizeof(u32);
  1032. ptr = base + EVENT_START_OFFSET + (start_idx * event_size);
  1033. /* "time" is actually "data" for mode 0 (no timestamp).
  1034. * place event id # at far right for easier visual parsing. */
  1035. for (i = 0; i < num_events; i++) {
  1036. ev = iwl_read_targ_mem(priv, ptr);
  1037. ptr += sizeof(u32);
  1038. time = iwl_read_targ_mem(priv, ptr);
  1039. ptr += sizeof(u32);
  1040. if (mode == 0) {
  1041. /* data, ev */
  1042. IWL_ERROR("EVT_LOG:0x%08x:%04u\n", time, ev);
  1043. } else {
  1044. data = iwl_read_targ_mem(priv, ptr);
  1045. ptr += sizeof(u32);
  1046. IWL_ERROR("EVT_LOGT:%010u:0x%08x:%04u\n",
  1047. time, data, ev);
  1048. }
  1049. }
  1050. }
  1051. void iwl_dump_nic_event_log(struct iwl_priv *priv)
  1052. {
  1053. int ret;
  1054. u32 base; /* SRAM byte address of event log header */
  1055. u32 capacity; /* event log capacity in # entries */
  1056. u32 mode; /* 0 - no timestamp, 1 - timestamp recorded */
  1057. u32 num_wraps; /* # times uCode wrapped to top of log */
  1058. u32 next_entry; /* index of next entry to be written by uCode */
  1059. u32 size; /* # entries that we'll print */
  1060. if (priv->ucode_type == UCODE_INIT)
  1061. base = le32_to_cpu(priv->card_alive_init.log_event_table_ptr);
  1062. else
  1063. base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
  1064. if (!priv->cfg->ops->lib->is_valid_rtc_data_addr(base)) {
  1065. IWL_ERROR("Invalid event log pointer 0x%08X\n", base);
  1066. return;
  1067. }
  1068. ret = iwl_grab_nic_access(priv);
  1069. if (ret) {
  1070. IWL_WARNING("Can not read from adapter at this time.\n");
  1071. return;
  1072. }
  1073. /* event log header */
  1074. capacity = iwl_read_targ_mem(priv, base);
  1075. mode = iwl_read_targ_mem(priv, base + (1 * sizeof(u32)));
  1076. num_wraps = iwl_read_targ_mem(priv, base + (2 * sizeof(u32)));
  1077. next_entry = iwl_read_targ_mem(priv, base + (3 * sizeof(u32)));
  1078. size = num_wraps ? capacity : next_entry;
  1079. /* bail out if nothing in log */
  1080. if (size == 0) {
  1081. IWL_ERROR("Start IWL Event Log Dump: nothing in log\n");
  1082. iwl_release_nic_access(priv);
  1083. return;
  1084. }
  1085. IWL_ERROR("Start IWL Event Log Dump: display count %d, wraps %d\n",
  1086. size, num_wraps);
  1087. /* if uCode has wrapped back to top of log, start at the oldest entry,
  1088. * i.e the next one that uCode would fill. */
  1089. if (num_wraps)
  1090. iwl_print_event_log(priv, next_entry,
  1091. capacity - next_entry, mode);
  1092. /* (then/else) start at top of log */
  1093. iwl_print_event_log(priv, 0, next_entry, mode);
  1094. iwl_release_nic_access(priv);
  1095. }
  1096. EXPORT_SYMBOL(iwl_dump_nic_event_log);
  1097. void iwl_rf_kill_ct_config(struct iwl_priv *priv)
  1098. {
  1099. struct iwl_ct_kill_config cmd;
  1100. unsigned long flags;
  1101. int ret = 0;
  1102. spin_lock_irqsave(&priv->lock, flags);
  1103. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR,
  1104. CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT);
  1105. spin_unlock_irqrestore(&priv->lock, flags);
  1106. cmd.critical_temperature_R =
  1107. cpu_to_le32(priv->hw_params.ct_kill_threshold);
  1108. ret = iwl_send_cmd_pdu(priv, REPLY_CT_KILL_CONFIG_CMD,
  1109. sizeof(cmd), &cmd);
  1110. if (ret)
  1111. IWL_ERROR("REPLY_CT_KILL_CONFIG_CMD failed\n");
  1112. else
  1113. IWL_DEBUG_INFO("REPLY_CT_KILL_CONFIG_CMD succeeded, "
  1114. "critical temperature is %d\n",
  1115. cmd.critical_temperature_R);
  1116. }
  1117. EXPORT_SYMBOL(iwl_rf_kill_ct_config);
  1118. /*
  1119. * CARD_STATE_CMD
  1120. *
  1121. * Use: Sets the device's internal card state to enable, disable, or halt
  1122. *
  1123. * When in the 'enable' state the card operates as normal.
  1124. * When in the 'disable' state, the card enters into a low power mode.
  1125. * When in the 'halt' state, the card is shut down and must be fully
  1126. * restarted to come back on.
  1127. */
  1128. static int iwl_send_card_state(struct iwl_priv *priv, u32 flags, u8 meta_flag)
  1129. {
  1130. struct iwl_host_cmd cmd = {
  1131. .id = REPLY_CARD_STATE_CMD,
  1132. .len = sizeof(u32),
  1133. .data = &flags,
  1134. .meta.flags = meta_flag,
  1135. };
  1136. return iwl_send_cmd(priv, &cmd);
  1137. }
  1138. void iwl_radio_kill_sw_disable_radio(struct iwl_priv *priv)
  1139. {
  1140. unsigned long flags;
  1141. if (test_bit(STATUS_RF_KILL_SW, &priv->status))
  1142. return;
  1143. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO OFF\n");
  1144. iwl_scan_cancel(priv);
  1145. /* FIXME: This is a workaround for AP */
  1146. if (priv->iw_mode != NL80211_IFTYPE_AP) {
  1147. spin_lock_irqsave(&priv->lock, flags);
  1148. iwl_write32(priv, CSR_UCODE_DRV_GP1_SET,
  1149. CSR_UCODE_SW_BIT_RFKILL);
  1150. spin_unlock_irqrestore(&priv->lock, flags);
  1151. /* call the host command only if no hw rf-kill set */
  1152. if (!test_bit(STATUS_RF_KILL_HW, &priv->status) &&
  1153. iwl_is_ready(priv))
  1154. iwl_send_card_state(priv,
  1155. CARD_STATE_CMD_DISABLE, 0);
  1156. set_bit(STATUS_RF_KILL_SW, &priv->status);
  1157. /* make sure mac80211 stop sending Tx frame */
  1158. if (priv->mac80211_registered)
  1159. ieee80211_stop_queues(priv->hw);
  1160. }
  1161. }
  1162. EXPORT_SYMBOL(iwl_radio_kill_sw_disable_radio);
  1163. int iwl_radio_kill_sw_enable_radio(struct iwl_priv *priv)
  1164. {
  1165. unsigned long flags;
  1166. if (!test_bit(STATUS_RF_KILL_SW, &priv->status))
  1167. return 0;
  1168. IWL_DEBUG_RF_KILL("Manual SW RF KILL set to: RADIO ON\n");
  1169. spin_lock_irqsave(&priv->lock, flags);
  1170. iwl_write32(priv, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
  1171. /* If the driver is up it will receive CARD_STATE_NOTIFICATION
  1172. * notification where it will clear SW rfkill status.
  1173. * Setting it here would break the handler. Only if the
  1174. * interface is down we can set here since we don't
  1175. * receive any further notification.
  1176. */
  1177. if (!priv->is_open)
  1178. clear_bit(STATUS_RF_KILL_SW, &priv->status);
  1179. spin_unlock_irqrestore(&priv->lock, flags);
  1180. /* wake up ucode */
  1181. msleep(10);
  1182. spin_lock_irqsave(&priv->lock, flags);
  1183. iwl_read32(priv, CSR_UCODE_DRV_GP1);
  1184. if (!iwl_grab_nic_access(priv))
  1185. iwl_release_nic_access(priv);
  1186. spin_unlock_irqrestore(&priv->lock, flags);
  1187. if (test_bit(STATUS_RF_KILL_HW, &priv->status)) {
  1188. IWL_DEBUG_RF_KILL("Can not turn radio back on - "
  1189. "disabled by HW switch\n");
  1190. return 0;
  1191. }
  1192. /* If the driver is already loaded, it will receive
  1193. * CARD_STATE_NOTIFICATION notifications and the handler will
  1194. * call restart to reload the driver.
  1195. */
  1196. return 1;
  1197. }
  1198. EXPORT_SYMBOL(iwl_radio_kill_sw_enable_radio);