mmu.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * MMU support
  8. *
  9. * Copyright (C) 2006 Qumranet, Inc.
  10. *
  11. * Authors:
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. * Avi Kivity <avi@qumranet.com>
  14. *
  15. * This work is licensed under the terms of the GNU GPL, version 2. See
  16. * the COPYING file in the top-level directory.
  17. *
  18. */
  19. #include "vmx.h"
  20. #include "mmu.h"
  21. #include <linux/kvm_host.h>
  22. #include <linux/types.h>
  23. #include <linux/string.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/module.h>
  27. #include <linux/swap.h>
  28. #include <linux/hugetlb.h>
  29. #include <linux/compiler.h>
  30. #include <asm/page.h>
  31. #include <asm/cmpxchg.h>
  32. #include <asm/io.h>
  33. /*
  34. * When setting this variable to true it enables Two-Dimensional-Paging
  35. * where the hardware walks 2 page tables:
  36. * 1. the guest-virtual to guest-physical
  37. * 2. while doing 1. it walks guest-physical to host-physical
  38. * If the hardware supports that we don't need to do shadow paging.
  39. */
  40. bool tdp_enabled = false;
  41. #undef MMU_DEBUG
  42. #undef AUDIT
  43. #ifdef AUDIT
  44. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg);
  45. #else
  46. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg) {}
  47. #endif
  48. #ifdef MMU_DEBUG
  49. #define pgprintk(x...) do { if (dbg) printk(x); } while (0)
  50. #define rmap_printk(x...) do { if (dbg) printk(x); } while (0)
  51. #else
  52. #define pgprintk(x...) do { } while (0)
  53. #define rmap_printk(x...) do { } while (0)
  54. #endif
  55. #if defined(MMU_DEBUG) || defined(AUDIT)
  56. static int dbg = 1;
  57. #endif
  58. #ifndef MMU_DEBUG
  59. #define ASSERT(x) do { } while (0)
  60. #else
  61. #define ASSERT(x) \
  62. if (!(x)) { \
  63. printk(KERN_WARNING "assertion failed %s:%d: %s\n", \
  64. __FILE__, __LINE__, #x); \
  65. }
  66. #endif
  67. #define PT_FIRST_AVAIL_BITS_SHIFT 9
  68. #define PT64_SECOND_AVAIL_BITS_SHIFT 52
  69. #define VALID_PAGE(x) ((x) != INVALID_PAGE)
  70. #define PT64_LEVEL_BITS 9
  71. #define PT64_LEVEL_SHIFT(level) \
  72. (PAGE_SHIFT + (level - 1) * PT64_LEVEL_BITS)
  73. #define PT64_LEVEL_MASK(level) \
  74. (((1ULL << PT64_LEVEL_BITS) - 1) << PT64_LEVEL_SHIFT(level))
  75. #define PT64_INDEX(address, level)\
  76. (((address) >> PT64_LEVEL_SHIFT(level)) & ((1 << PT64_LEVEL_BITS) - 1))
  77. #define PT32_LEVEL_BITS 10
  78. #define PT32_LEVEL_SHIFT(level) \
  79. (PAGE_SHIFT + (level - 1) * PT32_LEVEL_BITS)
  80. #define PT32_LEVEL_MASK(level) \
  81. (((1ULL << PT32_LEVEL_BITS) - 1) << PT32_LEVEL_SHIFT(level))
  82. #define PT32_INDEX(address, level)\
  83. (((address) >> PT32_LEVEL_SHIFT(level)) & ((1 << PT32_LEVEL_BITS) - 1))
  84. #define PT64_BASE_ADDR_MASK (((1ULL << 52) - 1) & ~(u64)(PAGE_SIZE-1))
  85. #define PT64_DIR_BASE_ADDR_MASK \
  86. (PT64_BASE_ADDR_MASK & ~((1ULL << (PAGE_SHIFT + PT64_LEVEL_BITS)) - 1))
  87. #define PT32_BASE_ADDR_MASK PAGE_MASK
  88. #define PT32_DIR_BASE_ADDR_MASK \
  89. (PAGE_MASK & ~((1ULL << (PAGE_SHIFT + PT32_LEVEL_BITS)) - 1))
  90. #define PT64_PERM_MASK (PT_PRESENT_MASK | PT_WRITABLE_MASK | PT_USER_MASK \
  91. | PT64_NX_MASK)
  92. #define PFERR_PRESENT_MASK (1U << 0)
  93. #define PFERR_WRITE_MASK (1U << 1)
  94. #define PFERR_USER_MASK (1U << 2)
  95. #define PFERR_FETCH_MASK (1U << 4)
  96. #define PT_DIRECTORY_LEVEL 2
  97. #define PT_PAGE_TABLE_LEVEL 1
  98. #define RMAP_EXT 4
  99. #define ACC_EXEC_MASK 1
  100. #define ACC_WRITE_MASK PT_WRITABLE_MASK
  101. #define ACC_USER_MASK PT_USER_MASK
  102. #define ACC_ALL (ACC_EXEC_MASK | ACC_WRITE_MASK | ACC_USER_MASK)
  103. struct kvm_pv_mmu_op_buffer {
  104. void *ptr;
  105. unsigned len;
  106. unsigned processed;
  107. char buf[512] __aligned(sizeof(long));
  108. };
  109. struct kvm_rmap_desc {
  110. u64 *shadow_ptes[RMAP_EXT];
  111. struct kvm_rmap_desc *more;
  112. };
  113. static struct kmem_cache *pte_chain_cache;
  114. static struct kmem_cache *rmap_desc_cache;
  115. static struct kmem_cache *mmu_page_header_cache;
  116. static u64 __read_mostly shadow_trap_nonpresent_pte;
  117. static u64 __read_mostly shadow_notrap_nonpresent_pte;
  118. static u64 __read_mostly shadow_base_present_pte;
  119. static u64 __read_mostly shadow_nx_mask;
  120. static u64 __read_mostly shadow_x_mask; /* mutual exclusive with nx_mask */
  121. static u64 __read_mostly shadow_user_mask;
  122. static u64 __read_mostly shadow_accessed_mask;
  123. static u64 __read_mostly shadow_dirty_mask;
  124. void kvm_mmu_set_nonpresent_ptes(u64 trap_pte, u64 notrap_pte)
  125. {
  126. shadow_trap_nonpresent_pte = trap_pte;
  127. shadow_notrap_nonpresent_pte = notrap_pte;
  128. }
  129. EXPORT_SYMBOL_GPL(kvm_mmu_set_nonpresent_ptes);
  130. void kvm_mmu_set_base_ptes(u64 base_pte)
  131. {
  132. shadow_base_present_pte = base_pte;
  133. }
  134. EXPORT_SYMBOL_GPL(kvm_mmu_set_base_ptes);
  135. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  136. u64 dirty_mask, u64 nx_mask, u64 x_mask)
  137. {
  138. shadow_user_mask = user_mask;
  139. shadow_accessed_mask = accessed_mask;
  140. shadow_dirty_mask = dirty_mask;
  141. shadow_nx_mask = nx_mask;
  142. shadow_x_mask = x_mask;
  143. }
  144. EXPORT_SYMBOL_GPL(kvm_mmu_set_mask_ptes);
  145. static int is_write_protection(struct kvm_vcpu *vcpu)
  146. {
  147. return vcpu->arch.cr0 & X86_CR0_WP;
  148. }
  149. static int is_cpuid_PSE36(void)
  150. {
  151. return 1;
  152. }
  153. static int is_nx(struct kvm_vcpu *vcpu)
  154. {
  155. return vcpu->arch.shadow_efer & EFER_NX;
  156. }
  157. static int is_present_pte(unsigned long pte)
  158. {
  159. return pte & PT_PRESENT_MASK;
  160. }
  161. static int is_shadow_present_pte(u64 pte)
  162. {
  163. return pte != shadow_trap_nonpresent_pte
  164. && pte != shadow_notrap_nonpresent_pte;
  165. }
  166. static int is_large_pte(u64 pte)
  167. {
  168. return pte & PT_PAGE_SIZE_MASK;
  169. }
  170. static int is_writeble_pte(unsigned long pte)
  171. {
  172. return pte & PT_WRITABLE_MASK;
  173. }
  174. static int is_dirty_pte(unsigned long pte)
  175. {
  176. return pte & shadow_dirty_mask;
  177. }
  178. static int is_rmap_pte(u64 pte)
  179. {
  180. return is_shadow_present_pte(pte);
  181. }
  182. static pfn_t spte_to_pfn(u64 pte)
  183. {
  184. return (pte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  185. }
  186. static gfn_t pse36_gfn_delta(u32 gpte)
  187. {
  188. int shift = 32 - PT32_DIR_PSE36_SHIFT - PAGE_SHIFT;
  189. return (gpte & PT32_DIR_PSE36_MASK) << shift;
  190. }
  191. static void set_shadow_pte(u64 *sptep, u64 spte)
  192. {
  193. #ifdef CONFIG_X86_64
  194. set_64bit((unsigned long *)sptep, spte);
  195. #else
  196. set_64bit((unsigned long long *)sptep, spte);
  197. #endif
  198. }
  199. static int mmu_topup_memory_cache(struct kvm_mmu_memory_cache *cache,
  200. struct kmem_cache *base_cache, int min)
  201. {
  202. void *obj;
  203. if (cache->nobjs >= min)
  204. return 0;
  205. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  206. obj = kmem_cache_zalloc(base_cache, GFP_KERNEL);
  207. if (!obj)
  208. return -ENOMEM;
  209. cache->objects[cache->nobjs++] = obj;
  210. }
  211. return 0;
  212. }
  213. static void mmu_free_memory_cache(struct kvm_mmu_memory_cache *mc)
  214. {
  215. while (mc->nobjs)
  216. kfree(mc->objects[--mc->nobjs]);
  217. }
  218. static int mmu_topup_memory_cache_page(struct kvm_mmu_memory_cache *cache,
  219. int min)
  220. {
  221. struct page *page;
  222. if (cache->nobjs >= min)
  223. return 0;
  224. while (cache->nobjs < ARRAY_SIZE(cache->objects)) {
  225. page = alloc_page(GFP_KERNEL);
  226. if (!page)
  227. return -ENOMEM;
  228. set_page_private(page, 0);
  229. cache->objects[cache->nobjs++] = page_address(page);
  230. }
  231. return 0;
  232. }
  233. static void mmu_free_memory_cache_page(struct kvm_mmu_memory_cache *mc)
  234. {
  235. while (mc->nobjs)
  236. free_page((unsigned long)mc->objects[--mc->nobjs]);
  237. }
  238. static int mmu_topup_memory_caches(struct kvm_vcpu *vcpu)
  239. {
  240. int r;
  241. r = mmu_topup_memory_cache(&vcpu->arch.mmu_pte_chain_cache,
  242. pte_chain_cache, 4);
  243. if (r)
  244. goto out;
  245. r = mmu_topup_memory_cache(&vcpu->arch.mmu_rmap_desc_cache,
  246. rmap_desc_cache, 1);
  247. if (r)
  248. goto out;
  249. r = mmu_topup_memory_cache_page(&vcpu->arch.mmu_page_cache, 8);
  250. if (r)
  251. goto out;
  252. r = mmu_topup_memory_cache(&vcpu->arch.mmu_page_header_cache,
  253. mmu_page_header_cache, 4);
  254. out:
  255. return r;
  256. }
  257. static void mmu_free_memory_caches(struct kvm_vcpu *vcpu)
  258. {
  259. mmu_free_memory_cache(&vcpu->arch.mmu_pte_chain_cache);
  260. mmu_free_memory_cache(&vcpu->arch.mmu_rmap_desc_cache);
  261. mmu_free_memory_cache_page(&vcpu->arch.mmu_page_cache);
  262. mmu_free_memory_cache(&vcpu->arch.mmu_page_header_cache);
  263. }
  264. static void *mmu_memory_cache_alloc(struct kvm_mmu_memory_cache *mc,
  265. size_t size)
  266. {
  267. void *p;
  268. BUG_ON(!mc->nobjs);
  269. p = mc->objects[--mc->nobjs];
  270. memset(p, 0, size);
  271. return p;
  272. }
  273. static struct kvm_pte_chain *mmu_alloc_pte_chain(struct kvm_vcpu *vcpu)
  274. {
  275. return mmu_memory_cache_alloc(&vcpu->arch.mmu_pte_chain_cache,
  276. sizeof(struct kvm_pte_chain));
  277. }
  278. static void mmu_free_pte_chain(struct kvm_pte_chain *pc)
  279. {
  280. kfree(pc);
  281. }
  282. static struct kvm_rmap_desc *mmu_alloc_rmap_desc(struct kvm_vcpu *vcpu)
  283. {
  284. return mmu_memory_cache_alloc(&vcpu->arch.mmu_rmap_desc_cache,
  285. sizeof(struct kvm_rmap_desc));
  286. }
  287. static void mmu_free_rmap_desc(struct kvm_rmap_desc *rd)
  288. {
  289. kfree(rd);
  290. }
  291. /*
  292. * Return the pointer to the largepage write count for a given
  293. * gfn, handling slots that are not large page aligned.
  294. */
  295. static int *slot_largepage_idx(gfn_t gfn, struct kvm_memory_slot *slot)
  296. {
  297. unsigned long idx;
  298. idx = (gfn / KVM_PAGES_PER_HPAGE) -
  299. (slot->base_gfn / KVM_PAGES_PER_HPAGE);
  300. return &slot->lpage_info[idx].write_count;
  301. }
  302. static void account_shadowed(struct kvm *kvm, gfn_t gfn)
  303. {
  304. int *write_count;
  305. write_count = slot_largepage_idx(gfn, gfn_to_memslot(kvm, gfn));
  306. *write_count += 1;
  307. }
  308. static void unaccount_shadowed(struct kvm *kvm, gfn_t gfn)
  309. {
  310. int *write_count;
  311. write_count = slot_largepage_idx(gfn, gfn_to_memslot(kvm, gfn));
  312. *write_count -= 1;
  313. WARN_ON(*write_count < 0);
  314. }
  315. static int has_wrprotected_page(struct kvm *kvm, gfn_t gfn)
  316. {
  317. struct kvm_memory_slot *slot = gfn_to_memslot(kvm, gfn);
  318. int *largepage_idx;
  319. if (slot) {
  320. largepage_idx = slot_largepage_idx(gfn, slot);
  321. return *largepage_idx;
  322. }
  323. return 1;
  324. }
  325. static int host_largepage_backed(struct kvm *kvm, gfn_t gfn)
  326. {
  327. struct vm_area_struct *vma;
  328. unsigned long addr;
  329. addr = gfn_to_hva(kvm, gfn);
  330. if (kvm_is_error_hva(addr))
  331. return 0;
  332. vma = find_vma(current->mm, addr);
  333. if (vma && is_vm_hugetlb_page(vma))
  334. return 1;
  335. return 0;
  336. }
  337. static int is_largepage_backed(struct kvm_vcpu *vcpu, gfn_t large_gfn)
  338. {
  339. struct kvm_memory_slot *slot;
  340. if (has_wrprotected_page(vcpu->kvm, large_gfn))
  341. return 0;
  342. if (!host_largepage_backed(vcpu->kvm, large_gfn))
  343. return 0;
  344. slot = gfn_to_memslot(vcpu->kvm, large_gfn);
  345. if (slot && slot->dirty_bitmap)
  346. return 0;
  347. return 1;
  348. }
  349. /*
  350. * Take gfn and return the reverse mapping to it.
  351. * Note: gfn must be unaliased before this function get called
  352. */
  353. static unsigned long *gfn_to_rmap(struct kvm *kvm, gfn_t gfn, int lpage)
  354. {
  355. struct kvm_memory_slot *slot;
  356. unsigned long idx;
  357. slot = gfn_to_memslot(kvm, gfn);
  358. if (!lpage)
  359. return &slot->rmap[gfn - slot->base_gfn];
  360. idx = (gfn / KVM_PAGES_PER_HPAGE) -
  361. (slot->base_gfn / KVM_PAGES_PER_HPAGE);
  362. return &slot->lpage_info[idx].rmap_pde;
  363. }
  364. /*
  365. * Reverse mapping data structures:
  366. *
  367. * If rmapp bit zero is zero, then rmapp point to the shadw page table entry
  368. * that points to page_address(page).
  369. *
  370. * If rmapp bit zero is one, (then rmap & ~1) points to a struct kvm_rmap_desc
  371. * containing more mappings.
  372. */
  373. static void rmap_add(struct kvm_vcpu *vcpu, u64 *spte, gfn_t gfn, int lpage)
  374. {
  375. struct kvm_mmu_page *sp;
  376. struct kvm_rmap_desc *desc;
  377. unsigned long *rmapp;
  378. int i;
  379. if (!is_rmap_pte(*spte))
  380. return;
  381. gfn = unalias_gfn(vcpu->kvm, gfn);
  382. sp = page_header(__pa(spte));
  383. sp->gfns[spte - sp->spt] = gfn;
  384. rmapp = gfn_to_rmap(vcpu->kvm, gfn, lpage);
  385. if (!*rmapp) {
  386. rmap_printk("rmap_add: %p %llx 0->1\n", spte, *spte);
  387. *rmapp = (unsigned long)spte;
  388. } else if (!(*rmapp & 1)) {
  389. rmap_printk("rmap_add: %p %llx 1->many\n", spte, *spte);
  390. desc = mmu_alloc_rmap_desc(vcpu);
  391. desc->shadow_ptes[0] = (u64 *)*rmapp;
  392. desc->shadow_ptes[1] = spte;
  393. *rmapp = (unsigned long)desc | 1;
  394. } else {
  395. rmap_printk("rmap_add: %p %llx many->many\n", spte, *spte);
  396. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  397. while (desc->shadow_ptes[RMAP_EXT-1] && desc->more)
  398. desc = desc->more;
  399. if (desc->shadow_ptes[RMAP_EXT-1]) {
  400. desc->more = mmu_alloc_rmap_desc(vcpu);
  401. desc = desc->more;
  402. }
  403. for (i = 0; desc->shadow_ptes[i]; ++i)
  404. ;
  405. desc->shadow_ptes[i] = spte;
  406. }
  407. }
  408. static void rmap_desc_remove_entry(unsigned long *rmapp,
  409. struct kvm_rmap_desc *desc,
  410. int i,
  411. struct kvm_rmap_desc *prev_desc)
  412. {
  413. int j;
  414. for (j = RMAP_EXT - 1; !desc->shadow_ptes[j] && j > i; --j)
  415. ;
  416. desc->shadow_ptes[i] = desc->shadow_ptes[j];
  417. desc->shadow_ptes[j] = NULL;
  418. if (j != 0)
  419. return;
  420. if (!prev_desc && !desc->more)
  421. *rmapp = (unsigned long)desc->shadow_ptes[0];
  422. else
  423. if (prev_desc)
  424. prev_desc->more = desc->more;
  425. else
  426. *rmapp = (unsigned long)desc->more | 1;
  427. mmu_free_rmap_desc(desc);
  428. }
  429. static void rmap_remove(struct kvm *kvm, u64 *spte)
  430. {
  431. struct kvm_rmap_desc *desc;
  432. struct kvm_rmap_desc *prev_desc;
  433. struct kvm_mmu_page *sp;
  434. pfn_t pfn;
  435. unsigned long *rmapp;
  436. int i;
  437. if (!is_rmap_pte(*spte))
  438. return;
  439. sp = page_header(__pa(spte));
  440. pfn = spte_to_pfn(*spte);
  441. if (*spte & shadow_accessed_mask)
  442. kvm_set_pfn_accessed(pfn);
  443. if (is_writeble_pte(*spte))
  444. kvm_release_pfn_dirty(pfn);
  445. else
  446. kvm_release_pfn_clean(pfn);
  447. rmapp = gfn_to_rmap(kvm, sp->gfns[spte - sp->spt], is_large_pte(*spte));
  448. if (!*rmapp) {
  449. printk(KERN_ERR "rmap_remove: %p %llx 0->BUG\n", spte, *spte);
  450. BUG();
  451. } else if (!(*rmapp & 1)) {
  452. rmap_printk("rmap_remove: %p %llx 1->0\n", spte, *spte);
  453. if ((u64 *)*rmapp != spte) {
  454. printk(KERN_ERR "rmap_remove: %p %llx 1->BUG\n",
  455. spte, *spte);
  456. BUG();
  457. }
  458. *rmapp = 0;
  459. } else {
  460. rmap_printk("rmap_remove: %p %llx many->many\n", spte, *spte);
  461. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  462. prev_desc = NULL;
  463. while (desc) {
  464. for (i = 0; i < RMAP_EXT && desc->shadow_ptes[i]; ++i)
  465. if (desc->shadow_ptes[i] == spte) {
  466. rmap_desc_remove_entry(rmapp,
  467. desc, i,
  468. prev_desc);
  469. return;
  470. }
  471. prev_desc = desc;
  472. desc = desc->more;
  473. }
  474. BUG();
  475. }
  476. }
  477. static u64 *rmap_next(struct kvm *kvm, unsigned long *rmapp, u64 *spte)
  478. {
  479. struct kvm_rmap_desc *desc;
  480. struct kvm_rmap_desc *prev_desc;
  481. u64 *prev_spte;
  482. int i;
  483. if (!*rmapp)
  484. return NULL;
  485. else if (!(*rmapp & 1)) {
  486. if (!spte)
  487. return (u64 *)*rmapp;
  488. return NULL;
  489. }
  490. desc = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  491. prev_desc = NULL;
  492. prev_spte = NULL;
  493. while (desc) {
  494. for (i = 0; i < RMAP_EXT && desc->shadow_ptes[i]; ++i) {
  495. if (prev_spte == spte)
  496. return desc->shadow_ptes[i];
  497. prev_spte = desc->shadow_ptes[i];
  498. }
  499. desc = desc->more;
  500. }
  501. return NULL;
  502. }
  503. static void rmap_write_protect(struct kvm *kvm, u64 gfn)
  504. {
  505. unsigned long *rmapp;
  506. u64 *spte;
  507. int write_protected = 0;
  508. gfn = unalias_gfn(kvm, gfn);
  509. rmapp = gfn_to_rmap(kvm, gfn, 0);
  510. spte = rmap_next(kvm, rmapp, NULL);
  511. while (spte) {
  512. BUG_ON(!spte);
  513. BUG_ON(!(*spte & PT_PRESENT_MASK));
  514. rmap_printk("rmap_write_protect: spte %p %llx\n", spte, *spte);
  515. if (is_writeble_pte(*spte)) {
  516. set_shadow_pte(spte, *spte & ~PT_WRITABLE_MASK);
  517. write_protected = 1;
  518. }
  519. spte = rmap_next(kvm, rmapp, spte);
  520. }
  521. if (write_protected) {
  522. pfn_t pfn;
  523. spte = rmap_next(kvm, rmapp, NULL);
  524. pfn = spte_to_pfn(*spte);
  525. kvm_set_pfn_dirty(pfn);
  526. }
  527. /* check for huge page mappings */
  528. rmapp = gfn_to_rmap(kvm, gfn, 1);
  529. spte = rmap_next(kvm, rmapp, NULL);
  530. while (spte) {
  531. BUG_ON(!spte);
  532. BUG_ON(!(*spte & PT_PRESENT_MASK));
  533. BUG_ON((*spte & (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK)) != (PT_PAGE_SIZE_MASK|PT_PRESENT_MASK));
  534. pgprintk("rmap_write_protect(large): spte %p %llx %lld\n", spte, *spte, gfn);
  535. if (is_writeble_pte(*spte)) {
  536. rmap_remove(kvm, spte);
  537. --kvm->stat.lpages;
  538. set_shadow_pte(spte, shadow_trap_nonpresent_pte);
  539. write_protected = 1;
  540. }
  541. spte = rmap_next(kvm, rmapp, spte);
  542. }
  543. if (write_protected)
  544. kvm_flush_remote_tlbs(kvm);
  545. account_shadowed(kvm, gfn);
  546. }
  547. #ifdef MMU_DEBUG
  548. static int is_empty_shadow_page(u64 *spt)
  549. {
  550. u64 *pos;
  551. u64 *end;
  552. for (pos = spt, end = pos + PAGE_SIZE / sizeof(u64); pos != end; pos++)
  553. if (is_shadow_present_pte(*pos)) {
  554. printk(KERN_ERR "%s: %p %llx\n", __func__,
  555. pos, *pos);
  556. return 0;
  557. }
  558. return 1;
  559. }
  560. #endif
  561. static void kvm_mmu_free_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  562. {
  563. ASSERT(is_empty_shadow_page(sp->spt));
  564. list_del(&sp->link);
  565. __free_page(virt_to_page(sp->spt));
  566. __free_page(virt_to_page(sp->gfns));
  567. kfree(sp);
  568. ++kvm->arch.n_free_mmu_pages;
  569. }
  570. static unsigned kvm_page_table_hashfn(gfn_t gfn)
  571. {
  572. return gfn & ((1 << KVM_MMU_HASH_SHIFT) - 1);
  573. }
  574. static struct kvm_mmu_page *kvm_mmu_alloc_page(struct kvm_vcpu *vcpu,
  575. u64 *parent_pte)
  576. {
  577. struct kvm_mmu_page *sp;
  578. sp = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_header_cache, sizeof *sp);
  579. sp->spt = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  580. sp->gfns = mmu_memory_cache_alloc(&vcpu->arch.mmu_page_cache, PAGE_SIZE);
  581. set_page_private(virt_to_page(sp->spt), (unsigned long)sp);
  582. list_add(&sp->link, &vcpu->kvm->arch.active_mmu_pages);
  583. ASSERT(is_empty_shadow_page(sp->spt));
  584. sp->slot_bitmap = 0;
  585. sp->multimapped = 0;
  586. sp->parent_pte = parent_pte;
  587. --vcpu->kvm->arch.n_free_mmu_pages;
  588. return sp;
  589. }
  590. static void mmu_page_add_parent_pte(struct kvm_vcpu *vcpu,
  591. struct kvm_mmu_page *sp, u64 *parent_pte)
  592. {
  593. struct kvm_pte_chain *pte_chain;
  594. struct hlist_node *node;
  595. int i;
  596. if (!parent_pte)
  597. return;
  598. if (!sp->multimapped) {
  599. u64 *old = sp->parent_pte;
  600. if (!old) {
  601. sp->parent_pte = parent_pte;
  602. return;
  603. }
  604. sp->multimapped = 1;
  605. pte_chain = mmu_alloc_pte_chain(vcpu);
  606. INIT_HLIST_HEAD(&sp->parent_ptes);
  607. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  608. pte_chain->parent_ptes[0] = old;
  609. }
  610. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link) {
  611. if (pte_chain->parent_ptes[NR_PTE_CHAIN_ENTRIES-1])
  612. continue;
  613. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i)
  614. if (!pte_chain->parent_ptes[i]) {
  615. pte_chain->parent_ptes[i] = parent_pte;
  616. return;
  617. }
  618. }
  619. pte_chain = mmu_alloc_pte_chain(vcpu);
  620. BUG_ON(!pte_chain);
  621. hlist_add_head(&pte_chain->link, &sp->parent_ptes);
  622. pte_chain->parent_ptes[0] = parent_pte;
  623. }
  624. static void mmu_page_remove_parent_pte(struct kvm_mmu_page *sp,
  625. u64 *parent_pte)
  626. {
  627. struct kvm_pte_chain *pte_chain;
  628. struct hlist_node *node;
  629. int i;
  630. if (!sp->multimapped) {
  631. BUG_ON(sp->parent_pte != parent_pte);
  632. sp->parent_pte = NULL;
  633. return;
  634. }
  635. hlist_for_each_entry(pte_chain, node, &sp->parent_ptes, link)
  636. for (i = 0; i < NR_PTE_CHAIN_ENTRIES; ++i) {
  637. if (!pte_chain->parent_ptes[i])
  638. break;
  639. if (pte_chain->parent_ptes[i] != parent_pte)
  640. continue;
  641. while (i + 1 < NR_PTE_CHAIN_ENTRIES
  642. && pte_chain->parent_ptes[i + 1]) {
  643. pte_chain->parent_ptes[i]
  644. = pte_chain->parent_ptes[i + 1];
  645. ++i;
  646. }
  647. pte_chain->parent_ptes[i] = NULL;
  648. if (i == 0) {
  649. hlist_del(&pte_chain->link);
  650. mmu_free_pte_chain(pte_chain);
  651. if (hlist_empty(&sp->parent_ptes)) {
  652. sp->multimapped = 0;
  653. sp->parent_pte = NULL;
  654. }
  655. }
  656. return;
  657. }
  658. BUG();
  659. }
  660. static struct kvm_mmu_page *kvm_mmu_lookup_page(struct kvm *kvm, gfn_t gfn)
  661. {
  662. unsigned index;
  663. struct hlist_head *bucket;
  664. struct kvm_mmu_page *sp;
  665. struct hlist_node *node;
  666. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  667. index = kvm_page_table_hashfn(gfn);
  668. bucket = &kvm->arch.mmu_page_hash[index];
  669. hlist_for_each_entry(sp, node, bucket, hash_link)
  670. if (sp->gfn == gfn && !sp->role.metaphysical
  671. && !sp->role.invalid) {
  672. pgprintk("%s: found role %x\n",
  673. __func__, sp->role.word);
  674. return sp;
  675. }
  676. return NULL;
  677. }
  678. static struct kvm_mmu_page *kvm_mmu_get_page(struct kvm_vcpu *vcpu,
  679. gfn_t gfn,
  680. gva_t gaddr,
  681. unsigned level,
  682. int metaphysical,
  683. unsigned access,
  684. u64 *parent_pte)
  685. {
  686. union kvm_mmu_page_role role;
  687. unsigned index;
  688. unsigned quadrant;
  689. struct hlist_head *bucket;
  690. struct kvm_mmu_page *sp;
  691. struct hlist_node *node;
  692. role.word = 0;
  693. role.glevels = vcpu->arch.mmu.root_level;
  694. role.level = level;
  695. role.metaphysical = metaphysical;
  696. role.access = access;
  697. if (vcpu->arch.mmu.root_level <= PT32_ROOT_LEVEL) {
  698. quadrant = gaddr >> (PAGE_SHIFT + (PT64_PT_BITS * level));
  699. quadrant &= (1 << ((PT32_PT_BITS - PT64_PT_BITS) * level)) - 1;
  700. role.quadrant = quadrant;
  701. }
  702. pgprintk("%s: looking gfn %lx role %x\n", __func__,
  703. gfn, role.word);
  704. index = kvm_page_table_hashfn(gfn);
  705. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  706. hlist_for_each_entry(sp, node, bucket, hash_link)
  707. if (sp->gfn == gfn && sp->role.word == role.word) {
  708. mmu_page_add_parent_pte(vcpu, sp, parent_pte);
  709. pgprintk("%s: found\n", __func__);
  710. return sp;
  711. }
  712. ++vcpu->kvm->stat.mmu_cache_miss;
  713. sp = kvm_mmu_alloc_page(vcpu, parent_pte);
  714. if (!sp)
  715. return sp;
  716. pgprintk("%s: adding gfn %lx role %x\n", __func__, gfn, role.word);
  717. sp->gfn = gfn;
  718. sp->role = role;
  719. hlist_add_head(&sp->hash_link, bucket);
  720. if (!metaphysical)
  721. rmap_write_protect(vcpu->kvm, gfn);
  722. vcpu->arch.mmu.prefetch_page(vcpu, sp);
  723. return sp;
  724. }
  725. static void kvm_mmu_page_unlink_children(struct kvm *kvm,
  726. struct kvm_mmu_page *sp)
  727. {
  728. unsigned i;
  729. u64 *pt;
  730. u64 ent;
  731. pt = sp->spt;
  732. if (sp->role.level == PT_PAGE_TABLE_LEVEL) {
  733. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  734. if (is_shadow_present_pte(pt[i]))
  735. rmap_remove(kvm, &pt[i]);
  736. pt[i] = shadow_trap_nonpresent_pte;
  737. }
  738. kvm_flush_remote_tlbs(kvm);
  739. return;
  740. }
  741. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  742. ent = pt[i];
  743. if (is_shadow_present_pte(ent)) {
  744. if (!is_large_pte(ent)) {
  745. ent &= PT64_BASE_ADDR_MASK;
  746. mmu_page_remove_parent_pte(page_header(ent),
  747. &pt[i]);
  748. } else {
  749. --kvm->stat.lpages;
  750. rmap_remove(kvm, &pt[i]);
  751. }
  752. }
  753. pt[i] = shadow_trap_nonpresent_pte;
  754. }
  755. kvm_flush_remote_tlbs(kvm);
  756. }
  757. static void kvm_mmu_put_page(struct kvm_mmu_page *sp, u64 *parent_pte)
  758. {
  759. mmu_page_remove_parent_pte(sp, parent_pte);
  760. }
  761. static void kvm_mmu_reset_last_pte_updated(struct kvm *kvm)
  762. {
  763. int i;
  764. for (i = 0; i < KVM_MAX_VCPUS; ++i)
  765. if (kvm->vcpus[i])
  766. kvm->vcpus[i]->arch.last_pte_updated = NULL;
  767. }
  768. static void kvm_mmu_zap_page(struct kvm *kvm, struct kvm_mmu_page *sp)
  769. {
  770. u64 *parent_pte;
  771. ++kvm->stat.mmu_shadow_zapped;
  772. while (sp->multimapped || sp->parent_pte) {
  773. if (!sp->multimapped)
  774. parent_pte = sp->parent_pte;
  775. else {
  776. struct kvm_pte_chain *chain;
  777. chain = container_of(sp->parent_ptes.first,
  778. struct kvm_pte_chain, link);
  779. parent_pte = chain->parent_ptes[0];
  780. }
  781. BUG_ON(!parent_pte);
  782. kvm_mmu_put_page(sp, parent_pte);
  783. set_shadow_pte(parent_pte, shadow_trap_nonpresent_pte);
  784. }
  785. kvm_mmu_page_unlink_children(kvm, sp);
  786. if (!sp->root_count) {
  787. if (!sp->role.metaphysical)
  788. unaccount_shadowed(kvm, sp->gfn);
  789. hlist_del(&sp->hash_link);
  790. kvm_mmu_free_page(kvm, sp);
  791. } else {
  792. list_move(&sp->link, &kvm->arch.active_mmu_pages);
  793. sp->role.invalid = 1;
  794. kvm_reload_remote_mmus(kvm);
  795. }
  796. kvm_mmu_reset_last_pte_updated(kvm);
  797. }
  798. /*
  799. * Changing the number of mmu pages allocated to the vm
  800. * Note: if kvm_nr_mmu_pages is too small, you will get dead lock
  801. */
  802. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages)
  803. {
  804. /*
  805. * If we set the number of mmu pages to be smaller be than the
  806. * number of actived pages , we must to free some mmu pages before we
  807. * change the value
  808. */
  809. if ((kvm->arch.n_alloc_mmu_pages - kvm->arch.n_free_mmu_pages) >
  810. kvm_nr_mmu_pages) {
  811. int n_used_mmu_pages = kvm->arch.n_alloc_mmu_pages
  812. - kvm->arch.n_free_mmu_pages;
  813. while (n_used_mmu_pages > kvm_nr_mmu_pages) {
  814. struct kvm_mmu_page *page;
  815. page = container_of(kvm->arch.active_mmu_pages.prev,
  816. struct kvm_mmu_page, link);
  817. kvm_mmu_zap_page(kvm, page);
  818. n_used_mmu_pages--;
  819. }
  820. kvm->arch.n_free_mmu_pages = 0;
  821. }
  822. else
  823. kvm->arch.n_free_mmu_pages += kvm_nr_mmu_pages
  824. - kvm->arch.n_alloc_mmu_pages;
  825. kvm->arch.n_alloc_mmu_pages = kvm_nr_mmu_pages;
  826. }
  827. static int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn)
  828. {
  829. unsigned index;
  830. struct hlist_head *bucket;
  831. struct kvm_mmu_page *sp;
  832. struct hlist_node *node, *n;
  833. int r;
  834. pgprintk("%s: looking for gfn %lx\n", __func__, gfn);
  835. r = 0;
  836. index = kvm_page_table_hashfn(gfn);
  837. bucket = &kvm->arch.mmu_page_hash[index];
  838. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link)
  839. if (sp->gfn == gfn && !sp->role.metaphysical) {
  840. pgprintk("%s: gfn %lx role %x\n", __func__, gfn,
  841. sp->role.word);
  842. kvm_mmu_zap_page(kvm, sp);
  843. r = 1;
  844. }
  845. return r;
  846. }
  847. static void mmu_unshadow(struct kvm *kvm, gfn_t gfn)
  848. {
  849. struct kvm_mmu_page *sp;
  850. while ((sp = kvm_mmu_lookup_page(kvm, gfn)) != NULL) {
  851. pgprintk("%s: zap %lx %x\n", __func__, gfn, sp->role.word);
  852. kvm_mmu_zap_page(kvm, sp);
  853. }
  854. }
  855. static void page_header_update_slot(struct kvm *kvm, void *pte, gfn_t gfn)
  856. {
  857. int slot = memslot_id(kvm, gfn_to_memslot(kvm, gfn));
  858. struct kvm_mmu_page *sp = page_header(__pa(pte));
  859. __set_bit(slot, &sp->slot_bitmap);
  860. }
  861. struct page *gva_to_page(struct kvm_vcpu *vcpu, gva_t gva)
  862. {
  863. struct page *page;
  864. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  865. if (gpa == UNMAPPED_GVA)
  866. return NULL;
  867. down_read(&current->mm->mmap_sem);
  868. page = gfn_to_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  869. up_read(&current->mm->mmap_sem);
  870. return page;
  871. }
  872. static void mmu_set_spte(struct kvm_vcpu *vcpu, u64 *shadow_pte,
  873. unsigned pt_access, unsigned pte_access,
  874. int user_fault, int write_fault, int dirty,
  875. int *ptwrite, int largepage, gfn_t gfn,
  876. pfn_t pfn, bool speculative)
  877. {
  878. u64 spte;
  879. int was_rmapped = 0;
  880. int was_writeble = is_writeble_pte(*shadow_pte);
  881. pgprintk("%s: spte %llx access %x write_fault %d"
  882. " user_fault %d gfn %lx\n",
  883. __func__, *shadow_pte, pt_access,
  884. write_fault, user_fault, gfn);
  885. if (is_rmap_pte(*shadow_pte)) {
  886. /*
  887. * If we overwrite a PTE page pointer with a 2MB PMD, unlink
  888. * the parent of the now unreachable PTE.
  889. */
  890. if (largepage && !is_large_pte(*shadow_pte)) {
  891. struct kvm_mmu_page *child;
  892. u64 pte = *shadow_pte;
  893. child = page_header(pte & PT64_BASE_ADDR_MASK);
  894. mmu_page_remove_parent_pte(child, shadow_pte);
  895. } else if (pfn != spte_to_pfn(*shadow_pte)) {
  896. pgprintk("hfn old %lx new %lx\n",
  897. spte_to_pfn(*shadow_pte), pfn);
  898. rmap_remove(vcpu->kvm, shadow_pte);
  899. } else {
  900. if (largepage)
  901. was_rmapped = is_large_pte(*shadow_pte);
  902. else
  903. was_rmapped = 1;
  904. }
  905. }
  906. /*
  907. * We don't set the accessed bit, since we sometimes want to see
  908. * whether the guest actually used the pte (in order to detect
  909. * demand paging).
  910. */
  911. spte = shadow_base_present_pte | shadow_dirty_mask;
  912. if (!speculative)
  913. pte_access |= PT_ACCESSED_MASK;
  914. if (!dirty)
  915. pte_access &= ~ACC_WRITE_MASK;
  916. if (pte_access & ACC_EXEC_MASK)
  917. spte |= shadow_x_mask;
  918. else
  919. spte |= shadow_nx_mask;
  920. if (pte_access & ACC_USER_MASK)
  921. spte |= shadow_user_mask;
  922. if (largepage)
  923. spte |= PT_PAGE_SIZE_MASK;
  924. spte |= (u64)pfn << PAGE_SHIFT;
  925. if ((pte_access & ACC_WRITE_MASK)
  926. || (write_fault && !is_write_protection(vcpu) && !user_fault)) {
  927. struct kvm_mmu_page *shadow;
  928. spte |= PT_WRITABLE_MASK;
  929. if (user_fault) {
  930. mmu_unshadow(vcpu->kvm, gfn);
  931. goto unshadowed;
  932. }
  933. shadow = kvm_mmu_lookup_page(vcpu->kvm, gfn);
  934. if (shadow ||
  935. (largepage && has_wrprotected_page(vcpu->kvm, gfn))) {
  936. pgprintk("%s: found shadow page for %lx, marking ro\n",
  937. __func__, gfn);
  938. pte_access &= ~ACC_WRITE_MASK;
  939. if (is_writeble_pte(spte)) {
  940. spte &= ~PT_WRITABLE_MASK;
  941. kvm_x86_ops->tlb_flush(vcpu);
  942. }
  943. if (write_fault)
  944. *ptwrite = 1;
  945. }
  946. }
  947. unshadowed:
  948. if (pte_access & ACC_WRITE_MASK)
  949. mark_page_dirty(vcpu->kvm, gfn);
  950. pgprintk("%s: setting spte %llx\n", __func__, spte);
  951. pgprintk("instantiating %s PTE (%s) at %d (%llx) addr %llx\n",
  952. (spte&PT_PAGE_SIZE_MASK)? "2MB" : "4kB",
  953. (spte&PT_WRITABLE_MASK)?"RW":"R", gfn, spte, shadow_pte);
  954. set_shadow_pte(shadow_pte, spte);
  955. if (!was_rmapped && (spte & PT_PAGE_SIZE_MASK)
  956. && (spte & PT_PRESENT_MASK))
  957. ++vcpu->kvm->stat.lpages;
  958. page_header_update_slot(vcpu->kvm, shadow_pte, gfn);
  959. if (!was_rmapped) {
  960. rmap_add(vcpu, shadow_pte, gfn, largepage);
  961. if (!is_rmap_pte(*shadow_pte))
  962. kvm_release_pfn_clean(pfn);
  963. } else {
  964. if (was_writeble)
  965. kvm_release_pfn_dirty(pfn);
  966. else
  967. kvm_release_pfn_clean(pfn);
  968. }
  969. if (!ptwrite || !*ptwrite)
  970. vcpu->arch.last_pte_updated = shadow_pte;
  971. }
  972. static void nonpaging_new_cr3(struct kvm_vcpu *vcpu)
  973. {
  974. }
  975. static int __direct_map(struct kvm_vcpu *vcpu, gpa_t v, int write,
  976. int largepage, gfn_t gfn, pfn_t pfn,
  977. int level)
  978. {
  979. hpa_t table_addr = vcpu->arch.mmu.root_hpa;
  980. int pt_write = 0;
  981. for (; ; level--) {
  982. u32 index = PT64_INDEX(v, level);
  983. u64 *table;
  984. ASSERT(VALID_PAGE(table_addr));
  985. table = __va(table_addr);
  986. if (level == 1) {
  987. mmu_set_spte(vcpu, &table[index], ACC_ALL, ACC_ALL,
  988. 0, write, 1, &pt_write, 0, gfn, pfn, false);
  989. return pt_write;
  990. }
  991. if (largepage && level == 2) {
  992. mmu_set_spte(vcpu, &table[index], ACC_ALL, ACC_ALL,
  993. 0, write, 1, &pt_write, 1, gfn, pfn, false);
  994. return pt_write;
  995. }
  996. if (table[index] == shadow_trap_nonpresent_pte) {
  997. struct kvm_mmu_page *new_table;
  998. gfn_t pseudo_gfn;
  999. pseudo_gfn = (v & PT64_DIR_BASE_ADDR_MASK)
  1000. >> PAGE_SHIFT;
  1001. new_table = kvm_mmu_get_page(vcpu, pseudo_gfn,
  1002. v, level - 1,
  1003. 1, ACC_ALL, &table[index]);
  1004. if (!new_table) {
  1005. pgprintk("nonpaging_map: ENOMEM\n");
  1006. kvm_release_pfn_clean(pfn);
  1007. return -ENOMEM;
  1008. }
  1009. table[index] = __pa(new_table->spt)
  1010. | PT_PRESENT_MASK | PT_WRITABLE_MASK
  1011. | shadow_user_mask | shadow_x_mask;
  1012. }
  1013. table_addr = table[index] & PT64_BASE_ADDR_MASK;
  1014. }
  1015. }
  1016. static int nonpaging_map(struct kvm_vcpu *vcpu, gva_t v, int write, gfn_t gfn)
  1017. {
  1018. int r;
  1019. int largepage = 0;
  1020. pfn_t pfn;
  1021. down_read(&current->mm->mmap_sem);
  1022. if (is_largepage_backed(vcpu, gfn & ~(KVM_PAGES_PER_HPAGE-1))) {
  1023. gfn &= ~(KVM_PAGES_PER_HPAGE-1);
  1024. largepage = 1;
  1025. }
  1026. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1027. up_read(&current->mm->mmap_sem);
  1028. /* mmio */
  1029. if (is_error_pfn(pfn)) {
  1030. kvm_release_pfn_clean(pfn);
  1031. return 1;
  1032. }
  1033. spin_lock(&vcpu->kvm->mmu_lock);
  1034. kvm_mmu_free_some_pages(vcpu);
  1035. r = __direct_map(vcpu, v, write, largepage, gfn, pfn,
  1036. PT32E_ROOT_LEVEL);
  1037. spin_unlock(&vcpu->kvm->mmu_lock);
  1038. return r;
  1039. }
  1040. static void nonpaging_prefetch_page(struct kvm_vcpu *vcpu,
  1041. struct kvm_mmu_page *sp)
  1042. {
  1043. int i;
  1044. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1045. sp->spt[i] = shadow_trap_nonpresent_pte;
  1046. }
  1047. static void mmu_free_roots(struct kvm_vcpu *vcpu)
  1048. {
  1049. int i;
  1050. struct kvm_mmu_page *sp;
  1051. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  1052. return;
  1053. spin_lock(&vcpu->kvm->mmu_lock);
  1054. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1055. hpa_t root = vcpu->arch.mmu.root_hpa;
  1056. sp = page_header(root);
  1057. --sp->root_count;
  1058. if (!sp->root_count && sp->role.invalid)
  1059. kvm_mmu_zap_page(vcpu->kvm, sp);
  1060. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1061. spin_unlock(&vcpu->kvm->mmu_lock);
  1062. return;
  1063. }
  1064. for (i = 0; i < 4; ++i) {
  1065. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1066. if (root) {
  1067. root &= PT64_BASE_ADDR_MASK;
  1068. sp = page_header(root);
  1069. --sp->root_count;
  1070. if (!sp->root_count && sp->role.invalid)
  1071. kvm_mmu_zap_page(vcpu->kvm, sp);
  1072. }
  1073. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1074. }
  1075. spin_unlock(&vcpu->kvm->mmu_lock);
  1076. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1077. }
  1078. static void mmu_alloc_roots(struct kvm_vcpu *vcpu)
  1079. {
  1080. int i;
  1081. gfn_t root_gfn;
  1082. struct kvm_mmu_page *sp;
  1083. int metaphysical = 0;
  1084. root_gfn = vcpu->arch.cr3 >> PAGE_SHIFT;
  1085. if (vcpu->arch.mmu.shadow_root_level == PT64_ROOT_LEVEL) {
  1086. hpa_t root = vcpu->arch.mmu.root_hpa;
  1087. ASSERT(!VALID_PAGE(root));
  1088. if (tdp_enabled)
  1089. metaphysical = 1;
  1090. sp = kvm_mmu_get_page(vcpu, root_gfn, 0,
  1091. PT64_ROOT_LEVEL, metaphysical,
  1092. ACC_ALL, NULL);
  1093. root = __pa(sp->spt);
  1094. ++sp->root_count;
  1095. vcpu->arch.mmu.root_hpa = root;
  1096. return;
  1097. }
  1098. metaphysical = !is_paging(vcpu);
  1099. if (tdp_enabled)
  1100. metaphysical = 1;
  1101. for (i = 0; i < 4; ++i) {
  1102. hpa_t root = vcpu->arch.mmu.pae_root[i];
  1103. ASSERT(!VALID_PAGE(root));
  1104. if (vcpu->arch.mmu.root_level == PT32E_ROOT_LEVEL) {
  1105. if (!is_present_pte(vcpu->arch.pdptrs[i])) {
  1106. vcpu->arch.mmu.pae_root[i] = 0;
  1107. continue;
  1108. }
  1109. root_gfn = vcpu->arch.pdptrs[i] >> PAGE_SHIFT;
  1110. } else if (vcpu->arch.mmu.root_level == 0)
  1111. root_gfn = 0;
  1112. sp = kvm_mmu_get_page(vcpu, root_gfn, i << 30,
  1113. PT32_ROOT_LEVEL, metaphysical,
  1114. ACC_ALL, NULL);
  1115. root = __pa(sp->spt);
  1116. ++sp->root_count;
  1117. vcpu->arch.mmu.pae_root[i] = root | PT_PRESENT_MASK;
  1118. }
  1119. vcpu->arch.mmu.root_hpa = __pa(vcpu->arch.mmu.pae_root);
  1120. }
  1121. static gpa_t nonpaging_gva_to_gpa(struct kvm_vcpu *vcpu, gva_t vaddr)
  1122. {
  1123. return vaddr;
  1124. }
  1125. static int nonpaging_page_fault(struct kvm_vcpu *vcpu, gva_t gva,
  1126. u32 error_code)
  1127. {
  1128. gfn_t gfn;
  1129. int r;
  1130. pgprintk("%s: gva %lx error %x\n", __func__, gva, error_code);
  1131. r = mmu_topup_memory_caches(vcpu);
  1132. if (r)
  1133. return r;
  1134. ASSERT(vcpu);
  1135. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1136. gfn = gva >> PAGE_SHIFT;
  1137. return nonpaging_map(vcpu, gva & PAGE_MASK,
  1138. error_code & PFERR_WRITE_MASK, gfn);
  1139. }
  1140. static int tdp_page_fault(struct kvm_vcpu *vcpu, gva_t gpa,
  1141. u32 error_code)
  1142. {
  1143. pfn_t pfn;
  1144. int r;
  1145. int largepage = 0;
  1146. gfn_t gfn = gpa >> PAGE_SHIFT;
  1147. ASSERT(vcpu);
  1148. ASSERT(VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1149. r = mmu_topup_memory_caches(vcpu);
  1150. if (r)
  1151. return r;
  1152. down_read(&current->mm->mmap_sem);
  1153. if (is_largepage_backed(vcpu, gfn & ~(KVM_PAGES_PER_HPAGE-1))) {
  1154. gfn &= ~(KVM_PAGES_PER_HPAGE-1);
  1155. largepage = 1;
  1156. }
  1157. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1158. up_read(&current->mm->mmap_sem);
  1159. if (is_error_pfn(pfn)) {
  1160. kvm_release_pfn_clean(pfn);
  1161. return 1;
  1162. }
  1163. spin_lock(&vcpu->kvm->mmu_lock);
  1164. kvm_mmu_free_some_pages(vcpu);
  1165. r = __direct_map(vcpu, gpa, error_code & PFERR_WRITE_MASK,
  1166. largepage, gfn, pfn, kvm_x86_ops->get_tdp_level());
  1167. spin_unlock(&vcpu->kvm->mmu_lock);
  1168. return r;
  1169. }
  1170. static void nonpaging_free(struct kvm_vcpu *vcpu)
  1171. {
  1172. mmu_free_roots(vcpu);
  1173. }
  1174. static int nonpaging_init_context(struct kvm_vcpu *vcpu)
  1175. {
  1176. struct kvm_mmu *context = &vcpu->arch.mmu;
  1177. context->new_cr3 = nonpaging_new_cr3;
  1178. context->page_fault = nonpaging_page_fault;
  1179. context->gva_to_gpa = nonpaging_gva_to_gpa;
  1180. context->free = nonpaging_free;
  1181. context->prefetch_page = nonpaging_prefetch_page;
  1182. context->root_level = 0;
  1183. context->shadow_root_level = PT32E_ROOT_LEVEL;
  1184. context->root_hpa = INVALID_PAGE;
  1185. return 0;
  1186. }
  1187. void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  1188. {
  1189. ++vcpu->stat.tlb_flush;
  1190. kvm_x86_ops->tlb_flush(vcpu);
  1191. }
  1192. static void paging_new_cr3(struct kvm_vcpu *vcpu)
  1193. {
  1194. pgprintk("%s: cr3 %lx\n", __func__, vcpu->arch.cr3);
  1195. mmu_free_roots(vcpu);
  1196. }
  1197. static void inject_page_fault(struct kvm_vcpu *vcpu,
  1198. u64 addr,
  1199. u32 err_code)
  1200. {
  1201. kvm_inject_page_fault(vcpu, addr, err_code);
  1202. }
  1203. static void paging_free(struct kvm_vcpu *vcpu)
  1204. {
  1205. nonpaging_free(vcpu);
  1206. }
  1207. #define PTTYPE 64
  1208. #include "paging_tmpl.h"
  1209. #undef PTTYPE
  1210. #define PTTYPE 32
  1211. #include "paging_tmpl.h"
  1212. #undef PTTYPE
  1213. static int paging64_init_context_common(struct kvm_vcpu *vcpu, int level)
  1214. {
  1215. struct kvm_mmu *context = &vcpu->arch.mmu;
  1216. ASSERT(is_pae(vcpu));
  1217. context->new_cr3 = paging_new_cr3;
  1218. context->page_fault = paging64_page_fault;
  1219. context->gva_to_gpa = paging64_gva_to_gpa;
  1220. context->prefetch_page = paging64_prefetch_page;
  1221. context->free = paging_free;
  1222. context->root_level = level;
  1223. context->shadow_root_level = level;
  1224. context->root_hpa = INVALID_PAGE;
  1225. return 0;
  1226. }
  1227. static int paging64_init_context(struct kvm_vcpu *vcpu)
  1228. {
  1229. return paging64_init_context_common(vcpu, PT64_ROOT_LEVEL);
  1230. }
  1231. static int paging32_init_context(struct kvm_vcpu *vcpu)
  1232. {
  1233. struct kvm_mmu *context = &vcpu->arch.mmu;
  1234. context->new_cr3 = paging_new_cr3;
  1235. context->page_fault = paging32_page_fault;
  1236. context->gva_to_gpa = paging32_gva_to_gpa;
  1237. context->free = paging_free;
  1238. context->prefetch_page = paging32_prefetch_page;
  1239. context->root_level = PT32_ROOT_LEVEL;
  1240. context->shadow_root_level = PT32E_ROOT_LEVEL;
  1241. context->root_hpa = INVALID_PAGE;
  1242. return 0;
  1243. }
  1244. static int paging32E_init_context(struct kvm_vcpu *vcpu)
  1245. {
  1246. return paging64_init_context_common(vcpu, PT32E_ROOT_LEVEL);
  1247. }
  1248. static int init_kvm_tdp_mmu(struct kvm_vcpu *vcpu)
  1249. {
  1250. struct kvm_mmu *context = &vcpu->arch.mmu;
  1251. context->new_cr3 = nonpaging_new_cr3;
  1252. context->page_fault = tdp_page_fault;
  1253. context->free = nonpaging_free;
  1254. context->prefetch_page = nonpaging_prefetch_page;
  1255. context->shadow_root_level = kvm_x86_ops->get_tdp_level();
  1256. context->root_hpa = INVALID_PAGE;
  1257. if (!is_paging(vcpu)) {
  1258. context->gva_to_gpa = nonpaging_gva_to_gpa;
  1259. context->root_level = 0;
  1260. } else if (is_long_mode(vcpu)) {
  1261. context->gva_to_gpa = paging64_gva_to_gpa;
  1262. context->root_level = PT64_ROOT_LEVEL;
  1263. } else if (is_pae(vcpu)) {
  1264. context->gva_to_gpa = paging64_gva_to_gpa;
  1265. context->root_level = PT32E_ROOT_LEVEL;
  1266. } else {
  1267. context->gva_to_gpa = paging32_gva_to_gpa;
  1268. context->root_level = PT32_ROOT_LEVEL;
  1269. }
  1270. return 0;
  1271. }
  1272. static int init_kvm_softmmu(struct kvm_vcpu *vcpu)
  1273. {
  1274. ASSERT(vcpu);
  1275. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1276. if (!is_paging(vcpu))
  1277. return nonpaging_init_context(vcpu);
  1278. else if (is_long_mode(vcpu))
  1279. return paging64_init_context(vcpu);
  1280. else if (is_pae(vcpu))
  1281. return paging32E_init_context(vcpu);
  1282. else
  1283. return paging32_init_context(vcpu);
  1284. }
  1285. static int init_kvm_mmu(struct kvm_vcpu *vcpu)
  1286. {
  1287. vcpu->arch.update_pte.pfn = bad_pfn;
  1288. if (tdp_enabled)
  1289. return init_kvm_tdp_mmu(vcpu);
  1290. else
  1291. return init_kvm_softmmu(vcpu);
  1292. }
  1293. static void destroy_kvm_mmu(struct kvm_vcpu *vcpu)
  1294. {
  1295. ASSERT(vcpu);
  1296. if (VALID_PAGE(vcpu->arch.mmu.root_hpa)) {
  1297. vcpu->arch.mmu.free(vcpu);
  1298. vcpu->arch.mmu.root_hpa = INVALID_PAGE;
  1299. }
  1300. }
  1301. int kvm_mmu_reset_context(struct kvm_vcpu *vcpu)
  1302. {
  1303. destroy_kvm_mmu(vcpu);
  1304. return init_kvm_mmu(vcpu);
  1305. }
  1306. EXPORT_SYMBOL_GPL(kvm_mmu_reset_context);
  1307. int kvm_mmu_load(struct kvm_vcpu *vcpu)
  1308. {
  1309. int r;
  1310. r = mmu_topup_memory_caches(vcpu);
  1311. if (r)
  1312. goto out;
  1313. spin_lock(&vcpu->kvm->mmu_lock);
  1314. kvm_mmu_free_some_pages(vcpu);
  1315. mmu_alloc_roots(vcpu);
  1316. spin_unlock(&vcpu->kvm->mmu_lock);
  1317. kvm_x86_ops->set_cr3(vcpu, vcpu->arch.mmu.root_hpa);
  1318. kvm_mmu_flush_tlb(vcpu);
  1319. out:
  1320. return r;
  1321. }
  1322. EXPORT_SYMBOL_GPL(kvm_mmu_load);
  1323. void kvm_mmu_unload(struct kvm_vcpu *vcpu)
  1324. {
  1325. mmu_free_roots(vcpu);
  1326. }
  1327. static void mmu_pte_write_zap_pte(struct kvm_vcpu *vcpu,
  1328. struct kvm_mmu_page *sp,
  1329. u64 *spte)
  1330. {
  1331. u64 pte;
  1332. struct kvm_mmu_page *child;
  1333. pte = *spte;
  1334. if (is_shadow_present_pte(pte)) {
  1335. if (sp->role.level == PT_PAGE_TABLE_LEVEL ||
  1336. is_large_pte(pte))
  1337. rmap_remove(vcpu->kvm, spte);
  1338. else {
  1339. child = page_header(pte & PT64_BASE_ADDR_MASK);
  1340. mmu_page_remove_parent_pte(child, spte);
  1341. }
  1342. }
  1343. set_shadow_pte(spte, shadow_trap_nonpresent_pte);
  1344. if (is_large_pte(pte))
  1345. --vcpu->kvm->stat.lpages;
  1346. }
  1347. static void mmu_pte_write_new_pte(struct kvm_vcpu *vcpu,
  1348. struct kvm_mmu_page *sp,
  1349. u64 *spte,
  1350. const void *new)
  1351. {
  1352. if ((sp->role.level != PT_PAGE_TABLE_LEVEL)
  1353. && !vcpu->arch.update_pte.largepage) {
  1354. ++vcpu->kvm->stat.mmu_pde_zapped;
  1355. return;
  1356. }
  1357. ++vcpu->kvm->stat.mmu_pte_updated;
  1358. if (sp->role.glevels == PT32_ROOT_LEVEL)
  1359. paging32_update_pte(vcpu, sp, spte, new);
  1360. else
  1361. paging64_update_pte(vcpu, sp, spte, new);
  1362. }
  1363. static bool need_remote_flush(u64 old, u64 new)
  1364. {
  1365. if (!is_shadow_present_pte(old))
  1366. return false;
  1367. if (!is_shadow_present_pte(new))
  1368. return true;
  1369. if ((old ^ new) & PT64_BASE_ADDR_MASK)
  1370. return true;
  1371. old ^= PT64_NX_MASK;
  1372. new ^= PT64_NX_MASK;
  1373. return (old & ~new & PT64_PERM_MASK) != 0;
  1374. }
  1375. static void mmu_pte_write_flush_tlb(struct kvm_vcpu *vcpu, u64 old, u64 new)
  1376. {
  1377. if (need_remote_flush(old, new))
  1378. kvm_flush_remote_tlbs(vcpu->kvm);
  1379. else
  1380. kvm_mmu_flush_tlb(vcpu);
  1381. }
  1382. static bool last_updated_pte_accessed(struct kvm_vcpu *vcpu)
  1383. {
  1384. u64 *spte = vcpu->arch.last_pte_updated;
  1385. return !!(spte && (*spte & shadow_accessed_mask));
  1386. }
  1387. static void mmu_guess_page_from_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  1388. const u8 *new, int bytes)
  1389. {
  1390. gfn_t gfn;
  1391. int r;
  1392. u64 gpte = 0;
  1393. pfn_t pfn;
  1394. vcpu->arch.update_pte.largepage = 0;
  1395. if (bytes != 4 && bytes != 8)
  1396. return;
  1397. /*
  1398. * Assume that the pte write on a page table of the same type
  1399. * as the current vcpu paging mode. This is nearly always true
  1400. * (might be false while changing modes). Note it is verified later
  1401. * by update_pte().
  1402. */
  1403. if (is_pae(vcpu)) {
  1404. /* Handle a 32-bit guest writing two halves of a 64-bit gpte */
  1405. if ((bytes == 4) && (gpa % 4 == 0)) {
  1406. r = kvm_read_guest(vcpu->kvm, gpa & ~(u64)7, &gpte, 8);
  1407. if (r)
  1408. return;
  1409. memcpy((void *)&gpte + (gpa % 8), new, 4);
  1410. } else if ((bytes == 8) && (gpa % 8 == 0)) {
  1411. memcpy((void *)&gpte, new, 8);
  1412. }
  1413. } else {
  1414. if ((bytes == 4) && (gpa % 4 == 0))
  1415. memcpy((void *)&gpte, new, 4);
  1416. }
  1417. if (!is_present_pte(gpte))
  1418. return;
  1419. gfn = (gpte & PT64_BASE_ADDR_MASK) >> PAGE_SHIFT;
  1420. down_read(&current->mm->mmap_sem);
  1421. if (is_large_pte(gpte) && is_largepage_backed(vcpu, gfn)) {
  1422. gfn &= ~(KVM_PAGES_PER_HPAGE-1);
  1423. vcpu->arch.update_pte.largepage = 1;
  1424. }
  1425. pfn = gfn_to_pfn(vcpu->kvm, gfn);
  1426. up_read(&current->mm->mmap_sem);
  1427. if (is_error_pfn(pfn)) {
  1428. kvm_release_pfn_clean(pfn);
  1429. return;
  1430. }
  1431. vcpu->arch.update_pte.gfn = gfn;
  1432. vcpu->arch.update_pte.pfn = pfn;
  1433. }
  1434. void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
  1435. const u8 *new, int bytes)
  1436. {
  1437. gfn_t gfn = gpa >> PAGE_SHIFT;
  1438. struct kvm_mmu_page *sp;
  1439. struct hlist_node *node, *n;
  1440. struct hlist_head *bucket;
  1441. unsigned index;
  1442. u64 entry, gentry;
  1443. u64 *spte;
  1444. unsigned offset = offset_in_page(gpa);
  1445. unsigned pte_size;
  1446. unsigned page_offset;
  1447. unsigned misaligned;
  1448. unsigned quadrant;
  1449. int level;
  1450. int flooded = 0;
  1451. int npte;
  1452. int r;
  1453. pgprintk("%s: gpa %llx bytes %d\n", __func__, gpa, bytes);
  1454. mmu_guess_page_from_pte_write(vcpu, gpa, new, bytes);
  1455. spin_lock(&vcpu->kvm->mmu_lock);
  1456. kvm_mmu_free_some_pages(vcpu);
  1457. ++vcpu->kvm->stat.mmu_pte_write;
  1458. kvm_mmu_audit(vcpu, "pre pte write");
  1459. if (gfn == vcpu->arch.last_pt_write_gfn
  1460. && !last_updated_pte_accessed(vcpu)) {
  1461. ++vcpu->arch.last_pt_write_count;
  1462. if (vcpu->arch.last_pt_write_count >= 3)
  1463. flooded = 1;
  1464. } else {
  1465. vcpu->arch.last_pt_write_gfn = gfn;
  1466. vcpu->arch.last_pt_write_count = 1;
  1467. vcpu->arch.last_pte_updated = NULL;
  1468. }
  1469. index = kvm_page_table_hashfn(gfn);
  1470. bucket = &vcpu->kvm->arch.mmu_page_hash[index];
  1471. hlist_for_each_entry_safe(sp, node, n, bucket, hash_link) {
  1472. if (sp->gfn != gfn || sp->role.metaphysical)
  1473. continue;
  1474. pte_size = sp->role.glevels == PT32_ROOT_LEVEL ? 4 : 8;
  1475. misaligned = (offset ^ (offset + bytes - 1)) & ~(pte_size - 1);
  1476. misaligned |= bytes < 4;
  1477. if (misaligned || flooded) {
  1478. /*
  1479. * Misaligned accesses are too much trouble to fix
  1480. * up; also, they usually indicate a page is not used
  1481. * as a page table.
  1482. *
  1483. * If we're seeing too many writes to a page,
  1484. * it may no longer be a page table, or we may be
  1485. * forking, in which case it is better to unmap the
  1486. * page.
  1487. */
  1488. pgprintk("misaligned: gpa %llx bytes %d role %x\n",
  1489. gpa, bytes, sp->role.word);
  1490. kvm_mmu_zap_page(vcpu->kvm, sp);
  1491. ++vcpu->kvm->stat.mmu_flooded;
  1492. continue;
  1493. }
  1494. page_offset = offset;
  1495. level = sp->role.level;
  1496. npte = 1;
  1497. if (sp->role.glevels == PT32_ROOT_LEVEL) {
  1498. page_offset <<= 1; /* 32->64 */
  1499. /*
  1500. * A 32-bit pde maps 4MB while the shadow pdes map
  1501. * only 2MB. So we need to double the offset again
  1502. * and zap two pdes instead of one.
  1503. */
  1504. if (level == PT32_ROOT_LEVEL) {
  1505. page_offset &= ~7; /* kill rounding error */
  1506. page_offset <<= 1;
  1507. npte = 2;
  1508. }
  1509. quadrant = page_offset >> PAGE_SHIFT;
  1510. page_offset &= ~PAGE_MASK;
  1511. if (quadrant != sp->role.quadrant)
  1512. continue;
  1513. }
  1514. spte = &sp->spt[page_offset / sizeof(*spte)];
  1515. if ((gpa & (pte_size - 1)) || (bytes < pte_size)) {
  1516. gentry = 0;
  1517. r = kvm_read_guest_atomic(vcpu->kvm,
  1518. gpa & ~(u64)(pte_size - 1),
  1519. &gentry, pte_size);
  1520. new = (const void *)&gentry;
  1521. if (r < 0)
  1522. new = NULL;
  1523. }
  1524. while (npte--) {
  1525. entry = *spte;
  1526. mmu_pte_write_zap_pte(vcpu, sp, spte);
  1527. if (new)
  1528. mmu_pte_write_new_pte(vcpu, sp, spte, new);
  1529. mmu_pte_write_flush_tlb(vcpu, entry, *spte);
  1530. ++spte;
  1531. }
  1532. }
  1533. kvm_mmu_audit(vcpu, "post pte write");
  1534. spin_unlock(&vcpu->kvm->mmu_lock);
  1535. if (!is_error_pfn(vcpu->arch.update_pte.pfn)) {
  1536. kvm_release_pfn_clean(vcpu->arch.update_pte.pfn);
  1537. vcpu->arch.update_pte.pfn = bad_pfn;
  1538. }
  1539. }
  1540. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva)
  1541. {
  1542. gpa_t gpa;
  1543. int r;
  1544. gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, gva);
  1545. spin_lock(&vcpu->kvm->mmu_lock);
  1546. r = kvm_mmu_unprotect_page(vcpu->kvm, gpa >> PAGE_SHIFT);
  1547. spin_unlock(&vcpu->kvm->mmu_lock);
  1548. return r;
  1549. }
  1550. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu)
  1551. {
  1552. while (vcpu->kvm->arch.n_free_mmu_pages < KVM_REFILL_PAGES) {
  1553. struct kvm_mmu_page *sp;
  1554. sp = container_of(vcpu->kvm->arch.active_mmu_pages.prev,
  1555. struct kvm_mmu_page, link);
  1556. kvm_mmu_zap_page(vcpu->kvm, sp);
  1557. ++vcpu->kvm->stat.mmu_recycled;
  1558. }
  1559. }
  1560. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t cr2, u32 error_code)
  1561. {
  1562. int r;
  1563. enum emulation_result er;
  1564. r = vcpu->arch.mmu.page_fault(vcpu, cr2, error_code);
  1565. if (r < 0)
  1566. goto out;
  1567. if (!r) {
  1568. r = 1;
  1569. goto out;
  1570. }
  1571. r = mmu_topup_memory_caches(vcpu);
  1572. if (r)
  1573. goto out;
  1574. er = emulate_instruction(vcpu, vcpu->run, cr2, error_code, 0);
  1575. switch (er) {
  1576. case EMULATE_DONE:
  1577. return 1;
  1578. case EMULATE_DO_MMIO:
  1579. ++vcpu->stat.mmio_exits;
  1580. return 0;
  1581. case EMULATE_FAIL:
  1582. kvm_report_emulation_failure(vcpu, "pagetable");
  1583. return 1;
  1584. default:
  1585. BUG();
  1586. }
  1587. out:
  1588. return r;
  1589. }
  1590. EXPORT_SYMBOL_GPL(kvm_mmu_page_fault);
  1591. void kvm_enable_tdp(void)
  1592. {
  1593. tdp_enabled = true;
  1594. }
  1595. EXPORT_SYMBOL_GPL(kvm_enable_tdp);
  1596. static void free_mmu_pages(struct kvm_vcpu *vcpu)
  1597. {
  1598. struct kvm_mmu_page *sp;
  1599. while (!list_empty(&vcpu->kvm->arch.active_mmu_pages)) {
  1600. sp = container_of(vcpu->kvm->arch.active_mmu_pages.next,
  1601. struct kvm_mmu_page, link);
  1602. kvm_mmu_zap_page(vcpu->kvm, sp);
  1603. cond_resched();
  1604. }
  1605. free_page((unsigned long)vcpu->arch.mmu.pae_root);
  1606. }
  1607. static int alloc_mmu_pages(struct kvm_vcpu *vcpu)
  1608. {
  1609. struct page *page;
  1610. int i;
  1611. ASSERT(vcpu);
  1612. if (vcpu->kvm->arch.n_requested_mmu_pages)
  1613. vcpu->kvm->arch.n_free_mmu_pages =
  1614. vcpu->kvm->arch.n_requested_mmu_pages;
  1615. else
  1616. vcpu->kvm->arch.n_free_mmu_pages =
  1617. vcpu->kvm->arch.n_alloc_mmu_pages;
  1618. /*
  1619. * When emulating 32-bit mode, cr3 is only 32 bits even on x86_64.
  1620. * Therefore we need to allocate shadow page tables in the first
  1621. * 4GB of memory, which happens to fit the DMA32 zone.
  1622. */
  1623. page = alloc_page(GFP_KERNEL | __GFP_DMA32);
  1624. if (!page)
  1625. goto error_1;
  1626. vcpu->arch.mmu.pae_root = page_address(page);
  1627. for (i = 0; i < 4; ++i)
  1628. vcpu->arch.mmu.pae_root[i] = INVALID_PAGE;
  1629. return 0;
  1630. error_1:
  1631. free_mmu_pages(vcpu);
  1632. return -ENOMEM;
  1633. }
  1634. int kvm_mmu_create(struct kvm_vcpu *vcpu)
  1635. {
  1636. ASSERT(vcpu);
  1637. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1638. return alloc_mmu_pages(vcpu);
  1639. }
  1640. int kvm_mmu_setup(struct kvm_vcpu *vcpu)
  1641. {
  1642. ASSERT(vcpu);
  1643. ASSERT(!VALID_PAGE(vcpu->arch.mmu.root_hpa));
  1644. return init_kvm_mmu(vcpu);
  1645. }
  1646. void kvm_mmu_destroy(struct kvm_vcpu *vcpu)
  1647. {
  1648. ASSERT(vcpu);
  1649. destroy_kvm_mmu(vcpu);
  1650. free_mmu_pages(vcpu);
  1651. mmu_free_memory_caches(vcpu);
  1652. }
  1653. void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot)
  1654. {
  1655. struct kvm_mmu_page *sp;
  1656. list_for_each_entry(sp, &kvm->arch.active_mmu_pages, link) {
  1657. int i;
  1658. u64 *pt;
  1659. if (!test_bit(slot, &sp->slot_bitmap))
  1660. continue;
  1661. pt = sp->spt;
  1662. for (i = 0; i < PT64_ENT_PER_PAGE; ++i)
  1663. /* avoid RMW */
  1664. if (pt[i] & PT_WRITABLE_MASK)
  1665. pt[i] &= ~PT_WRITABLE_MASK;
  1666. }
  1667. }
  1668. void kvm_mmu_zap_all(struct kvm *kvm)
  1669. {
  1670. struct kvm_mmu_page *sp, *node;
  1671. spin_lock(&kvm->mmu_lock);
  1672. list_for_each_entry_safe(sp, node, &kvm->arch.active_mmu_pages, link)
  1673. kvm_mmu_zap_page(kvm, sp);
  1674. spin_unlock(&kvm->mmu_lock);
  1675. kvm_flush_remote_tlbs(kvm);
  1676. }
  1677. void kvm_mmu_remove_one_alloc_mmu_page(struct kvm *kvm)
  1678. {
  1679. struct kvm_mmu_page *page;
  1680. page = container_of(kvm->arch.active_mmu_pages.prev,
  1681. struct kvm_mmu_page, link);
  1682. kvm_mmu_zap_page(kvm, page);
  1683. }
  1684. static int mmu_shrink(int nr_to_scan, gfp_t gfp_mask)
  1685. {
  1686. struct kvm *kvm;
  1687. struct kvm *kvm_freed = NULL;
  1688. int cache_count = 0;
  1689. spin_lock(&kvm_lock);
  1690. list_for_each_entry(kvm, &vm_list, vm_list) {
  1691. int npages;
  1692. spin_lock(&kvm->mmu_lock);
  1693. npages = kvm->arch.n_alloc_mmu_pages -
  1694. kvm->arch.n_free_mmu_pages;
  1695. cache_count += npages;
  1696. if (!kvm_freed && nr_to_scan > 0 && npages > 0) {
  1697. kvm_mmu_remove_one_alloc_mmu_page(kvm);
  1698. cache_count--;
  1699. kvm_freed = kvm;
  1700. }
  1701. nr_to_scan--;
  1702. spin_unlock(&kvm->mmu_lock);
  1703. }
  1704. if (kvm_freed)
  1705. list_move_tail(&kvm_freed->vm_list, &vm_list);
  1706. spin_unlock(&kvm_lock);
  1707. return cache_count;
  1708. }
  1709. static struct shrinker mmu_shrinker = {
  1710. .shrink = mmu_shrink,
  1711. .seeks = DEFAULT_SEEKS * 10,
  1712. };
  1713. static void mmu_destroy_caches(void)
  1714. {
  1715. if (pte_chain_cache)
  1716. kmem_cache_destroy(pte_chain_cache);
  1717. if (rmap_desc_cache)
  1718. kmem_cache_destroy(rmap_desc_cache);
  1719. if (mmu_page_header_cache)
  1720. kmem_cache_destroy(mmu_page_header_cache);
  1721. }
  1722. void kvm_mmu_module_exit(void)
  1723. {
  1724. mmu_destroy_caches();
  1725. unregister_shrinker(&mmu_shrinker);
  1726. }
  1727. int kvm_mmu_module_init(void)
  1728. {
  1729. pte_chain_cache = kmem_cache_create("kvm_pte_chain",
  1730. sizeof(struct kvm_pte_chain),
  1731. 0, 0, NULL);
  1732. if (!pte_chain_cache)
  1733. goto nomem;
  1734. rmap_desc_cache = kmem_cache_create("kvm_rmap_desc",
  1735. sizeof(struct kvm_rmap_desc),
  1736. 0, 0, NULL);
  1737. if (!rmap_desc_cache)
  1738. goto nomem;
  1739. mmu_page_header_cache = kmem_cache_create("kvm_mmu_page_header",
  1740. sizeof(struct kvm_mmu_page),
  1741. 0, 0, NULL);
  1742. if (!mmu_page_header_cache)
  1743. goto nomem;
  1744. register_shrinker(&mmu_shrinker);
  1745. return 0;
  1746. nomem:
  1747. mmu_destroy_caches();
  1748. return -ENOMEM;
  1749. }
  1750. /*
  1751. * Caculate mmu pages needed for kvm.
  1752. */
  1753. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm)
  1754. {
  1755. int i;
  1756. unsigned int nr_mmu_pages;
  1757. unsigned int nr_pages = 0;
  1758. for (i = 0; i < kvm->nmemslots; i++)
  1759. nr_pages += kvm->memslots[i].npages;
  1760. nr_mmu_pages = nr_pages * KVM_PERMILLE_MMU_PAGES / 1000;
  1761. nr_mmu_pages = max(nr_mmu_pages,
  1762. (unsigned int) KVM_MIN_ALLOC_MMU_PAGES);
  1763. return nr_mmu_pages;
  1764. }
  1765. static void *pv_mmu_peek_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  1766. unsigned len)
  1767. {
  1768. if (len > buffer->len)
  1769. return NULL;
  1770. return buffer->ptr;
  1771. }
  1772. static void *pv_mmu_read_buffer(struct kvm_pv_mmu_op_buffer *buffer,
  1773. unsigned len)
  1774. {
  1775. void *ret;
  1776. ret = pv_mmu_peek_buffer(buffer, len);
  1777. if (!ret)
  1778. return ret;
  1779. buffer->ptr += len;
  1780. buffer->len -= len;
  1781. buffer->processed += len;
  1782. return ret;
  1783. }
  1784. static int kvm_pv_mmu_write(struct kvm_vcpu *vcpu,
  1785. gpa_t addr, gpa_t value)
  1786. {
  1787. int bytes = 8;
  1788. int r;
  1789. if (!is_long_mode(vcpu) && !is_pae(vcpu))
  1790. bytes = 4;
  1791. r = mmu_topup_memory_caches(vcpu);
  1792. if (r)
  1793. return r;
  1794. if (!emulator_write_phys(vcpu, addr, &value, bytes))
  1795. return -EFAULT;
  1796. return 1;
  1797. }
  1798. static int kvm_pv_mmu_flush_tlb(struct kvm_vcpu *vcpu)
  1799. {
  1800. kvm_x86_ops->tlb_flush(vcpu);
  1801. return 1;
  1802. }
  1803. static int kvm_pv_mmu_release_pt(struct kvm_vcpu *vcpu, gpa_t addr)
  1804. {
  1805. spin_lock(&vcpu->kvm->mmu_lock);
  1806. mmu_unshadow(vcpu->kvm, addr >> PAGE_SHIFT);
  1807. spin_unlock(&vcpu->kvm->mmu_lock);
  1808. return 1;
  1809. }
  1810. static int kvm_pv_mmu_op_one(struct kvm_vcpu *vcpu,
  1811. struct kvm_pv_mmu_op_buffer *buffer)
  1812. {
  1813. struct kvm_mmu_op_header *header;
  1814. header = pv_mmu_peek_buffer(buffer, sizeof *header);
  1815. if (!header)
  1816. return 0;
  1817. switch (header->op) {
  1818. case KVM_MMU_OP_WRITE_PTE: {
  1819. struct kvm_mmu_op_write_pte *wpte;
  1820. wpte = pv_mmu_read_buffer(buffer, sizeof *wpte);
  1821. if (!wpte)
  1822. return 0;
  1823. return kvm_pv_mmu_write(vcpu, wpte->pte_phys,
  1824. wpte->pte_val);
  1825. }
  1826. case KVM_MMU_OP_FLUSH_TLB: {
  1827. struct kvm_mmu_op_flush_tlb *ftlb;
  1828. ftlb = pv_mmu_read_buffer(buffer, sizeof *ftlb);
  1829. if (!ftlb)
  1830. return 0;
  1831. return kvm_pv_mmu_flush_tlb(vcpu);
  1832. }
  1833. case KVM_MMU_OP_RELEASE_PT: {
  1834. struct kvm_mmu_op_release_pt *rpt;
  1835. rpt = pv_mmu_read_buffer(buffer, sizeof *rpt);
  1836. if (!rpt)
  1837. return 0;
  1838. return kvm_pv_mmu_release_pt(vcpu, rpt->pt_phys);
  1839. }
  1840. default: return 0;
  1841. }
  1842. }
  1843. int kvm_pv_mmu_op(struct kvm_vcpu *vcpu, unsigned long bytes,
  1844. gpa_t addr, unsigned long *ret)
  1845. {
  1846. int r;
  1847. struct kvm_pv_mmu_op_buffer buffer;
  1848. buffer.ptr = buffer.buf;
  1849. buffer.len = min_t(unsigned long, bytes, sizeof buffer.buf);
  1850. buffer.processed = 0;
  1851. r = kvm_read_guest(vcpu->kvm, addr, buffer.buf, buffer.len);
  1852. if (r)
  1853. goto out;
  1854. while (buffer.len) {
  1855. r = kvm_pv_mmu_op_one(vcpu, &buffer);
  1856. if (r < 0)
  1857. goto out;
  1858. if (r == 0)
  1859. break;
  1860. }
  1861. r = 1;
  1862. out:
  1863. *ret = buffer.processed;
  1864. return r;
  1865. }
  1866. #ifdef AUDIT
  1867. static const char *audit_msg;
  1868. static gva_t canonicalize(gva_t gva)
  1869. {
  1870. #ifdef CONFIG_X86_64
  1871. gva = (long long)(gva << 16) >> 16;
  1872. #endif
  1873. return gva;
  1874. }
  1875. static void audit_mappings_page(struct kvm_vcpu *vcpu, u64 page_pte,
  1876. gva_t va, int level)
  1877. {
  1878. u64 *pt = __va(page_pte & PT64_BASE_ADDR_MASK);
  1879. int i;
  1880. gva_t va_delta = 1ul << (PAGE_SHIFT + 9 * (level - 1));
  1881. for (i = 0; i < PT64_ENT_PER_PAGE; ++i, va += va_delta) {
  1882. u64 ent = pt[i];
  1883. if (ent == shadow_trap_nonpresent_pte)
  1884. continue;
  1885. va = canonicalize(va);
  1886. if (level > 1) {
  1887. if (ent == shadow_notrap_nonpresent_pte)
  1888. printk(KERN_ERR "audit: (%s) nontrapping pte"
  1889. " in nonleaf level: levels %d gva %lx"
  1890. " level %d pte %llx\n", audit_msg,
  1891. vcpu->arch.mmu.root_level, va, level, ent);
  1892. audit_mappings_page(vcpu, ent, va, level - 1);
  1893. } else {
  1894. gpa_t gpa = vcpu->arch.mmu.gva_to_gpa(vcpu, va);
  1895. hpa_t hpa = (hpa_t)gpa_to_pfn(vcpu, gpa) << PAGE_SHIFT;
  1896. if (is_shadow_present_pte(ent)
  1897. && (ent & PT64_BASE_ADDR_MASK) != hpa)
  1898. printk(KERN_ERR "xx audit error: (%s) levels %d"
  1899. " gva %lx gpa %llx hpa %llx ent %llx %d\n",
  1900. audit_msg, vcpu->arch.mmu.root_level,
  1901. va, gpa, hpa, ent,
  1902. is_shadow_present_pte(ent));
  1903. else if (ent == shadow_notrap_nonpresent_pte
  1904. && !is_error_hpa(hpa))
  1905. printk(KERN_ERR "audit: (%s) notrap shadow,"
  1906. " valid guest gva %lx\n", audit_msg, va);
  1907. kvm_release_pfn_clean(pfn);
  1908. }
  1909. }
  1910. }
  1911. static void audit_mappings(struct kvm_vcpu *vcpu)
  1912. {
  1913. unsigned i;
  1914. if (vcpu->arch.mmu.root_level == 4)
  1915. audit_mappings_page(vcpu, vcpu->arch.mmu.root_hpa, 0, 4);
  1916. else
  1917. for (i = 0; i < 4; ++i)
  1918. if (vcpu->arch.mmu.pae_root[i] & PT_PRESENT_MASK)
  1919. audit_mappings_page(vcpu,
  1920. vcpu->arch.mmu.pae_root[i],
  1921. i << 30,
  1922. 2);
  1923. }
  1924. static int count_rmaps(struct kvm_vcpu *vcpu)
  1925. {
  1926. int nmaps = 0;
  1927. int i, j, k;
  1928. for (i = 0; i < KVM_MEMORY_SLOTS; ++i) {
  1929. struct kvm_memory_slot *m = &vcpu->kvm->memslots[i];
  1930. struct kvm_rmap_desc *d;
  1931. for (j = 0; j < m->npages; ++j) {
  1932. unsigned long *rmapp = &m->rmap[j];
  1933. if (!*rmapp)
  1934. continue;
  1935. if (!(*rmapp & 1)) {
  1936. ++nmaps;
  1937. continue;
  1938. }
  1939. d = (struct kvm_rmap_desc *)(*rmapp & ~1ul);
  1940. while (d) {
  1941. for (k = 0; k < RMAP_EXT; ++k)
  1942. if (d->shadow_ptes[k])
  1943. ++nmaps;
  1944. else
  1945. break;
  1946. d = d->more;
  1947. }
  1948. }
  1949. }
  1950. return nmaps;
  1951. }
  1952. static int count_writable_mappings(struct kvm_vcpu *vcpu)
  1953. {
  1954. int nmaps = 0;
  1955. struct kvm_mmu_page *sp;
  1956. int i;
  1957. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  1958. u64 *pt = sp->spt;
  1959. if (sp->role.level != PT_PAGE_TABLE_LEVEL)
  1960. continue;
  1961. for (i = 0; i < PT64_ENT_PER_PAGE; ++i) {
  1962. u64 ent = pt[i];
  1963. if (!(ent & PT_PRESENT_MASK))
  1964. continue;
  1965. if (!(ent & PT_WRITABLE_MASK))
  1966. continue;
  1967. ++nmaps;
  1968. }
  1969. }
  1970. return nmaps;
  1971. }
  1972. static void audit_rmap(struct kvm_vcpu *vcpu)
  1973. {
  1974. int n_rmap = count_rmaps(vcpu);
  1975. int n_actual = count_writable_mappings(vcpu);
  1976. if (n_rmap != n_actual)
  1977. printk(KERN_ERR "%s: (%s) rmap %d actual %d\n",
  1978. __func__, audit_msg, n_rmap, n_actual);
  1979. }
  1980. static void audit_write_protection(struct kvm_vcpu *vcpu)
  1981. {
  1982. struct kvm_mmu_page *sp;
  1983. struct kvm_memory_slot *slot;
  1984. unsigned long *rmapp;
  1985. gfn_t gfn;
  1986. list_for_each_entry(sp, &vcpu->kvm->arch.active_mmu_pages, link) {
  1987. if (sp->role.metaphysical)
  1988. continue;
  1989. slot = gfn_to_memslot(vcpu->kvm, sp->gfn);
  1990. gfn = unalias_gfn(vcpu->kvm, sp->gfn);
  1991. rmapp = &slot->rmap[gfn - slot->base_gfn];
  1992. if (*rmapp)
  1993. printk(KERN_ERR "%s: (%s) shadow page has writable"
  1994. " mappings: gfn %lx role %x\n",
  1995. __func__, audit_msg, sp->gfn,
  1996. sp->role.word);
  1997. }
  1998. }
  1999. static void kvm_mmu_audit(struct kvm_vcpu *vcpu, const char *msg)
  2000. {
  2001. int olddbg = dbg;
  2002. dbg = 0;
  2003. audit_msg = msg;
  2004. audit_rmap(vcpu);
  2005. audit_write_protection(vcpu);
  2006. audit_mappings(vcpu);
  2007. dbg = olddbg;
  2008. }
  2009. #endif