tc86c001.c 8.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308
  1. /*
  2. * drivers/ide/pci/tc86c001.c Version 1.00 Dec 12, 2006
  3. *
  4. * Copyright (C) 2002 Toshiba Corporation
  5. * Copyright (C) 2005-2006 MontaVista Software, Inc. <source@mvista.com>
  6. *
  7. * This file is licensed under the terms of the GNU General Public
  8. * License version 2. This program is licensed "as is" without any
  9. * warranty of any kind, whether express or implied.
  10. */
  11. #include <linux/types.h>
  12. #include <linux/pci.h>
  13. #include <linux/ide.h>
  14. static inline u8 tc86c001_ratemask(ide_drive_t *drive)
  15. {
  16. return eighty_ninty_three(drive) ? 2 : 1;
  17. }
  18. static int tc86c001_tune_chipset(ide_drive_t *drive, u8 speed)
  19. {
  20. ide_hwif_t *hwif = HWIF(drive);
  21. unsigned long scr_port = hwif->config_data + (drive->dn ? 0x02 : 0x00);
  22. u16 mode, scr = hwif->INW(scr_port);
  23. speed = ide_rate_filter(tc86c001_ratemask(drive), speed);
  24. switch (speed) {
  25. case XFER_UDMA_4: mode = 0x00c0; break;
  26. case XFER_UDMA_3: mode = 0x00b0; break;
  27. case XFER_UDMA_2: mode = 0x00a0; break;
  28. case XFER_UDMA_1: mode = 0x0090; break;
  29. case XFER_UDMA_0: mode = 0x0080; break;
  30. case XFER_MW_DMA_2: mode = 0x0070; break;
  31. case XFER_MW_DMA_1: mode = 0x0060; break;
  32. case XFER_MW_DMA_0: mode = 0x0050; break;
  33. case XFER_PIO_4: mode = 0x0400; break;
  34. case XFER_PIO_3: mode = 0x0300; break;
  35. case XFER_PIO_2: mode = 0x0200; break;
  36. case XFER_PIO_1: mode = 0x0100; break;
  37. case XFER_PIO_0:
  38. default: mode = 0x0000; break;
  39. }
  40. scr &= (speed < XFER_MW_DMA_0) ? 0xf8ff : 0xff0f;
  41. scr |= mode;
  42. hwif->OUTW(scr, scr_port);
  43. return ide_config_drive_speed(drive, speed);
  44. }
  45. static void tc86c001_tune_drive(ide_drive_t *drive, u8 pio)
  46. {
  47. pio = ide_get_best_pio_mode(drive, pio, 4, NULL);
  48. (void) tc86c001_tune_chipset(drive, XFER_PIO_0 + pio);
  49. }
  50. /*
  51. * HACKITY HACK
  52. *
  53. * This is a workaround for the limitation 5 of the TC86C001 IDE controller:
  54. * if a DMA transfer terminates prematurely, the controller leaves the device's
  55. * interrupt request (INTRQ) pending and does not generate a PCI interrupt (or
  56. * set the interrupt bit in the DMA status register), thus no PCI interrupt
  57. * will occur until a DMA transfer has been successfully completed.
  58. *
  59. * We work around this by initiating dummy, zero-length DMA transfer on
  60. * a DMA timeout expiration. I found no better way to do this with the current
  61. * IDE core than to temporarily replace a higher level driver's timer expiry
  62. * handler with our own backing up to that handler in case our recovery fails.
  63. */
  64. static int tc86c001_timer_expiry(ide_drive_t *drive)
  65. {
  66. ide_hwif_t *hwif = HWIF(drive);
  67. ide_expiry_t *expiry = ide_get_hwifdata(hwif);
  68. ide_hwgroup_t *hwgroup = HWGROUP(drive);
  69. u8 dma_stat = hwif->INB(hwif->dma_status);
  70. /* Restore a higher level driver's expiry handler first. */
  71. hwgroup->expiry = expiry;
  72. if ((dma_stat & 5) == 1) { /* DMA active and no interrupt */
  73. unsigned long sc_base = hwif->config_data;
  74. unsigned long twcr_port = sc_base + (drive->dn ? 0x06 : 0x04);
  75. u8 dma_cmd = hwif->INB(hwif->dma_command);
  76. printk(KERN_WARNING "%s: DMA interrupt possibly stuck, "
  77. "attempting recovery...\n", drive->name);
  78. /* Stop DMA */
  79. hwif->OUTB(dma_cmd & ~0x01, hwif->dma_command);
  80. /* Setup the dummy DMA transfer */
  81. hwif->OUTW(0, sc_base + 0x0a); /* Sector Count */
  82. hwif->OUTW(0, twcr_port); /* Transfer Word Count 1 or 2 */
  83. /* Start the dummy DMA transfer */
  84. hwif->OUTB(0x00, hwif->dma_command); /* clear R_OR_WCTR for write */
  85. hwif->OUTB(0x01, hwif->dma_command); /* set START_STOPBM */
  86. /*
  87. * If an interrupt was pending, it should come thru shortly.
  88. * If not, a higher level driver's expiry handler should
  89. * eventually cause some kind of recovery from the DMA stall.
  90. */
  91. return WAIT_MIN_SLEEP;
  92. }
  93. /* Chain to the restored expiry handler if DMA wasn't active. */
  94. if (likely(expiry != NULL))
  95. return expiry(drive);
  96. /* If there was no handler, "emulate" that for ide_timer_expiry()... */
  97. return -1;
  98. }
  99. static void tc86c001_dma_start(ide_drive_t *drive)
  100. {
  101. ide_hwif_t *hwif = HWIF(drive);
  102. ide_hwgroup_t *hwgroup = HWGROUP(drive);
  103. unsigned long sc_base = hwif->config_data;
  104. unsigned long twcr_port = sc_base + (drive->dn ? 0x06 : 0x04);
  105. unsigned long nsectors = hwgroup->rq->nr_sectors;
  106. /*
  107. * We have to manually load the sector count and size into
  108. * the appropriate system control registers for DMA to work
  109. * with LBA48 and ATAPI devices...
  110. */
  111. hwif->OUTW(nsectors, sc_base + 0x0a); /* Sector Count */
  112. hwif->OUTW(SECTOR_SIZE / 2, twcr_port); /* Transfer Word Count 1/2 */
  113. /* Install our timeout expiry hook, saving the current handler... */
  114. ide_set_hwifdata(hwif, hwgroup->expiry);
  115. hwgroup->expiry = &tc86c001_timer_expiry;
  116. ide_dma_start(drive);
  117. }
  118. static int tc86c001_busproc(ide_drive_t *drive, int state)
  119. {
  120. ide_hwif_t *hwif = HWIF(drive);
  121. unsigned long sc_base = hwif->config_data;
  122. u16 scr1;
  123. /* System Control 1 Register bit 11 (ATA Hard Reset) read */
  124. scr1 = hwif->INW(sc_base + 0x00);
  125. switch (state) {
  126. case BUSSTATE_ON:
  127. if (!(scr1 & 0x0800))
  128. return 0;
  129. scr1 &= ~0x0800;
  130. hwif->drives[0].failures = hwif->drives[1].failures = 0;
  131. break;
  132. case BUSSTATE_OFF:
  133. if (scr1 & 0x0800)
  134. return 0;
  135. scr1 |= 0x0800;
  136. hwif->drives[0].failures = hwif->drives[0].max_failures + 1;
  137. hwif->drives[1].failures = hwif->drives[1].max_failures + 1;
  138. break;
  139. default:
  140. return -EINVAL;
  141. }
  142. /* System Control 1 Register bit 11 (ATA Hard Reset) write */
  143. hwif->OUTW(scr1, sc_base + 0x00);
  144. return 0;
  145. }
  146. static int config_chipset_for_dma(ide_drive_t *drive)
  147. {
  148. u8 speed = ide_dma_speed(drive, tc86c001_ratemask(drive));
  149. if (!speed)
  150. return 0;
  151. (void) tc86c001_tune_chipset(drive, speed);
  152. return ide_dma_enable(drive);
  153. }
  154. static int tc86c001_config_drive_xfer_rate(ide_drive_t *drive)
  155. {
  156. ide_hwif_t *hwif = HWIF(drive);
  157. struct hd_driveid *id = drive->id;
  158. if ((id->capability & 1) && drive->autodma) {
  159. if (ide_use_dma(drive) && config_chipset_for_dma(drive))
  160. return hwif->ide_dma_on(drive);
  161. goto fast_ata_pio;
  162. } else if ((id->capability & 8) || (id->field_valid & 2)) {
  163. fast_ata_pio:
  164. tc86c001_tune_drive(drive, 255);
  165. return hwif->ide_dma_off_quietly(drive);
  166. }
  167. /* IORDY not supported */
  168. return 0;
  169. }
  170. void __devinit init_hwif_tc86c001(ide_hwif_t *hwif)
  171. {
  172. unsigned long sc_base = pci_resource_start(hwif->pci_dev, 5);
  173. u16 scr1 = hwif->INW(sc_base + 0x00);;
  174. /* System Control 1 Register bit 15 (Soft Reset) set */
  175. hwif->OUTW(scr1 | 0x8000, sc_base + 0x00);
  176. /* System Control 1 Register bit 14 (FIFO Reset) set */
  177. hwif->OUTW(scr1 | 0x4000, sc_base + 0x00);
  178. /* System Control 1 Register: reset clear */
  179. hwif->OUTW(scr1 & ~0xc000, sc_base + 0x00);
  180. /* Store the system control register base for convenience... */
  181. hwif->config_data = sc_base;
  182. hwif->tuneproc = &tc86c001_tune_drive;
  183. hwif->speedproc = &tc86c001_tune_chipset;
  184. hwif->busproc = &tc86c001_busproc;
  185. hwif->drives[0].autotune = hwif->drives[1].autotune = 1;
  186. if (!hwif->dma_base)
  187. return;
  188. /*
  189. * Sector Count Control Register bits 0 and 1 set:
  190. * software sets Sector Count Register for master and slave device
  191. */
  192. hwif->OUTW(0x0003, sc_base + 0x0c);
  193. /* Sector Count Register limit */
  194. hwif->rqsize = 0xffff;
  195. hwif->atapi_dma = 1;
  196. hwif->ultra_mask = 0x1f;
  197. hwif->mwdma_mask = 0x07;
  198. hwif->ide_dma_check = &tc86c001_config_drive_xfer_rate;
  199. hwif->dma_start = &tc86c001_dma_start;
  200. if (!hwif->udma_four) {
  201. /*
  202. * System Control 1 Register bit 13 (PDIAGN):
  203. * 0=80-pin cable, 1=40-pin cable
  204. */
  205. scr1 = hwif->INW(sc_base + 0x00);
  206. hwif->udma_four = (scr1 & 0x2000) ? 0 : 1;
  207. }
  208. if (!noautodma)
  209. hwif->autodma = 1;
  210. hwif->drives[0].autodma = hwif->drives[1].autodma = hwif->autodma;
  211. }
  212. static unsigned int init_chipset_tc86c001(struct pci_dev *dev, const char *name)
  213. {
  214. int err = pci_request_region(dev, 5, name);
  215. if (err)
  216. printk(KERN_ERR "%s: system control regs already in use", name);
  217. return err;
  218. }
  219. static ide_pci_device_t tc86c001_chipset __devinitdata = {
  220. .name = "TC86C001",
  221. .init_chipset = init_chipset_tc86c001,
  222. .init_hwif = init_hwif_tc86c001,
  223. .channels = 1,
  224. .autodma = AUTODMA,
  225. .bootable = OFF_BOARD
  226. };
  227. static int __devinit tc86c001_init_one(struct pci_dev *dev,
  228. const struct pci_device_id *id)
  229. {
  230. return ide_setup_pci_device(dev, &tc86c001_chipset);
  231. }
  232. static struct pci_device_id tc86c001_pci_tbl[] = {
  233. { PCI_VENDOR_ID_TOSHIBA_2, PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
  234. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  235. { 0, }
  236. };
  237. MODULE_DEVICE_TABLE(pci, tc86c001_pci_tbl);
  238. static struct pci_driver driver = {
  239. .name = "TC86C001",
  240. .id_table = tc86c001_pci_tbl,
  241. .probe = tc86c001_init_one
  242. };
  243. static int tc86c001_ide_init(void)
  244. {
  245. return ide_pci_register_driver(&driver);
  246. }
  247. module_init(tc86c001_ide_init);
  248. MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
  249. MODULE_DESCRIPTION("PCI driver module for TC86C001 IDE");
  250. MODULE_LICENSE("GPL");