setup.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617
  1. /*
  2. * Copyright (C) 1995 Linus Torvalds
  3. * Adapted from 'alpha' version by Gary Thomas
  4. * Modified by Cort Dougan (cort@cs.nmt.edu)
  5. */
  6. /*
  7. * bootup setup stuff..
  8. */
  9. #include <linux/errno.h>
  10. #include <linux/sched.h>
  11. #include <linux/kernel.h>
  12. #include <linux/mm.h>
  13. #include <linux/stddef.h>
  14. #include <linux/unistd.h>
  15. #include <linux/ptrace.h>
  16. #include <linux/slab.h>
  17. #include <linux/user.h>
  18. #include <linux/a.out.h>
  19. #include <linux/tty.h>
  20. #include <linux/major.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/reboot.h>
  23. #include <linux/init.h>
  24. #include <linux/pci.h>
  25. #include <linux/utsrelease.h>
  26. #include <linux/adb.h>
  27. #include <linux/module.h>
  28. #include <linux/delay.h>
  29. #include <linux/console.h>
  30. #include <linux/seq_file.h>
  31. #include <linux/root_dev.h>
  32. #include <linux/initrd.h>
  33. #include <linux/timer.h>
  34. #include <asm/io.h>
  35. #include <asm/pgtable.h>
  36. #include <asm/prom.h>
  37. #include <asm/pci-bridge.h>
  38. #include <asm/dma.h>
  39. #include <asm/machdep.h>
  40. #include <asm/irq.h>
  41. #include <asm/hydra.h>
  42. #include <asm/sections.h>
  43. #include <asm/time.h>
  44. #include <asm/i8259.h>
  45. #include <asm/mpic.h>
  46. #include <asm/rtas.h>
  47. #include <asm/xmon.h>
  48. #include "chrp.h"
  49. #include "gg2.h"
  50. void rtas_indicator_progress(char *, unsigned short);
  51. int _chrp_type;
  52. EXPORT_SYMBOL(_chrp_type);
  53. static struct mpic *chrp_mpic;
  54. /* Used for doing CHRP event-scans */
  55. DEFINE_PER_CPU(struct timer_list, heartbeat_timer);
  56. unsigned long event_scan_interval;
  57. /*
  58. * XXX this should be in xmon.h, but putting it there means xmon.h
  59. * has to include <linux/interrupt.h> (to get irqreturn_t), which
  60. * causes all sorts of problems. -- paulus
  61. */
  62. extern irqreturn_t xmon_irq(int, void *);
  63. extern unsigned long loops_per_jiffy;
  64. /* To be replaced by RTAS when available */
  65. static unsigned int __iomem *briq_SPOR;
  66. #ifdef CONFIG_SMP
  67. extern struct smp_ops_t chrp_smp_ops;
  68. #endif
  69. static const char *gg2_memtypes[4] = {
  70. "FPM", "SDRAM", "EDO", "BEDO"
  71. };
  72. static const char *gg2_cachesizes[4] = {
  73. "256 KB", "512 KB", "1 MB", "Reserved"
  74. };
  75. static const char *gg2_cachetypes[4] = {
  76. "Asynchronous", "Reserved", "Flow-Through Synchronous",
  77. "Pipelined Synchronous"
  78. };
  79. static const char *gg2_cachemodes[4] = {
  80. "Disabled", "Write-Through", "Copy-Back", "Transparent Mode"
  81. };
  82. static const char *chrp_names[] = {
  83. "Unknown",
  84. "","","",
  85. "Motorola",
  86. "IBM or Longtrail",
  87. "Genesi Pegasos",
  88. "Total Impact Briq"
  89. };
  90. void chrp_show_cpuinfo(struct seq_file *m)
  91. {
  92. int i, sdramen;
  93. unsigned int t;
  94. struct device_node *root;
  95. const char *model = "";
  96. root = of_find_node_by_path("/");
  97. if (root)
  98. model = of_get_property(root, "model", NULL);
  99. seq_printf(m, "machine\t\t: CHRP %s\n", model);
  100. /* longtrail (goldengate) stuff */
  101. if (!strncmp(model, "IBM,LongTrail", 13)) {
  102. /* VLSI VAS96011/12 `Golden Gate 2' */
  103. /* Memory banks */
  104. sdramen = (in_le32(gg2_pci_config_base + GG2_PCI_DRAM_CTRL)
  105. >>31) & 1;
  106. for (i = 0; i < (sdramen ? 4 : 6); i++) {
  107. t = in_le32(gg2_pci_config_base+
  108. GG2_PCI_DRAM_BANK0+
  109. i*4);
  110. if (!(t & 1))
  111. continue;
  112. switch ((t>>8) & 0x1f) {
  113. case 0x1f:
  114. model = "4 MB";
  115. break;
  116. case 0x1e:
  117. model = "8 MB";
  118. break;
  119. case 0x1c:
  120. model = "16 MB";
  121. break;
  122. case 0x18:
  123. model = "32 MB";
  124. break;
  125. case 0x10:
  126. model = "64 MB";
  127. break;
  128. case 0x00:
  129. model = "128 MB";
  130. break;
  131. default:
  132. model = "Reserved";
  133. break;
  134. }
  135. seq_printf(m, "memory bank %d\t: %s %s\n", i, model,
  136. gg2_memtypes[sdramen ? 1 : ((t>>1) & 3)]);
  137. }
  138. /* L2 cache */
  139. t = in_le32(gg2_pci_config_base+GG2_PCI_CC_CTRL);
  140. seq_printf(m, "board l2\t: %s %s (%s)\n",
  141. gg2_cachesizes[(t>>7) & 3],
  142. gg2_cachetypes[(t>>2) & 3],
  143. gg2_cachemodes[t & 3]);
  144. }
  145. of_node_put(root);
  146. }
  147. /*
  148. * Fixes for the National Semiconductor PC78308VUL SuperI/O
  149. *
  150. * Some versions of Open Firmware incorrectly initialize the IRQ settings
  151. * for keyboard and mouse
  152. */
  153. static inline void __init sio_write(u8 val, u8 index)
  154. {
  155. outb(index, 0x15c);
  156. outb(val, 0x15d);
  157. }
  158. static inline u8 __init sio_read(u8 index)
  159. {
  160. outb(index, 0x15c);
  161. return inb(0x15d);
  162. }
  163. static void __init sio_fixup_irq(const char *name, u8 device, u8 level,
  164. u8 type)
  165. {
  166. u8 level0, type0, active;
  167. /* select logical device */
  168. sio_write(device, 0x07);
  169. active = sio_read(0x30);
  170. level0 = sio_read(0x70);
  171. type0 = sio_read(0x71);
  172. if (level0 != level || type0 != type || !active) {
  173. printk(KERN_WARNING "sio: %s irq level %d, type %d, %sactive: "
  174. "remapping to level %d, type %d, active\n",
  175. name, level0, type0, !active ? "in" : "", level, type);
  176. sio_write(0x01, 0x30);
  177. sio_write(level, 0x70);
  178. sio_write(type, 0x71);
  179. }
  180. }
  181. static void __init sio_init(void)
  182. {
  183. struct device_node *root;
  184. if ((root = of_find_node_by_path("/")) &&
  185. !strncmp(of_get_property(root, "model", NULL),
  186. "IBM,LongTrail", 13)) {
  187. /* logical device 0 (KBC/Keyboard) */
  188. sio_fixup_irq("keyboard", 0, 1, 2);
  189. /* select logical device 1 (KBC/Mouse) */
  190. sio_fixup_irq("mouse", 1, 12, 2);
  191. }
  192. of_node_put(root);
  193. }
  194. static void __init pegasos_set_l2cr(void)
  195. {
  196. struct device_node *np;
  197. /* On Pegasos, enable the l2 cache if needed, as the OF forgets it */
  198. if (_chrp_type != _CHRP_Pegasos)
  199. return;
  200. /* Enable L2 cache if needed */
  201. np = of_find_node_by_type(NULL, "cpu");
  202. if (np != NULL) {
  203. const unsigned int *l2cr = of_get_property(np, "l2cr", NULL);
  204. if (l2cr == NULL) {
  205. printk ("Pegasos l2cr : no cpu l2cr property found\n");
  206. goto out;
  207. }
  208. if (!((*l2cr) & 0x80000000)) {
  209. printk ("Pegasos l2cr : L2 cache was not active, "
  210. "activating\n");
  211. _set_L2CR(0);
  212. _set_L2CR((*l2cr) | 0x80000000);
  213. }
  214. }
  215. out:
  216. of_node_put(np);
  217. }
  218. static void briq_restart(char *cmd)
  219. {
  220. local_irq_disable();
  221. if (briq_SPOR)
  222. out_be32(briq_SPOR, 0);
  223. for(;;);
  224. }
  225. void __init chrp_setup_arch(void)
  226. {
  227. struct device_node *root = of_find_node_by_path("/");
  228. const char *machine = NULL;
  229. /* init to some ~sane value until calibrate_delay() runs */
  230. loops_per_jiffy = 50000000/HZ;
  231. if (root)
  232. machine = of_get_property(root, "model", NULL);
  233. if (machine && strncmp(machine, "Pegasos", 7) == 0) {
  234. _chrp_type = _CHRP_Pegasos;
  235. } else if (machine && strncmp(machine, "IBM", 3) == 0) {
  236. _chrp_type = _CHRP_IBM;
  237. } else if (machine && strncmp(machine, "MOT", 3) == 0) {
  238. _chrp_type = _CHRP_Motorola;
  239. } else if (machine && strncmp(machine, "TotalImpact,BRIQ-1", 18) == 0) {
  240. _chrp_type = _CHRP_briq;
  241. /* Map the SPOR register on briq and change the restart hook */
  242. briq_SPOR = ioremap(0xff0000e8, 4);
  243. ppc_md.restart = briq_restart;
  244. } else {
  245. /* Let's assume it is an IBM chrp if all else fails */
  246. _chrp_type = _CHRP_IBM;
  247. }
  248. of_node_put(root);
  249. printk("chrp type = %x [%s]\n", _chrp_type, chrp_names[_chrp_type]);
  250. rtas_initialize();
  251. if (rtas_token("display-character") >= 0)
  252. ppc_md.progress = rtas_progress;
  253. /* use RTAS time-of-day routines if available */
  254. if (rtas_token("get-time-of-day") != RTAS_UNKNOWN_SERVICE) {
  255. ppc_md.get_boot_time = rtas_get_boot_time;
  256. ppc_md.get_rtc_time = rtas_get_rtc_time;
  257. ppc_md.set_rtc_time = rtas_set_rtc_time;
  258. }
  259. #ifdef CONFIG_BLK_DEV_INITRD
  260. /* this is fine for chrp */
  261. initrd_below_start_ok = 1;
  262. if (initrd_start)
  263. ROOT_DEV = Root_RAM0;
  264. else
  265. #endif
  266. ROOT_DEV = Root_SDA2; /* sda2 (sda1 is for the kernel) */
  267. /* On pegasos, enable the L2 cache if not already done by OF */
  268. pegasos_set_l2cr();
  269. /* Lookup PCI host bridges */
  270. chrp_find_bridges();
  271. /*
  272. * Temporary fixes for PCI devices.
  273. * -- Geert
  274. */
  275. hydra_init(); /* Mac I/O */
  276. /*
  277. * Fix the Super I/O configuration
  278. */
  279. sio_init();
  280. pci_create_OF_bus_map();
  281. /*
  282. * Print the banner, then scroll down so boot progress
  283. * can be printed. -- Cort
  284. */
  285. if (ppc_md.progress) ppc_md.progress("Linux/PPC "UTS_RELEASE"\n", 0x0);
  286. }
  287. void
  288. chrp_event_scan(unsigned long unused)
  289. {
  290. unsigned char log[1024];
  291. int ret = 0;
  292. /* XXX: we should loop until the hardware says no more error logs -- Cort */
  293. rtas_call(rtas_token("event-scan"), 4, 1, &ret, 0xffffffff, 0,
  294. __pa(log), 1024);
  295. mod_timer(&__get_cpu_var(heartbeat_timer),
  296. jiffies + event_scan_interval);
  297. }
  298. static void chrp_8259_cascade(unsigned int irq, struct irq_desc *desc)
  299. {
  300. unsigned int cascade_irq = i8259_irq();
  301. if (cascade_irq != NO_IRQ)
  302. generic_handle_irq(cascade_irq);
  303. desc->chip->eoi(irq);
  304. }
  305. /*
  306. * Finds the open-pic node and sets up the mpic driver.
  307. */
  308. static void __init chrp_find_openpic(void)
  309. {
  310. struct device_node *np, *root;
  311. int len, i, j;
  312. int isu_size, idu_size;
  313. const unsigned int *iranges, *opprop = NULL;
  314. int oplen = 0;
  315. unsigned long opaddr;
  316. int na = 1;
  317. np = of_find_node_by_type(NULL, "open-pic");
  318. if (np == NULL)
  319. return;
  320. root = of_find_node_by_path("/");
  321. if (root) {
  322. opprop = of_get_property(root, "platform-open-pic", &oplen);
  323. na = of_n_addr_cells(root);
  324. }
  325. if (opprop && oplen >= na * sizeof(unsigned int)) {
  326. opaddr = opprop[na-1]; /* assume 32-bit */
  327. oplen /= na * sizeof(unsigned int);
  328. } else {
  329. struct resource r;
  330. if (of_address_to_resource(np, 0, &r)) {
  331. goto bail;
  332. }
  333. opaddr = r.start;
  334. oplen = 0;
  335. }
  336. printk(KERN_INFO "OpenPIC at %lx\n", opaddr);
  337. iranges = of_get_property(np, "interrupt-ranges", &len);
  338. if (iranges == NULL)
  339. len = 0; /* non-distributed mpic */
  340. else
  341. len /= 2 * sizeof(unsigned int);
  342. /*
  343. * The first pair of cells in interrupt-ranges refers to the
  344. * IDU; subsequent pairs refer to the ISUs.
  345. */
  346. if (oplen < len) {
  347. printk(KERN_ERR "Insufficient addresses for distributed"
  348. " OpenPIC (%d < %d)\n", oplen, len);
  349. len = oplen;
  350. }
  351. isu_size = 0;
  352. idu_size = 0;
  353. if (len > 0 && iranges[1] != 0) {
  354. printk(KERN_INFO "OpenPIC irqs %d..%d in IDU\n",
  355. iranges[0], iranges[0] + iranges[1] - 1);
  356. idu_size = iranges[1];
  357. }
  358. if (len > 1)
  359. isu_size = iranges[3];
  360. chrp_mpic = mpic_alloc(np, opaddr, MPIC_PRIMARY,
  361. isu_size, 0, " MPIC ");
  362. if (chrp_mpic == NULL) {
  363. printk(KERN_ERR "Failed to allocate MPIC structure\n");
  364. goto bail;
  365. }
  366. j = na - 1;
  367. for (i = 1; i < len; ++i) {
  368. iranges += 2;
  369. j += na;
  370. printk(KERN_INFO "OpenPIC irqs %d..%d in ISU at %x\n",
  371. iranges[0], iranges[0] + iranges[1] - 1,
  372. opprop[j]);
  373. mpic_assign_isu(chrp_mpic, i - 1, opprop[j]);
  374. }
  375. mpic_init(chrp_mpic);
  376. ppc_md.get_irq = mpic_get_irq;
  377. bail:
  378. of_node_put(root);
  379. of_node_put(np);
  380. }
  381. #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
  382. static struct irqaction xmon_irqaction = {
  383. .handler = xmon_irq,
  384. .mask = CPU_MASK_NONE,
  385. .name = "XMON break",
  386. };
  387. #endif
  388. static void __init chrp_find_8259(void)
  389. {
  390. struct device_node *np, *pic = NULL;
  391. unsigned long chrp_int_ack = 0;
  392. unsigned int cascade_irq;
  393. /* Look for cascade */
  394. for_each_node_by_type(np, "interrupt-controller")
  395. if (of_device_is_compatible(np, "chrp,iic")) {
  396. pic = np;
  397. break;
  398. }
  399. /* Ok, 8259 wasn't found. We need to handle the case where
  400. * we have a pegasos that claims to be chrp but doesn't have
  401. * a proper interrupt tree
  402. */
  403. if (pic == NULL && chrp_mpic != NULL) {
  404. printk(KERN_ERR "i8259: Not found in device-tree"
  405. " assuming no legacy interrupts\n");
  406. return;
  407. }
  408. /* Look for intack. In a perfect world, we would look for it on
  409. * the ISA bus that holds the 8259 but heh... Works that way. If
  410. * we ever see a problem, we can try to re-use the pSeries code here.
  411. * Also, Pegasos-type platforms don't have a proper node to start
  412. * from anyway
  413. */
  414. for_each_node_by_name(np, "pci") {
  415. const unsigned int *addrp = of_get_property(np,
  416. "8259-interrupt-acknowledge", NULL);
  417. if (addrp == NULL)
  418. continue;
  419. chrp_int_ack = addrp[of_n_addr_cells(np)-1];
  420. break;
  421. }
  422. of_node_put(np);
  423. if (np == NULL)
  424. printk(KERN_WARNING "Cannot find PCI interrupt acknowledge"
  425. " address, polling\n");
  426. i8259_init(pic, chrp_int_ack);
  427. if (ppc_md.get_irq == NULL) {
  428. ppc_md.get_irq = i8259_irq;
  429. irq_set_default_host(i8259_get_host());
  430. }
  431. if (chrp_mpic != NULL) {
  432. cascade_irq = irq_of_parse_and_map(pic, 0);
  433. if (cascade_irq == NO_IRQ)
  434. printk(KERN_ERR "i8259: failed to map cascade irq\n");
  435. else
  436. set_irq_chained_handler(cascade_irq,
  437. chrp_8259_cascade);
  438. }
  439. }
  440. void __init chrp_init_IRQ(void)
  441. {
  442. #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
  443. struct device_node *kbd;
  444. #endif
  445. chrp_find_openpic();
  446. chrp_find_8259();
  447. #ifdef CONFIG_SMP
  448. /* Pegasos has no MPIC, those ops would make it crash. It might be an
  449. * option to move setting them to after we probe the PIC though
  450. */
  451. if (chrp_mpic != NULL)
  452. smp_ops = &chrp_smp_ops;
  453. #endif /* CONFIG_SMP */
  454. if (_chrp_type == _CHRP_Pegasos)
  455. ppc_md.get_irq = i8259_irq;
  456. #if defined(CONFIG_VT) && defined(CONFIG_INPUT_ADBHID) && defined(CONFIG_XMON)
  457. /* see if there is a keyboard in the device tree
  458. with a parent of type "adb" */
  459. for_each_node_by_name(kbd, "keyboard")
  460. if (kbd->parent && kbd->parent->type
  461. && strcmp(kbd->parent->type, "adb") == 0)
  462. break;
  463. of_node_put(kbd);
  464. if (kbd)
  465. setup_irq(HYDRA_INT_ADB_NMI, &xmon_irqaction);
  466. #endif
  467. }
  468. void __init
  469. chrp_init2(void)
  470. {
  471. struct device_node *device;
  472. const unsigned int *p = NULL;
  473. #ifdef CONFIG_NVRAM
  474. chrp_nvram_init();
  475. #endif
  476. request_region(0x20,0x20,"pic1");
  477. request_region(0xa0,0x20,"pic2");
  478. request_region(0x00,0x20,"dma1");
  479. request_region(0x40,0x20,"timer");
  480. request_region(0x80,0x10,"dma page reg");
  481. request_region(0xc0,0x20,"dma2");
  482. /* Get the event scan rate for the rtas so we know how
  483. * often it expects a heartbeat. -- Cort
  484. */
  485. device = of_find_node_by_name(NULL, "rtas");
  486. if (device)
  487. p = of_get_property(device, "rtas-event-scan-rate", NULL);
  488. if (p && *p) {
  489. /*
  490. * Arrange to call chrp_event_scan at least *p times
  491. * per minute. We use 59 rather than 60 here so that
  492. * the rate will be slightly higher than the minimum.
  493. * This all assumes we don't do hotplug CPU on any
  494. * machine that needs the event scans done.
  495. */
  496. unsigned long interval, offset;
  497. int cpu, ncpus;
  498. struct timer_list *timer;
  499. interval = HZ * 59 / *p;
  500. offset = HZ;
  501. ncpus = num_online_cpus();
  502. event_scan_interval = ncpus * interval;
  503. for (cpu = 0; cpu < ncpus; ++cpu) {
  504. timer = &per_cpu(heartbeat_timer, cpu);
  505. setup_timer(timer, chrp_event_scan, 0);
  506. timer->expires = jiffies + offset;
  507. add_timer_on(timer, cpu);
  508. offset += interval;
  509. }
  510. printk("RTAS Event Scan Rate: %u (%lu jiffies)\n",
  511. *p, interval);
  512. }
  513. of_node_put(device);
  514. if (ppc_md.progress)
  515. ppc_md.progress(" Have fun! ", 0x7777);
  516. }
  517. static int __init chrp_probe(void)
  518. {
  519. char *dtype = of_get_flat_dt_prop(of_get_flat_dt_root(),
  520. "device_type", NULL);
  521. if (dtype == NULL)
  522. return 0;
  523. if (strcmp(dtype, "chrp"))
  524. return 0;
  525. ISA_DMA_THRESHOLD = ~0L;
  526. DMA_MODE_READ = 0x44;
  527. DMA_MODE_WRITE = 0x48;
  528. return 1;
  529. }
  530. define_machine(chrp) {
  531. .name = "CHRP",
  532. .probe = chrp_probe,
  533. .setup_arch = chrp_setup_arch,
  534. .init = chrp_init2,
  535. .show_cpuinfo = chrp_show_cpuinfo,
  536. .init_IRQ = chrp_init_IRQ,
  537. .restart = rtas_restart,
  538. .power_off = rtas_power_off,
  539. .halt = rtas_halt,
  540. .time_init = chrp_time_init,
  541. .set_rtc_time = chrp_set_rtc_time,
  542. .get_rtc_time = chrp_get_rtc_time,
  543. .calibrate_decr = generic_calibrate_decr,
  544. .phys_mem_access_prot = pci_phys_mem_access_prot,
  545. };