sata_sil24.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * NOTE: No NCQ/ATAPI support yet. The preview driver didn't support
  9. * NCQ nor ATAPI, and, unfortunately, I couldn't find out how to make
  10. * those work. Enabling those shouldn't be difficult. Basic
  11. * structure is all there (in libata-dev tree). If you have any
  12. * information about this hardware, please contact me or linux-ide.
  13. * Info is needed on...
  14. *
  15. * - How to issue tagged commands and turn on sactive on issue accordingly.
  16. * - Where to put an ATAPI command and how to tell the device to send it.
  17. * - How to enable/use 64bit.
  18. *
  19. * This program is free software; you can redistribute it and/or modify it
  20. * under the terms of the GNU General Public License as published by the
  21. * Free Software Foundation; either version 2, or (at your option) any
  22. * later version.
  23. *
  24. * This program is distributed in the hope that it will be useful, but
  25. * WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  27. * General Public License for more details.
  28. *
  29. */
  30. #include <linux/kernel.h>
  31. #include <linux/module.h>
  32. #include <linux/pci.h>
  33. #include <linux/blkdev.h>
  34. #include <linux/delay.h>
  35. #include <linux/interrupt.h>
  36. #include <linux/dma-mapping.h>
  37. #include <scsi/scsi_host.h>
  38. #include "scsi.h"
  39. #include <linux/libata.h>
  40. #include <asm/io.h>
  41. #define DRV_NAME "sata_sil24"
  42. #define DRV_VERSION "0.20" /* Silicon Image's preview driver was 0.10 */
  43. #define NR_PORTS 4
  44. /*
  45. * Port request block (PRB) 32 bytes
  46. */
  47. struct sil24_prb {
  48. u16 ctrl;
  49. u16 prot;
  50. u32 rx_cnt;
  51. u8 fis[6 * 4];
  52. };
  53. /*
  54. * Scatter gather entry (SGE) 16 bytes
  55. */
  56. struct sil24_sge {
  57. u64 addr;
  58. u32 cnt;
  59. u32 flags;
  60. };
  61. /*
  62. * Port multiplier
  63. */
  64. struct sil24_port_multiplier {
  65. u32 diag;
  66. u32 sactive;
  67. };
  68. enum {
  69. /*
  70. * Global controller registers (128 bytes @ BAR0)
  71. */
  72. /* 32 bit regs */
  73. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  74. HOST_CTRL = 0x40,
  75. HOST_IRQ_STAT = 0x44,
  76. HOST_PHY_CFG = 0x48,
  77. HOST_BIST_CTRL = 0x50,
  78. HOST_BIST_PTRN = 0x54,
  79. HOST_BIST_STAT = 0x58,
  80. HOST_MEM_BIST_STAT = 0x5c,
  81. HOST_FLASH_CMD = 0x70,
  82. /* 8 bit regs */
  83. HOST_FLASH_DATA = 0x74,
  84. HOST_TRANSITION_DETECT = 0x75,
  85. HOST_GPIO_CTRL = 0x76,
  86. HOST_I2C_ADDR = 0x78, /* 32 bit */
  87. HOST_I2C_DATA = 0x7c,
  88. HOST_I2C_XFER_CNT = 0x7e,
  89. HOST_I2C_CTRL = 0x7f,
  90. /* HOST_SLOT_STAT bits */
  91. HOST_SSTAT_ATTN = (1 << 31),
  92. /*
  93. * Port registers
  94. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  95. */
  96. PORT_REGS_SIZE = 0x2000,
  97. PORT_PRB = 0x0000, /* (32 bytes PRB + 16 bytes SGEs * 6) * 31 (3968 bytes) */
  98. PORT_PM = 0x0f80, /* 8 bytes PM * 16 (128 bytes) */
  99. /* 32 bit regs */
  100. PORT_CTRL_STAT = 0x1000, /* write:ctrl, read:stat */
  101. PORT_CTRL_CLR = 0x1004,
  102. PORT_IRQ_STAT = 0x1008,
  103. PORT_IRQ_ENABLE_SET = 0x1010,
  104. PORT_IRQ_ENABLE_CLR = 0x1014,
  105. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  106. PORT_EXEC_FIFO = 0x1020,
  107. PORT_CMD_ERR = 0x1024,
  108. PORT_FIS_CFG = 0x1028,
  109. PORT_FIFO_THRES = 0x102c,
  110. /* 16 bit regs */
  111. PORT_DECODE_ERR_CNT = 0x1040,
  112. PORT_DECODE_ERR_THRESH = 0x1042,
  113. PORT_CRC_ERR_CNT = 0x1044,
  114. PORT_CRC_ERR_THRESH = 0x1046,
  115. PORT_HSHK_ERR_CNT = 0x1048,
  116. PORT_HSHK_ERR_THRESH = 0x104a,
  117. /* 32 bit regs */
  118. PORT_PHY_CFG = 0x1050,
  119. PORT_SLOT_STAT = 0x1800,
  120. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  121. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  122. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  123. PORT_SCONTROL = 0x1f00,
  124. PORT_SSTATUS = 0x1f04,
  125. PORT_SERROR = 0x1f08,
  126. PORT_SACTIVE = 0x1f0c,
  127. /* PORT_CTRL_STAT bits */
  128. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  129. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  130. PORT_CS_INIT = (1 << 2), /* port initialize */
  131. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  132. PORT_CS_RESUME = (1 << 4), /* port resume */
  133. PORT_CS_32BIT_ACTV = (1 << 5), /* 32-bit activation */
  134. PORT_CS_PM_EN = (1 << 6), /* port multiplier enable */
  135. PORT_CS_RDY = (1 << 7), /* port ready to accept commands */
  136. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  137. /* bits[11:0] are masked */
  138. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  139. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  140. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  141. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  142. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  143. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  144. PORT_IRQ_UNK_FIS = (1 << 6), /* Unknown FIS received */
  145. PORT_IRQ_SDB_FIS = (1 << 11), /* SDB FIS received */
  146. /* bits[27:16] are unmasked (raw) */
  147. PORT_IRQ_RAW_SHIFT = 16,
  148. PORT_IRQ_MASKED_MASK = 0x7ff,
  149. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  150. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  151. PORT_IRQ_STEER_SHIFT = 30,
  152. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  153. /* PORT_CMD_ERR constants */
  154. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  155. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  156. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  157. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  158. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  159. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  160. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  161. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  162. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  163. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  164. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  165. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  166. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  167. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  168. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  169. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  170. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  171. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  172. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  173. PORT_CERR_XFR_MSGABRT = 34, /* PSD ecode 10 - master abort */
  174. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  175. PORT_CERR_SENDSERVICE = 36, /* FIS received whiel sending service */
  176. /*
  177. * Other constants
  178. */
  179. SGE_TRM = (1 << 31), /* Last SGE in chain */
  180. PRB_SOFT_RST = (1 << 7), /* Soft reset request (ign BSY?) */
  181. /* board id */
  182. BID_SIL3124 = 0,
  183. BID_SIL3132 = 1,
  184. IRQ_STAT_4PORTS = 0xf,
  185. };
  186. struct sil24_cmd_block {
  187. struct sil24_prb prb;
  188. struct sil24_sge sge[LIBATA_MAX_PRD];
  189. };
  190. /*
  191. * ap->private_data
  192. *
  193. * The preview driver always returned 0 for status. We emulate it
  194. * here from the previous interrupt.
  195. */
  196. struct sil24_port_priv {
  197. void *port;
  198. struct sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  199. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  200. };
  201. /* ap->host_set->private_data */
  202. struct sil24_host_priv {
  203. void *host_base; /* global controller control (128 bytes @BAR0) */
  204. void *port_base; /* port registers (4 * 8192 bytes @BAR2) */
  205. };
  206. static u8 sil24_check_status(struct ata_port *ap);
  207. static u8 sil24_check_err(struct ata_port *ap);
  208. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg);
  209. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val);
  210. static void sil24_phy_reset(struct ata_port *ap);
  211. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  212. static int sil24_qc_issue(struct ata_queued_cmd *qc);
  213. static void sil24_irq_clear(struct ata_port *ap);
  214. static void sil24_eng_timeout(struct ata_port *ap);
  215. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs);
  216. static int sil24_port_start(struct ata_port *ap);
  217. static void sil24_port_stop(struct ata_port *ap);
  218. static void sil24_host_stop(struct ata_host_set *host_set);
  219. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  220. static struct pci_device_id sil24_pci_tbl[] = {
  221. { 0x1095, 0x3124, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3124 },
  222. { 0x1095, 0x3132, PCI_ANY_ID, PCI_ANY_ID, 0, 0, BID_SIL3132 },
  223. };
  224. static struct pci_driver sil24_pci_driver = {
  225. .name = DRV_NAME,
  226. .id_table = sil24_pci_tbl,
  227. .probe = sil24_init_one,
  228. .remove = ata_pci_remove_one, /* safe? */
  229. };
  230. static Scsi_Host_Template sil24_sht = {
  231. .module = THIS_MODULE,
  232. .name = DRV_NAME,
  233. .ioctl = ata_scsi_ioctl,
  234. .queuecommand = ata_scsi_queuecmd,
  235. .eh_strategy_handler = ata_scsi_error,
  236. .can_queue = ATA_DEF_QUEUE,
  237. .this_id = ATA_SHT_THIS_ID,
  238. .sg_tablesize = LIBATA_MAX_PRD,
  239. .max_sectors = ATA_MAX_SECTORS,
  240. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  241. .emulated = ATA_SHT_EMULATED,
  242. .use_clustering = ATA_SHT_USE_CLUSTERING,
  243. .proc_name = DRV_NAME,
  244. .dma_boundary = ATA_DMA_BOUNDARY,
  245. .slave_configure = ata_scsi_slave_config,
  246. .bios_param = ata_std_bios_param,
  247. .ordered_flush = 1, /* NCQ not supported yet */
  248. };
  249. static struct ata_port_operations sil24_ops = {
  250. .port_disable = ata_port_disable,
  251. .check_status = sil24_check_status,
  252. .check_altstatus = sil24_check_status,
  253. .check_err = sil24_check_err,
  254. .dev_select = ata_noop_dev_select,
  255. .phy_reset = sil24_phy_reset,
  256. .qc_prep = sil24_qc_prep,
  257. .qc_issue = sil24_qc_issue,
  258. .eng_timeout = sil24_eng_timeout,
  259. .irq_handler = sil24_interrupt,
  260. .irq_clear = sil24_irq_clear,
  261. .scr_read = sil24_scr_read,
  262. .scr_write = sil24_scr_write,
  263. .port_start = sil24_port_start,
  264. .port_stop = sil24_port_stop,
  265. .host_stop = sil24_host_stop,
  266. };
  267. static struct ata_port_info sil24_port_info[] = {
  268. /* sil_3124 */
  269. {
  270. .sht = &sil24_sht,
  271. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  272. ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
  273. ATA_FLAG_PIO_DMA,
  274. .pio_mask = 0x1f, /* pio0-4 */
  275. .mwdma_mask = 0x07, /* mwdma0-2 */
  276. .udma_mask = 0x3f, /* udma0-5 */
  277. .port_ops = &sil24_ops,
  278. },
  279. /* sil_3132 */
  280. {
  281. .sht = &sil24_sht,
  282. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  283. ATA_FLAG_SATA_RESET | ATA_FLAG_MMIO |
  284. ATA_FLAG_PIO_DMA,
  285. .pio_mask = 0x1f, /* pio0-4 */
  286. .mwdma_mask = 0x07, /* mwdma0-2 */
  287. .udma_mask = 0x3f, /* udma0-5 */
  288. .port_ops = &sil24_ops,
  289. },
  290. };
  291. static u8 sil24_check_status(struct ata_port *ap)
  292. {
  293. return ATA_DRDY;
  294. }
  295. static u8 sil24_check_err(struct ata_port *ap)
  296. {
  297. return 0;
  298. }
  299. static int sil24_scr_map[] = {
  300. [SCR_CONTROL] = 0,
  301. [SCR_STATUS] = 1,
  302. [SCR_ERROR] = 2,
  303. [SCR_ACTIVE] = 3,
  304. };
  305. static u32 sil24_scr_read(struct ata_port *ap, unsigned sc_reg)
  306. {
  307. void *scr_addr = (void *)ap->ioaddr.scr_addr;
  308. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  309. void *addr;
  310. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  311. return readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  312. }
  313. return 0xffffffffU;
  314. }
  315. static void sil24_scr_write(struct ata_port *ap, unsigned sc_reg, u32 val)
  316. {
  317. void *scr_addr = (void *)ap->ioaddr.scr_addr;
  318. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  319. void *addr;
  320. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  321. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  322. }
  323. }
  324. static void sil24_phy_reset(struct ata_port *ap)
  325. {
  326. __sata_phy_reset(ap);
  327. /*
  328. * No ATAPI yet. Just unconditionally indicate ATA device.
  329. * If ATAPI device is attached, it will fail ATA_CMD_ID_ATA
  330. * and libata core will ignore the device.
  331. */
  332. if (!(ap->flags & ATA_FLAG_PORT_DISABLED))
  333. ap->device[0].class = ATA_DEV_ATA;
  334. }
  335. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  336. struct sil24_cmd_block *cb)
  337. {
  338. struct scatterlist *sg = qc->sg;
  339. struct sil24_sge *sge = cb->sge;
  340. unsigned i;
  341. for (i = 0; i < qc->n_elem; i++, sg++, sge++) {
  342. sge->addr = cpu_to_le64(sg_dma_address(sg));
  343. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  344. sge->flags = 0;
  345. sge->flags = i < qc->n_elem - 1 ? 0 : cpu_to_le32(SGE_TRM);
  346. }
  347. }
  348. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  349. {
  350. struct ata_port *ap = qc->ap;
  351. struct sil24_port_priv *pp = ap->private_data;
  352. struct sil24_cmd_block *cb = pp->cmd_block + qc->tag;
  353. struct sil24_prb *prb = &cb->prb;
  354. switch (qc->tf.protocol) {
  355. case ATA_PROT_PIO:
  356. case ATA_PROT_DMA:
  357. case ATA_PROT_NODATA:
  358. break;
  359. default:
  360. /* ATAPI isn't supported yet */
  361. BUG();
  362. }
  363. ata_tf_to_fis(&qc->tf, prb->fis, 0);
  364. if (qc->flags & ATA_QCFLAG_DMAMAP)
  365. sil24_fill_sg(qc, cb);
  366. }
  367. static int sil24_qc_issue(struct ata_queued_cmd *qc)
  368. {
  369. struct ata_port *ap = qc->ap;
  370. struct sil24_port_priv *pp = ap->private_data;
  371. dma_addr_t paddr = pp->cmd_block_dma + qc->tag * sizeof(*pp->cmd_block);
  372. writel((u32)paddr, pp->port + PORT_CMD_ACTIVATE);
  373. return 0;
  374. }
  375. static void sil24_irq_clear(struct ata_port *ap)
  376. {
  377. /* unused */
  378. }
  379. static void sil24_reset_controller(struct ata_port *ap)
  380. {
  381. struct sil24_port_priv *pp = ap->private_data;
  382. void *port = pp->port;
  383. int cnt;
  384. u32 tmp;
  385. printk(KERN_NOTICE DRV_NAME
  386. " ata%u: resetting controller...\n", ap->id);
  387. /* Reset controller state. Is this correct? */
  388. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  389. readl(port + PORT_CTRL_STAT); /* sync */
  390. /* Max ~100ms */
  391. for (cnt = 0; cnt < 1000; cnt++) {
  392. udelay(100);
  393. tmp = readl(port + PORT_CTRL_STAT);
  394. if (!(tmp & PORT_CS_DEV_RST))
  395. break;
  396. }
  397. if (tmp & PORT_CS_DEV_RST)
  398. printk(KERN_ERR DRV_NAME
  399. " ata%u: failed to reset controller\n", ap->id);
  400. }
  401. static void sil24_eng_timeout(struct ata_port *ap)
  402. {
  403. struct ata_queued_cmd *qc;
  404. qc = ata_qc_from_tag(ap, ap->active_tag);
  405. if (!qc) {
  406. printk(KERN_ERR "ata%u: BUG: tiemout without command\n",
  407. ap->id);
  408. return;
  409. }
  410. /*
  411. * hack alert! We cannot use the supplied completion
  412. * function from inside the ->eh_strategy_handler() thread.
  413. * libata is the only user of ->eh_strategy_handler() in
  414. * any kernel, so the default scsi_done() assumes it is
  415. * not being called from the SCSI EH.
  416. */
  417. printk(KERN_ERR "ata%u: command timeout\n", ap->id);
  418. qc->scsidone = scsi_finish_command;
  419. ata_qc_complete(qc, ATA_ERR);
  420. sil24_reset_controller(ap);
  421. }
  422. static void sil24_error_intr(struct ata_port *ap, u32 slot_stat)
  423. {
  424. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  425. struct sil24_port_priv *pp = ap->private_data;
  426. void *port = pp->port;
  427. u32 irq_stat, cmd_err, sstatus, serror;
  428. irq_stat = readl(port + PORT_IRQ_STAT);
  429. cmd_err = readl(port + PORT_CMD_ERR);
  430. sstatus = readl(port + PORT_SSTATUS);
  431. serror = readl(port + PORT_SERROR);
  432. /* Clear IRQ/errors */
  433. writel(irq_stat, port + PORT_IRQ_STAT);
  434. if (cmd_err)
  435. writel(cmd_err, port + PORT_CMD_ERR);
  436. if (serror)
  437. writel(serror, port + PORT_SERROR);
  438. printk(KERN_ERR DRV_NAME " ata%u: error interrupt on port%d\n"
  439. " stat=0x%x irq=0x%x cmd_err=%d sstatus=0x%x serror=0x%x\n",
  440. ap->id, ap->port_no, slot_stat, irq_stat, cmd_err, sstatus, serror);
  441. if (qc)
  442. ata_qc_complete(qc, ATA_ERR);
  443. sil24_reset_controller(ap);
  444. }
  445. static inline void sil24_host_intr(struct ata_port *ap)
  446. {
  447. struct ata_queued_cmd *qc = ata_qc_from_tag(ap, ap->active_tag);
  448. struct sil24_port_priv *pp = ap->private_data;
  449. void *port = pp->port;
  450. u32 slot_stat;
  451. slot_stat = readl(port + PORT_SLOT_STAT);
  452. if (!(slot_stat & HOST_SSTAT_ATTN)) {
  453. if (qc)
  454. ata_qc_complete(qc, 0);
  455. } else
  456. sil24_error_intr(ap, slot_stat);
  457. }
  458. static irqreturn_t sil24_interrupt(int irq, void *dev_instance, struct pt_regs *regs)
  459. {
  460. struct ata_host_set *host_set = dev_instance;
  461. struct sil24_host_priv *hpriv = host_set->private_data;
  462. unsigned handled = 0;
  463. u32 status;
  464. int i;
  465. status = readl(hpriv->host_base + HOST_IRQ_STAT);
  466. if (status == 0xffffffff) {
  467. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  468. "PCI fault or device removal?\n");
  469. goto out;
  470. }
  471. if (!(status & IRQ_STAT_4PORTS))
  472. goto out;
  473. spin_lock(&host_set->lock);
  474. for (i = 0; i < host_set->n_ports; i++)
  475. if (status & (1 << i)) {
  476. struct ata_port *ap = host_set->ports[i];
  477. if (ap && !(ap->flags & ATA_FLAG_PORT_DISABLED)) {
  478. sil24_host_intr(host_set->ports[i]);
  479. handled++;
  480. } else
  481. printk(KERN_ERR DRV_NAME
  482. ": interrupt from disabled port %d\n", i);
  483. }
  484. spin_unlock(&host_set->lock);
  485. out:
  486. return IRQ_RETVAL(handled);
  487. }
  488. static int sil24_port_start(struct ata_port *ap)
  489. {
  490. struct device *dev = ap->host_set->dev;
  491. struct sil24_host_priv *hpriv = ap->host_set->private_data;
  492. struct sil24_port_priv *pp;
  493. struct sil24_cmd_block *cb;
  494. size_t cb_size = sizeof(*cb);
  495. dma_addr_t cb_dma;
  496. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  497. if (!pp)
  498. return -ENOMEM;
  499. memset(pp, 0, sizeof(*pp));
  500. cb = dma_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  501. if (!cb) {
  502. kfree(pp);
  503. return -ENOMEM;
  504. }
  505. memset(cb, 0, cb_size);
  506. pp->port = hpriv->port_base + ap->port_no * PORT_REGS_SIZE;
  507. pp->cmd_block = cb;
  508. pp->cmd_block_dma = cb_dma;
  509. ap->private_data = pp;
  510. return 0;
  511. }
  512. static void sil24_port_stop(struct ata_port *ap)
  513. {
  514. struct device *dev = ap->host_set->dev;
  515. struct sil24_port_priv *pp = ap->private_data;
  516. size_t cb_size = sizeof(*pp->cmd_block);
  517. dma_free_coherent(dev, cb_size, pp->cmd_block, pp->cmd_block_dma);
  518. kfree(pp);
  519. }
  520. static void sil24_host_stop(struct ata_host_set *host_set)
  521. {
  522. struct sil24_host_priv *hpriv = host_set->private_data;
  523. iounmap(hpriv->host_base);
  524. iounmap(hpriv->port_base);
  525. kfree(hpriv);
  526. }
  527. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  528. {
  529. static int printed_version = 0;
  530. unsigned int board_id = (unsigned int)ent->driver_data;
  531. struct ata_probe_ent *probe_ent = NULL;
  532. struct sil24_host_priv *hpriv = NULL;
  533. void *host_base = NULL, *port_base = NULL;
  534. int i, rc;
  535. if (!printed_version++)
  536. printk(KERN_DEBUG DRV_NAME " version " DRV_VERSION "\n");
  537. rc = pci_enable_device(pdev);
  538. if (rc)
  539. return rc;
  540. rc = pci_request_regions(pdev, DRV_NAME);
  541. if (rc)
  542. goto out_disable;
  543. rc = -ENOMEM;
  544. /* ioremap mmio registers */
  545. host_base = ioremap(pci_resource_start(pdev, 0),
  546. pci_resource_len(pdev, 0));
  547. if (!host_base)
  548. goto out_free;
  549. port_base = ioremap(pci_resource_start(pdev, 2),
  550. pci_resource_len(pdev, 2));
  551. if (!port_base)
  552. goto out_free;
  553. /* allocate & init probe_ent and hpriv */
  554. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  555. if (!probe_ent)
  556. goto out_free;
  557. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  558. if (!hpriv)
  559. goto out_free;
  560. memset(probe_ent, 0, sizeof(*probe_ent));
  561. probe_ent->dev = pci_dev_to_dev(pdev);
  562. INIT_LIST_HEAD(&probe_ent->node);
  563. probe_ent->sht = sil24_port_info[board_id].sht;
  564. probe_ent->host_flags = sil24_port_info[board_id].host_flags;
  565. probe_ent->pio_mask = sil24_port_info[board_id].pio_mask;
  566. probe_ent->udma_mask = sil24_port_info[board_id].udma_mask;
  567. probe_ent->port_ops = sil24_port_info[board_id].port_ops;
  568. probe_ent->n_ports = (board_id == BID_SIL3124) ? 4 : 2;
  569. probe_ent->irq = pdev->irq;
  570. probe_ent->irq_flags = SA_SHIRQ;
  571. probe_ent->mmio_base = port_base;
  572. probe_ent->private_data = hpriv;
  573. memset(hpriv, 0, sizeof(*hpriv));
  574. hpriv->host_base = host_base;
  575. hpriv->port_base = port_base;
  576. /*
  577. * Configure the device
  578. */
  579. /*
  580. * FIXME: This device is certainly 64-bit capable. We just
  581. * don't know how to use it. After fixing 32bit activation in
  582. * this function, enable 64bit masks here.
  583. */
  584. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  585. if (rc) {
  586. printk(KERN_ERR DRV_NAME "(%s): 32-bit DMA enable failed\n",
  587. pci_name(pdev));
  588. goto out_free;
  589. }
  590. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  591. if (rc) {
  592. printk(KERN_ERR DRV_NAME "(%s): 32-bit consistent DMA enable failed\n",
  593. pci_name(pdev));
  594. goto out_free;
  595. }
  596. /* GPIO off */
  597. writel(0, host_base + HOST_FLASH_CMD);
  598. /* Mask interrupts during initialization */
  599. writel(0, host_base + HOST_CTRL);
  600. for (i = 0; i < probe_ent->n_ports; i++) {
  601. void *port = port_base + i * PORT_REGS_SIZE;
  602. unsigned long portu = (unsigned long)port;
  603. u32 tmp;
  604. int cnt;
  605. probe_ent->port[i].cmd_addr = portu;
  606. probe_ent->port[i].scr_addr = portu + PORT_SCONTROL;
  607. ata_std_ports(&probe_ent->port[i]);
  608. /* Initial PHY setting */
  609. writel(0x20c, port + PORT_PHY_CFG);
  610. /* Clear port RST */
  611. tmp = readl(port + PORT_CTRL_STAT);
  612. if (tmp & PORT_CS_PORT_RST) {
  613. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  614. readl(port + PORT_CTRL_STAT); /* sync */
  615. for (cnt = 0; cnt < 10; cnt++) {
  616. msleep(10);
  617. tmp = readl(port + PORT_CTRL_STAT);
  618. if (!(tmp & PORT_CS_PORT_RST))
  619. break;
  620. }
  621. if (tmp & PORT_CS_PORT_RST)
  622. printk(KERN_ERR DRV_NAME
  623. "(%s): failed to clear port RST\n",
  624. pci_name(pdev));
  625. }
  626. /* Zero error counters. */
  627. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  628. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  629. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  630. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  631. writel(0x0000, port + PORT_CRC_ERR_CNT);
  632. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  633. /* FIXME: 32bit activation? */
  634. writel(0, port + PORT_ACTIVATE_UPPER_ADDR);
  635. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_STAT);
  636. /* Configure interrupts */
  637. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  638. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR | PORT_IRQ_SDB_FIS,
  639. port + PORT_IRQ_ENABLE_SET);
  640. /* Clear interrupts */
  641. writel(0x0fff0fff, port + PORT_IRQ_STAT);
  642. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  643. }
  644. /* Turn on interrupts */
  645. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  646. pci_set_master(pdev);
  647. /* FIXME: check ata_device_add return value */
  648. ata_device_add(probe_ent);
  649. kfree(probe_ent);
  650. return 0;
  651. out_free:
  652. if (host_base)
  653. iounmap(host_base);
  654. if (port_base)
  655. iounmap(port_base);
  656. kfree(probe_ent);
  657. kfree(hpriv);
  658. pci_release_regions(pdev);
  659. out_disable:
  660. pci_disable_device(pdev);
  661. return rc;
  662. }
  663. static int __init sil24_init(void)
  664. {
  665. return pci_module_init(&sil24_pci_driver);
  666. }
  667. static void __exit sil24_exit(void)
  668. {
  669. pci_unregister_driver(&sil24_pci_driver);
  670. }
  671. MODULE_AUTHOR("Tejun Heo");
  672. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  673. MODULE_LICENSE("GPL");
  674. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  675. module_init(sil24_init);
  676. module_exit(sil24_exit);