sh_clk.h 5.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189
  1. #ifndef __SH_CLOCK_H
  2. #define __SH_CLOCK_H
  3. #include <linux/list.h>
  4. #include <linux/seq_file.h>
  5. #include <linux/cpufreq.h>
  6. #include <linux/types.h>
  7. #include <linux/kref.h>
  8. #include <linux/clk.h>
  9. #include <linux/err.h>
  10. struct clk;
  11. struct clk_mapping {
  12. phys_addr_t phys;
  13. void __iomem *base;
  14. unsigned long len;
  15. struct kref ref;
  16. };
  17. struct sh_clk_ops {
  18. #ifdef CONFIG_SH_CLK_CPG_LEGACY
  19. void (*init)(struct clk *clk);
  20. #endif
  21. int (*enable)(struct clk *clk);
  22. void (*disable)(struct clk *clk);
  23. unsigned long (*recalc)(struct clk *clk);
  24. int (*set_rate)(struct clk *clk, unsigned long rate);
  25. int (*set_parent)(struct clk *clk, struct clk *parent);
  26. long (*round_rate)(struct clk *clk, unsigned long rate);
  27. };
  28. struct clk {
  29. struct list_head node;
  30. struct clk *parent;
  31. struct clk **parent_table; /* list of parents to */
  32. unsigned short parent_num; /* choose between */
  33. unsigned char src_shift; /* source clock field in the */
  34. unsigned char src_width; /* configuration register */
  35. struct sh_clk_ops *ops;
  36. struct list_head children;
  37. struct list_head sibling; /* node for children */
  38. int usecount;
  39. unsigned long rate;
  40. unsigned long flags;
  41. void __iomem *enable_reg;
  42. unsigned int enable_bit;
  43. void __iomem *mapped_reg;
  44. unsigned long arch_flags;
  45. void *priv;
  46. struct clk_mapping *mapping;
  47. struct cpufreq_frequency_table *freq_table;
  48. unsigned int nr_freqs;
  49. };
  50. #define CLK_ENABLE_ON_INIT BIT(0)
  51. #define CLK_ENABLE_REG_32BIT BIT(1) /* default access size */
  52. #define CLK_ENABLE_REG_16BIT BIT(2)
  53. #define CLK_ENABLE_REG_8BIT BIT(3)
  54. #define CLK_ENABLE_REG_MASK (CLK_ENABLE_REG_32BIT | \
  55. CLK_ENABLE_REG_16BIT | \
  56. CLK_ENABLE_REG_8BIT)
  57. /* drivers/sh/clk.c */
  58. unsigned long followparent_recalc(struct clk *);
  59. void recalculate_root_clocks(void);
  60. void propagate_rate(struct clk *);
  61. int clk_reparent(struct clk *child, struct clk *parent);
  62. int clk_register(struct clk *);
  63. void clk_unregister(struct clk *);
  64. void clk_enable_init_clocks(void);
  65. struct clk_div_mult_table {
  66. unsigned int *divisors;
  67. unsigned int nr_divisors;
  68. unsigned int *multipliers;
  69. unsigned int nr_multipliers;
  70. };
  71. struct cpufreq_frequency_table;
  72. void clk_rate_table_build(struct clk *clk,
  73. struct cpufreq_frequency_table *freq_table,
  74. int nr_freqs,
  75. struct clk_div_mult_table *src_table,
  76. unsigned long *bitmap);
  77. long clk_rate_table_round(struct clk *clk,
  78. struct cpufreq_frequency_table *freq_table,
  79. unsigned long rate);
  80. int clk_rate_table_find(struct clk *clk,
  81. struct cpufreq_frequency_table *freq_table,
  82. unsigned long rate);
  83. long clk_rate_div_range_round(struct clk *clk, unsigned int div_min,
  84. unsigned int div_max, unsigned long rate);
  85. long clk_rate_mult_range_round(struct clk *clk, unsigned int mult_min,
  86. unsigned int mult_max, unsigned long rate);
  87. long clk_round_parent(struct clk *clk, unsigned long target,
  88. unsigned long *best_freq, unsigned long *parent_freq,
  89. unsigned int div_min, unsigned int div_max);
  90. #define SH_CLK_MSTP(_parent, _enable_reg, _enable_bit, _flags) \
  91. { \
  92. .parent = _parent, \
  93. .enable_reg = (void __iomem *)_enable_reg, \
  94. .enable_bit = _enable_bit, \
  95. .flags = _flags, \
  96. }
  97. #define SH_CLK_MSTP32(_p, _r, _b, _f) \
  98. SH_CLK_MSTP(_p, _r, _b, _f | CLK_ENABLE_REG_32BIT)
  99. #define SH_CLK_MSTP16(_p, _r, _b, _f) \
  100. SH_CLK_MSTP(_p, _r, _b, _f | CLK_ENABLE_REG_16BIT)
  101. #define SH_CLK_MSTP8(_p, _r, _b, _f) \
  102. SH_CLK_MSTP(_p, _r, _b, _f | CLK_ENABLE_REG_8BIT)
  103. int sh_clk_mstp_register(struct clk *clks, int nr);
  104. /*
  105. * MSTP registration never really cared about access size, despite the
  106. * original enable/disable pairs assuming a 32-bit access. Clocks are
  107. * responsible for defining their access sizes either directly or via the
  108. * clock definition wrappers.
  109. */
  110. static inline int __deprecated sh_clk_mstp32_register(struct clk *clks, int nr)
  111. {
  112. return sh_clk_mstp_register(clks, nr);
  113. }
  114. #define SH_CLK_DIV4(_parent, _reg, _shift, _div_bitmap, _flags) \
  115. { \
  116. .parent = _parent, \
  117. .enable_reg = (void __iomem *)_reg, \
  118. .enable_bit = _shift, \
  119. .arch_flags = _div_bitmap, \
  120. .flags = _flags, \
  121. }
  122. struct clk_div4_table {
  123. struct clk_div_mult_table *div_mult_table;
  124. void (*kick)(struct clk *clk);
  125. };
  126. int sh_clk_div4_register(struct clk *clks, int nr,
  127. struct clk_div4_table *table);
  128. int sh_clk_div4_enable_register(struct clk *clks, int nr,
  129. struct clk_div4_table *table);
  130. int sh_clk_div4_reparent_register(struct clk *clks, int nr,
  131. struct clk_div4_table *table);
  132. #define SH_CLK_DIV6_EXT(_reg, _flags, _parents, \
  133. _num_parents, _src_shift, _src_width) \
  134. { \
  135. .enable_reg = (void __iomem *)_reg, \
  136. .flags = _flags, \
  137. .parent_table = _parents, \
  138. .parent_num = _num_parents, \
  139. .src_shift = _src_shift, \
  140. .src_width = _src_width, \
  141. }
  142. #define SH_CLK_DIV6(_parent, _reg, _flags) \
  143. { \
  144. .parent = _parent, \
  145. .enable_reg = (void __iomem *)_reg, \
  146. .flags = _flags, \
  147. }
  148. int sh_clk_div6_register(struct clk *clks, int nr);
  149. int sh_clk_div6_reparent_register(struct clk *clks, int nr);
  150. #define CLKDEV_CON_ID(_id, _clk) { .con_id = _id, .clk = _clk }
  151. #define CLKDEV_DEV_ID(_id, _clk) { .dev_id = _id, .clk = _clk }
  152. #define CLKDEV_ICK_ID(_cid, _did, _clk) { .con_id = _cid, .dev_id = _did, .clk = _clk }
  153. #endif /* __SH_CLOCK_H */