omap_hwmod_44xx_data.c 155 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213
  1. /*
  2. * Hardware modules present on the OMAP44xx chips
  3. *
  4. * Copyright (C) 2009-2012 Texas Instruments, Inc.
  5. * Copyright (C) 2009-2010 Nokia Corporation
  6. *
  7. * Paul Walmsley
  8. * Benoit Cousson
  9. *
  10. * This file is automatically generated from the OMAP hardware databases.
  11. * We respectfully ask that any modifications to this file be coordinated
  12. * with the public linux-omap@vger.kernel.org mailing list and the
  13. * authors above to ensure that the autogeneration scripts are kept
  14. * up-to-date with the file contents.
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/io.h>
  21. #include <linux/platform_data/gpio-omap.h>
  22. #include <linux/power/smartreflex.h>
  23. #include <plat/omap_hwmod.h>
  24. #include <plat/i2c.h>
  25. #include <plat/dma.h>
  26. #include <plat/mcspi.h>
  27. #include <plat/mcbsp.h>
  28. #include <plat/mmc.h>
  29. #include <plat/dmtimer.h>
  30. #include <plat/common.h>
  31. #include "omap_hwmod_common_data.h"
  32. #include "cm1_44xx.h"
  33. #include "cm2_44xx.h"
  34. #include "prm44xx.h"
  35. #include "prm-regbits-44xx.h"
  36. #include "wd_timer.h"
  37. /* Base offset for all OMAP4 interrupts external to MPUSS */
  38. #define OMAP44XX_IRQ_GIC_START 32
  39. /* Base offset for all OMAP4 dma requests */
  40. #define OMAP44XX_DMA_REQ_START 1
  41. /*
  42. * IP blocks
  43. */
  44. /*
  45. * 'c2c_target_fw' class
  46. * instance(s): c2c_target_fw
  47. */
  48. static struct omap_hwmod_class omap44xx_c2c_target_fw_hwmod_class = {
  49. .name = "c2c_target_fw",
  50. };
  51. /* c2c_target_fw */
  52. static struct omap_hwmod omap44xx_c2c_target_fw_hwmod = {
  53. .name = "c2c_target_fw",
  54. .class = &omap44xx_c2c_target_fw_hwmod_class,
  55. .clkdm_name = "d2d_clkdm",
  56. .prcm = {
  57. .omap4 = {
  58. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_FW_CLKCTRL_OFFSET,
  59. .context_offs = OMAP4_RM_D2D_SAD2D_FW_CONTEXT_OFFSET,
  60. },
  61. },
  62. };
  63. /*
  64. * 'dmm' class
  65. * instance(s): dmm
  66. */
  67. static struct omap_hwmod_class omap44xx_dmm_hwmod_class = {
  68. .name = "dmm",
  69. };
  70. /* dmm */
  71. static struct omap_hwmod_irq_info omap44xx_dmm_irqs[] = {
  72. { .irq = 113 + OMAP44XX_IRQ_GIC_START },
  73. { .irq = -1 }
  74. };
  75. static struct omap_hwmod omap44xx_dmm_hwmod = {
  76. .name = "dmm",
  77. .class = &omap44xx_dmm_hwmod_class,
  78. .clkdm_name = "l3_emif_clkdm",
  79. .mpu_irqs = omap44xx_dmm_irqs,
  80. .prcm = {
  81. .omap4 = {
  82. .clkctrl_offs = OMAP4_CM_MEMIF_DMM_CLKCTRL_OFFSET,
  83. .context_offs = OMAP4_RM_MEMIF_DMM_CONTEXT_OFFSET,
  84. },
  85. },
  86. };
  87. /*
  88. * 'emif_fw' class
  89. * instance(s): emif_fw
  90. */
  91. static struct omap_hwmod_class omap44xx_emif_fw_hwmod_class = {
  92. .name = "emif_fw",
  93. };
  94. /* emif_fw */
  95. static struct omap_hwmod omap44xx_emif_fw_hwmod = {
  96. .name = "emif_fw",
  97. .class = &omap44xx_emif_fw_hwmod_class,
  98. .clkdm_name = "l3_emif_clkdm",
  99. .prcm = {
  100. .omap4 = {
  101. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_FW_CLKCTRL_OFFSET,
  102. .context_offs = OMAP4_RM_MEMIF_EMIF_FW_CONTEXT_OFFSET,
  103. },
  104. },
  105. };
  106. /*
  107. * 'l3' class
  108. * instance(s): l3_instr, l3_main_1, l3_main_2, l3_main_3
  109. */
  110. static struct omap_hwmod_class omap44xx_l3_hwmod_class = {
  111. .name = "l3",
  112. };
  113. /* l3_instr */
  114. static struct omap_hwmod omap44xx_l3_instr_hwmod = {
  115. .name = "l3_instr",
  116. .class = &omap44xx_l3_hwmod_class,
  117. .clkdm_name = "l3_instr_clkdm",
  118. .prcm = {
  119. .omap4 = {
  120. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_INSTR_CLKCTRL_OFFSET,
  121. .context_offs = OMAP4_RM_L3INSTR_L3_INSTR_CONTEXT_OFFSET,
  122. .modulemode = MODULEMODE_HWCTRL,
  123. },
  124. },
  125. };
  126. /* l3_main_1 */
  127. static struct omap_hwmod_irq_info omap44xx_l3_main_1_irqs[] = {
  128. { .name = "dbg_err", .irq = 9 + OMAP44XX_IRQ_GIC_START },
  129. { .name = "app_err", .irq = 10 + OMAP44XX_IRQ_GIC_START },
  130. { .irq = -1 }
  131. };
  132. static struct omap_hwmod omap44xx_l3_main_1_hwmod = {
  133. .name = "l3_main_1",
  134. .class = &omap44xx_l3_hwmod_class,
  135. .clkdm_name = "l3_1_clkdm",
  136. .mpu_irqs = omap44xx_l3_main_1_irqs,
  137. .prcm = {
  138. .omap4 = {
  139. .clkctrl_offs = OMAP4_CM_L3_1_L3_1_CLKCTRL_OFFSET,
  140. .context_offs = OMAP4_RM_L3_1_L3_1_CONTEXT_OFFSET,
  141. },
  142. },
  143. };
  144. /* l3_main_2 */
  145. static struct omap_hwmod omap44xx_l3_main_2_hwmod = {
  146. .name = "l3_main_2",
  147. .class = &omap44xx_l3_hwmod_class,
  148. .clkdm_name = "l3_2_clkdm",
  149. .prcm = {
  150. .omap4 = {
  151. .clkctrl_offs = OMAP4_CM_L3_2_L3_2_CLKCTRL_OFFSET,
  152. .context_offs = OMAP4_RM_L3_2_L3_2_CONTEXT_OFFSET,
  153. },
  154. },
  155. };
  156. /* l3_main_3 */
  157. static struct omap_hwmod omap44xx_l3_main_3_hwmod = {
  158. .name = "l3_main_3",
  159. .class = &omap44xx_l3_hwmod_class,
  160. .clkdm_name = "l3_instr_clkdm",
  161. .prcm = {
  162. .omap4 = {
  163. .clkctrl_offs = OMAP4_CM_L3INSTR_L3_3_CLKCTRL_OFFSET,
  164. .context_offs = OMAP4_RM_L3INSTR_L3_3_CONTEXT_OFFSET,
  165. .modulemode = MODULEMODE_HWCTRL,
  166. },
  167. },
  168. };
  169. /*
  170. * 'l4' class
  171. * instance(s): l4_abe, l4_cfg, l4_per, l4_wkup
  172. */
  173. static struct omap_hwmod_class omap44xx_l4_hwmod_class = {
  174. .name = "l4",
  175. };
  176. /* l4_abe */
  177. static struct omap_hwmod omap44xx_l4_abe_hwmod = {
  178. .name = "l4_abe",
  179. .class = &omap44xx_l4_hwmod_class,
  180. .clkdm_name = "abe_clkdm",
  181. .prcm = {
  182. .omap4 = {
  183. .clkctrl_offs = OMAP4_CM1_ABE_L4ABE_CLKCTRL_OFFSET,
  184. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  185. .lostcontext_mask = OMAP4430_LOSTMEM_AESSMEM_MASK,
  186. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  187. },
  188. },
  189. };
  190. /* l4_cfg */
  191. static struct omap_hwmod omap44xx_l4_cfg_hwmod = {
  192. .name = "l4_cfg",
  193. .class = &omap44xx_l4_hwmod_class,
  194. .clkdm_name = "l4_cfg_clkdm",
  195. .prcm = {
  196. .omap4 = {
  197. .clkctrl_offs = OMAP4_CM_L4CFG_L4_CFG_CLKCTRL_OFFSET,
  198. .context_offs = OMAP4_RM_L4CFG_L4_CFG_CONTEXT_OFFSET,
  199. },
  200. },
  201. };
  202. /* l4_per */
  203. static struct omap_hwmod omap44xx_l4_per_hwmod = {
  204. .name = "l4_per",
  205. .class = &omap44xx_l4_hwmod_class,
  206. .clkdm_name = "l4_per_clkdm",
  207. .prcm = {
  208. .omap4 = {
  209. .clkctrl_offs = OMAP4_CM_L4PER_L4PER_CLKCTRL_OFFSET,
  210. .context_offs = OMAP4_RM_L4PER_L4_PER_CONTEXT_OFFSET,
  211. },
  212. },
  213. };
  214. /* l4_wkup */
  215. static struct omap_hwmod omap44xx_l4_wkup_hwmod = {
  216. .name = "l4_wkup",
  217. .class = &omap44xx_l4_hwmod_class,
  218. .clkdm_name = "l4_wkup_clkdm",
  219. .prcm = {
  220. .omap4 = {
  221. .clkctrl_offs = OMAP4_CM_WKUP_L4WKUP_CLKCTRL_OFFSET,
  222. .context_offs = OMAP4_RM_WKUP_L4WKUP_CONTEXT_OFFSET,
  223. },
  224. },
  225. };
  226. /*
  227. * 'mpu_bus' class
  228. * instance(s): mpu_private
  229. */
  230. static struct omap_hwmod_class omap44xx_mpu_bus_hwmod_class = {
  231. .name = "mpu_bus",
  232. };
  233. /* mpu_private */
  234. static struct omap_hwmod omap44xx_mpu_private_hwmod = {
  235. .name = "mpu_private",
  236. .class = &omap44xx_mpu_bus_hwmod_class,
  237. .clkdm_name = "mpuss_clkdm",
  238. .prcm = {
  239. .omap4 = {
  240. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  241. },
  242. },
  243. };
  244. /*
  245. * 'ocp_wp_noc' class
  246. * instance(s): ocp_wp_noc
  247. */
  248. static struct omap_hwmod_class omap44xx_ocp_wp_noc_hwmod_class = {
  249. .name = "ocp_wp_noc",
  250. };
  251. /* ocp_wp_noc */
  252. static struct omap_hwmod omap44xx_ocp_wp_noc_hwmod = {
  253. .name = "ocp_wp_noc",
  254. .class = &omap44xx_ocp_wp_noc_hwmod_class,
  255. .clkdm_name = "l3_instr_clkdm",
  256. .prcm = {
  257. .omap4 = {
  258. .clkctrl_offs = OMAP4_CM_L3INSTR_OCP_WP1_CLKCTRL_OFFSET,
  259. .context_offs = OMAP4_RM_L3INSTR_OCP_WP1_CONTEXT_OFFSET,
  260. .modulemode = MODULEMODE_HWCTRL,
  261. },
  262. },
  263. };
  264. /*
  265. * Modules omap_hwmod structures
  266. *
  267. * The following IPs are excluded for the moment because:
  268. * - They do not need an explicit SW control using omap_hwmod API.
  269. * - They still need to be validated with the driver
  270. * properly adapted to omap_hwmod / omap_device
  271. *
  272. * usim
  273. */
  274. /*
  275. * 'aess' class
  276. * audio engine sub system
  277. */
  278. static struct omap_hwmod_class_sysconfig omap44xx_aess_sysc = {
  279. .rev_offs = 0x0000,
  280. .sysc_offs = 0x0010,
  281. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  282. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  283. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART |
  284. MSTANDBY_SMART_WKUP),
  285. .sysc_fields = &omap_hwmod_sysc_type2,
  286. };
  287. static struct omap_hwmod_class omap44xx_aess_hwmod_class = {
  288. .name = "aess",
  289. .sysc = &omap44xx_aess_sysc,
  290. };
  291. /* aess */
  292. static struct omap_hwmod_irq_info omap44xx_aess_irqs[] = {
  293. { .irq = 99 + OMAP44XX_IRQ_GIC_START },
  294. { .irq = -1 }
  295. };
  296. static struct omap_hwmod_dma_info omap44xx_aess_sdma_reqs[] = {
  297. { .name = "fifo0", .dma_req = 100 + OMAP44XX_DMA_REQ_START },
  298. { .name = "fifo1", .dma_req = 101 + OMAP44XX_DMA_REQ_START },
  299. { .name = "fifo2", .dma_req = 102 + OMAP44XX_DMA_REQ_START },
  300. { .name = "fifo3", .dma_req = 103 + OMAP44XX_DMA_REQ_START },
  301. { .name = "fifo4", .dma_req = 104 + OMAP44XX_DMA_REQ_START },
  302. { .name = "fifo5", .dma_req = 105 + OMAP44XX_DMA_REQ_START },
  303. { .name = "fifo6", .dma_req = 106 + OMAP44XX_DMA_REQ_START },
  304. { .name = "fifo7", .dma_req = 107 + OMAP44XX_DMA_REQ_START },
  305. { .dma_req = -1 }
  306. };
  307. static struct omap_hwmod omap44xx_aess_hwmod = {
  308. .name = "aess",
  309. .class = &omap44xx_aess_hwmod_class,
  310. .clkdm_name = "abe_clkdm",
  311. .mpu_irqs = omap44xx_aess_irqs,
  312. .sdma_reqs = omap44xx_aess_sdma_reqs,
  313. .main_clk = "aess_fck",
  314. .prcm = {
  315. .omap4 = {
  316. .clkctrl_offs = OMAP4_CM1_ABE_AESS_CLKCTRL_OFFSET,
  317. .context_offs = OMAP4_RM_ABE_AESS_CONTEXT_OFFSET,
  318. .lostcontext_mask = OMAP4430_LOSTCONTEXT_DFF_MASK,
  319. .modulemode = MODULEMODE_SWCTRL,
  320. },
  321. },
  322. };
  323. /*
  324. * 'c2c' class
  325. * chip 2 chip interface used to plug the ape soc (omap) with an external modem
  326. * soc
  327. */
  328. static struct omap_hwmod_class omap44xx_c2c_hwmod_class = {
  329. .name = "c2c",
  330. };
  331. /* c2c */
  332. static struct omap_hwmod_irq_info omap44xx_c2c_irqs[] = {
  333. { .irq = 88 + OMAP44XX_IRQ_GIC_START },
  334. { .irq = -1 }
  335. };
  336. static struct omap_hwmod_dma_info omap44xx_c2c_sdma_reqs[] = {
  337. { .dma_req = 68 + OMAP44XX_DMA_REQ_START },
  338. { .dma_req = -1 }
  339. };
  340. static struct omap_hwmod omap44xx_c2c_hwmod = {
  341. .name = "c2c",
  342. .class = &omap44xx_c2c_hwmod_class,
  343. .clkdm_name = "d2d_clkdm",
  344. .mpu_irqs = omap44xx_c2c_irqs,
  345. .sdma_reqs = omap44xx_c2c_sdma_reqs,
  346. .prcm = {
  347. .omap4 = {
  348. .clkctrl_offs = OMAP4_CM_D2D_SAD2D_CLKCTRL_OFFSET,
  349. .context_offs = OMAP4_RM_D2D_SAD2D_CONTEXT_OFFSET,
  350. },
  351. },
  352. };
  353. /*
  354. * 'counter' class
  355. * 32-bit ordinary counter, clocked by the falling edge of the 32 khz clock
  356. */
  357. static struct omap_hwmod_class_sysconfig omap44xx_counter_sysc = {
  358. .rev_offs = 0x0000,
  359. .sysc_offs = 0x0004,
  360. .sysc_flags = SYSC_HAS_SIDLEMODE,
  361. .idlemodes = (SIDLE_FORCE | SIDLE_NO),
  362. .sysc_fields = &omap_hwmod_sysc_type1,
  363. };
  364. static struct omap_hwmod_class omap44xx_counter_hwmod_class = {
  365. .name = "counter",
  366. .sysc = &omap44xx_counter_sysc,
  367. };
  368. /* counter_32k */
  369. static struct omap_hwmod omap44xx_counter_32k_hwmod = {
  370. .name = "counter_32k",
  371. .class = &omap44xx_counter_hwmod_class,
  372. .clkdm_name = "l4_wkup_clkdm",
  373. .flags = HWMOD_SWSUP_SIDLE,
  374. .main_clk = "sys_32k_ck",
  375. .prcm = {
  376. .omap4 = {
  377. .clkctrl_offs = OMAP4_CM_WKUP_SYNCTIMER_CLKCTRL_OFFSET,
  378. .context_offs = OMAP4_RM_WKUP_SYNCTIMER_CONTEXT_OFFSET,
  379. },
  380. },
  381. };
  382. /*
  383. * 'ctrl_module' class
  384. * attila core control module + core pad control module + wkup pad control
  385. * module + attila wkup control module
  386. */
  387. static struct omap_hwmod_class_sysconfig omap44xx_ctrl_module_sysc = {
  388. .rev_offs = 0x0000,
  389. .sysc_offs = 0x0010,
  390. .sysc_flags = SYSC_HAS_SIDLEMODE,
  391. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  392. SIDLE_SMART_WKUP),
  393. .sysc_fields = &omap_hwmod_sysc_type2,
  394. };
  395. static struct omap_hwmod_class omap44xx_ctrl_module_hwmod_class = {
  396. .name = "ctrl_module",
  397. .sysc = &omap44xx_ctrl_module_sysc,
  398. };
  399. /* ctrl_module_core */
  400. static struct omap_hwmod_irq_info omap44xx_ctrl_module_core_irqs[] = {
  401. { .irq = 8 + OMAP44XX_IRQ_GIC_START },
  402. { .irq = -1 }
  403. };
  404. static struct omap_hwmod omap44xx_ctrl_module_core_hwmod = {
  405. .name = "ctrl_module_core",
  406. .class = &omap44xx_ctrl_module_hwmod_class,
  407. .clkdm_name = "l4_cfg_clkdm",
  408. .mpu_irqs = omap44xx_ctrl_module_core_irqs,
  409. .prcm = {
  410. .omap4 = {
  411. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  412. },
  413. },
  414. };
  415. /* ctrl_module_pad_core */
  416. static struct omap_hwmod omap44xx_ctrl_module_pad_core_hwmod = {
  417. .name = "ctrl_module_pad_core",
  418. .class = &omap44xx_ctrl_module_hwmod_class,
  419. .clkdm_name = "l4_cfg_clkdm",
  420. .prcm = {
  421. .omap4 = {
  422. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  423. },
  424. },
  425. };
  426. /* ctrl_module_wkup */
  427. static struct omap_hwmod omap44xx_ctrl_module_wkup_hwmod = {
  428. .name = "ctrl_module_wkup",
  429. .class = &omap44xx_ctrl_module_hwmod_class,
  430. .clkdm_name = "l4_wkup_clkdm",
  431. .prcm = {
  432. .omap4 = {
  433. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  434. },
  435. },
  436. };
  437. /* ctrl_module_pad_wkup */
  438. static struct omap_hwmod omap44xx_ctrl_module_pad_wkup_hwmod = {
  439. .name = "ctrl_module_pad_wkup",
  440. .class = &omap44xx_ctrl_module_hwmod_class,
  441. .clkdm_name = "l4_wkup_clkdm",
  442. .prcm = {
  443. .omap4 = {
  444. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  445. },
  446. },
  447. };
  448. /*
  449. * 'debugss' class
  450. * debug and emulation sub system
  451. */
  452. static struct omap_hwmod_class omap44xx_debugss_hwmod_class = {
  453. .name = "debugss",
  454. };
  455. /* debugss */
  456. static struct omap_hwmod omap44xx_debugss_hwmod = {
  457. .name = "debugss",
  458. .class = &omap44xx_debugss_hwmod_class,
  459. .clkdm_name = "emu_sys_clkdm",
  460. .main_clk = "trace_clk_div_ck",
  461. .prcm = {
  462. .omap4 = {
  463. .clkctrl_offs = OMAP4_CM_EMU_DEBUGSS_CLKCTRL_OFFSET,
  464. .context_offs = OMAP4_RM_EMU_DEBUGSS_CONTEXT_OFFSET,
  465. },
  466. },
  467. };
  468. /*
  469. * 'dma' class
  470. * dma controller for data exchange between memory to memory (i.e. internal or
  471. * external memory) and gp peripherals to memory or memory to gp peripherals
  472. */
  473. static struct omap_hwmod_class_sysconfig omap44xx_dma_sysc = {
  474. .rev_offs = 0x0000,
  475. .sysc_offs = 0x002c,
  476. .syss_offs = 0x0028,
  477. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  478. SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  479. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  480. SYSS_HAS_RESET_STATUS),
  481. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  482. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  483. .sysc_fields = &omap_hwmod_sysc_type1,
  484. };
  485. static struct omap_hwmod_class omap44xx_dma_hwmod_class = {
  486. .name = "dma",
  487. .sysc = &omap44xx_dma_sysc,
  488. };
  489. /* dma dev_attr */
  490. static struct omap_dma_dev_attr dma_dev_attr = {
  491. .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
  492. IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
  493. .lch_count = 32,
  494. };
  495. /* dma_system */
  496. static struct omap_hwmod_irq_info omap44xx_dma_system_irqs[] = {
  497. { .name = "0", .irq = 12 + OMAP44XX_IRQ_GIC_START },
  498. { .name = "1", .irq = 13 + OMAP44XX_IRQ_GIC_START },
  499. { .name = "2", .irq = 14 + OMAP44XX_IRQ_GIC_START },
  500. { .name = "3", .irq = 15 + OMAP44XX_IRQ_GIC_START },
  501. { .irq = -1 }
  502. };
  503. static struct omap_hwmod omap44xx_dma_system_hwmod = {
  504. .name = "dma_system",
  505. .class = &omap44xx_dma_hwmod_class,
  506. .clkdm_name = "l3_dma_clkdm",
  507. .mpu_irqs = omap44xx_dma_system_irqs,
  508. .main_clk = "l3_div_ck",
  509. .prcm = {
  510. .omap4 = {
  511. .clkctrl_offs = OMAP4_CM_SDMA_SDMA_CLKCTRL_OFFSET,
  512. .context_offs = OMAP4_RM_SDMA_SDMA_CONTEXT_OFFSET,
  513. },
  514. },
  515. .dev_attr = &dma_dev_attr,
  516. };
  517. /*
  518. * 'dmic' class
  519. * digital microphone controller
  520. */
  521. static struct omap_hwmod_class_sysconfig omap44xx_dmic_sysc = {
  522. .rev_offs = 0x0000,
  523. .sysc_offs = 0x0010,
  524. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  525. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  526. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  527. SIDLE_SMART_WKUP),
  528. .sysc_fields = &omap_hwmod_sysc_type2,
  529. };
  530. static struct omap_hwmod_class omap44xx_dmic_hwmod_class = {
  531. .name = "dmic",
  532. .sysc = &omap44xx_dmic_sysc,
  533. };
  534. /* dmic */
  535. static struct omap_hwmod_irq_info omap44xx_dmic_irqs[] = {
  536. { .irq = 114 + OMAP44XX_IRQ_GIC_START },
  537. { .irq = -1 }
  538. };
  539. static struct omap_hwmod_dma_info omap44xx_dmic_sdma_reqs[] = {
  540. { .dma_req = 66 + OMAP44XX_DMA_REQ_START },
  541. { .dma_req = -1 }
  542. };
  543. static struct omap_hwmod omap44xx_dmic_hwmod = {
  544. .name = "dmic",
  545. .class = &omap44xx_dmic_hwmod_class,
  546. .clkdm_name = "abe_clkdm",
  547. .mpu_irqs = omap44xx_dmic_irqs,
  548. .sdma_reqs = omap44xx_dmic_sdma_reqs,
  549. .main_clk = "dmic_fck",
  550. .prcm = {
  551. .omap4 = {
  552. .clkctrl_offs = OMAP4_CM1_ABE_DMIC_CLKCTRL_OFFSET,
  553. .context_offs = OMAP4_RM_ABE_DMIC_CONTEXT_OFFSET,
  554. .modulemode = MODULEMODE_SWCTRL,
  555. },
  556. },
  557. };
  558. /*
  559. * 'dsp' class
  560. * dsp sub-system
  561. */
  562. static struct omap_hwmod_class omap44xx_dsp_hwmod_class = {
  563. .name = "dsp",
  564. };
  565. /* dsp */
  566. static struct omap_hwmod_irq_info omap44xx_dsp_irqs[] = {
  567. { .irq = 28 + OMAP44XX_IRQ_GIC_START },
  568. { .irq = -1 }
  569. };
  570. static struct omap_hwmod_rst_info omap44xx_dsp_resets[] = {
  571. { .name = "dsp", .rst_shift = 0 },
  572. { .name = "mmu_cache", .rst_shift = 1 },
  573. };
  574. static struct omap_hwmod omap44xx_dsp_hwmod = {
  575. .name = "dsp",
  576. .class = &omap44xx_dsp_hwmod_class,
  577. .clkdm_name = "tesla_clkdm",
  578. .mpu_irqs = omap44xx_dsp_irqs,
  579. .rst_lines = omap44xx_dsp_resets,
  580. .rst_lines_cnt = ARRAY_SIZE(omap44xx_dsp_resets),
  581. .main_clk = "dsp_fck",
  582. .prcm = {
  583. .omap4 = {
  584. .clkctrl_offs = OMAP4_CM_TESLA_TESLA_CLKCTRL_OFFSET,
  585. .rstctrl_offs = OMAP4_RM_TESLA_RSTCTRL_OFFSET,
  586. .context_offs = OMAP4_RM_TESLA_TESLA_CONTEXT_OFFSET,
  587. .modulemode = MODULEMODE_HWCTRL,
  588. },
  589. },
  590. };
  591. /*
  592. * 'dss' class
  593. * display sub-system
  594. */
  595. static struct omap_hwmod_class_sysconfig omap44xx_dss_sysc = {
  596. .rev_offs = 0x0000,
  597. .syss_offs = 0x0014,
  598. .sysc_flags = SYSS_HAS_RESET_STATUS,
  599. };
  600. static struct omap_hwmod_class omap44xx_dss_hwmod_class = {
  601. .name = "dss",
  602. .sysc = &omap44xx_dss_sysc,
  603. .reset = omap_dss_reset,
  604. };
  605. /* dss */
  606. static struct omap_hwmod_opt_clk dss_opt_clks[] = {
  607. { .role = "sys_clk", .clk = "dss_sys_clk" },
  608. { .role = "tv_clk", .clk = "dss_tv_clk" },
  609. { .role = "hdmi_clk", .clk = "dss_48mhz_clk" },
  610. };
  611. static struct omap_hwmod omap44xx_dss_hwmod = {
  612. .name = "dss_core",
  613. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  614. .class = &omap44xx_dss_hwmod_class,
  615. .clkdm_name = "l3_dss_clkdm",
  616. .main_clk = "dss_dss_clk",
  617. .prcm = {
  618. .omap4 = {
  619. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  620. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  621. },
  622. },
  623. .opt_clks = dss_opt_clks,
  624. .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
  625. };
  626. /*
  627. * 'dispc' class
  628. * display controller
  629. */
  630. static struct omap_hwmod_class_sysconfig omap44xx_dispc_sysc = {
  631. .rev_offs = 0x0000,
  632. .sysc_offs = 0x0010,
  633. .syss_offs = 0x0014,
  634. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  635. SYSC_HAS_ENAWAKEUP | SYSC_HAS_MIDLEMODE |
  636. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  637. SYSS_HAS_RESET_STATUS),
  638. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  639. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  640. .sysc_fields = &omap_hwmod_sysc_type1,
  641. };
  642. static struct omap_hwmod_class omap44xx_dispc_hwmod_class = {
  643. .name = "dispc",
  644. .sysc = &omap44xx_dispc_sysc,
  645. };
  646. /* dss_dispc */
  647. static struct omap_hwmod_irq_info omap44xx_dss_dispc_irqs[] = {
  648. { .irq = 25 + OMAP44XX_IRQ_GIC_START },
  649. { .irq = -1 }
  650. };
  651. static struct omap_hwmod_dma_info omap44xx_dss_dispc_sdma_reqs[] = {
  652. { .dma_req = 5 + OMAP44XX_DMA_REQ_START },
  653. { .dma_req = -1 }
  654. };
  655. static struct omap_dss_dispc_dev_attr omap44xx_dss_dispc_dev_attr = {
  656. .manager_count = 3,
  657. .has_framedonetv_irq = 1
  658. };
  659. static struct omap_hwmod omap44xx_dss_dispc_hwmod = {
  660. .name = "dss_dispc",
  661. .class = &omap44xx_dispc_hwmod_class,
  662. .clkdm_name = "l3_dss_clkdm",
  663. .mpu_irqs = omap44xx_dss_dispc_irqs,
  664. .sdma_reqs = omap44xx_dss_dispc_sdma_reqs,
  665. .main_clk = "dss_dss_clk",
  666. .prcm = {
  667. .omap4 = {
  668. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  669. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  670. },
  671. },
  672. .dev_attr = &omap44xx_dss_dispc_dev_attr
  673. };
  674. /*
  675. * 'dsi' class
  676. * display serial interface controller
  677. */
  678. static struct omap_hwmod_class_sysconfig omap44xx_dsi_sysc = {
  679. .rev_offs = 0x0000,
  680. .sysc_offs = 0x0010,
  681. .syss_offs = 0x0014,
  682. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  683. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  684. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  685. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  686. .sysc_fields = &omap_hwmod_sysc_type1,
  687. };
  688. static struct omap_hwmod_class omap44xx_dsi_hwmod_class = {
  689. .name = "dsi",
  690. .sysc = &omap44xx_dsi_sysc,
  691. };
  692. /* dss_dsi1 */
  693. static struct omap_hwmod_irq_info omap44xx_dss_dsi1_irqs[] = {
  694. { .irq = 53 + OMAP44XX_IRQ_GIC_START },
  695. { .irq = -1 }
  696. };
  697. static struct omap_hwmod_dma_info omap44xx_dss_dsi1_sdma_reqs[] = {
  698. { .dma_req = 74 + OMAP44XX_DMA_REQ_START },
  699. { .dma_req = -1 }
  700. };
  701. static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
  702. { .role = "sys_clk", .clk = "dss_sys_clk" },
  703. };
  704. static struct omap_hwmod omap44xx_dss_dsi1_hwmod = {
  705. .name = "dss_dsi1",
  706. .class = &omap44xx_dsi_hwmod_class,
  707. .clkdm_name = "l3_dss_clkdm",
  708. .mpu_irqs = omap44xx_dss_dsi1_irqs,
  709. .sdma_reqs = omap44xx_dss_dsi1_sdma_reqs,
  710. .main_clk = "dss_dss_clk",
  711. .prcm = {
  712. .omap4 = {
  713. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  714. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  715. },
  716. },
  717. .opt_clks = dss_dsi1_opt_clks,
  718. .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
  719. };
  720. /* dss_dsi2 */
  721. static struct omap_hwmod_irq_info omap44xx_dss_dsi2_irqs[] = {
  722. { .irq = 84 + OMAP44XX_IRQ_GIC_START },
  723. { .irq = -1 }
  724. };
  725. static struct omap_hwmod_dma_info omap44xx_dss_dsi2_sdma_reqs[] = {
  726. { .dma_req = 83 + OMAP44XX_DMA_REQ_START },
  727. { .dma_req = -1 }
  728. };
  729. static struct omap_hwmod_opt_clk dss_dsi2_opt_clks[] = {
  730. { .role = "sys_clk", .clk = "dss_sys_clk" },
  731. };
  732. static struct omap_hwmod omap44xx_dss_dsi2_hwmod = {
  733. .name = "dss_dsi2",
  734. .class = &omap44xx_dsi_hwmod_class,
  735. .clkdm_name = "l3_dss_clkdm",
  736. .mpu_irqs = omap44xx_dss_dsi2_irqs,
  737. .sdma_reqs = omap44xx_dss_dsi2_sdma_reqs,
  738. .main_clk = "dss_dss_clk",
  739. .prcm = {
  740. .omap4 = {
  741. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  742. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  743. },
  744. },
  745. .opt_clks = dss_dsi2_opt_clks,
  746. .opt_clks_cnt = ARRAY_SIZE(dss_dsi2_opt_clks),
  747. };
  748. /*
  749. * 'hdmi' class
  750. * hdmi controller
  751. */
  752. static struct omap_hwmod_class_sysconfig omap44xx_hdmi_sysc = {
  753. .rev_offs = 0x0000,
  754. .sysc_offs = 0x0010,
  755. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  756. SYSC_HAS_SOFTRESET),
  757. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  758. SIDLE_SMART_WKUP),
  759. .sysc_fields = &omap_hwmod_sysc_type2,
  760. };
  761. static struct omap_hwmod_class omap44xx_hdmi_hwmod_class = {
  762. .name = "hdmi",
  763. .sysc = &omap44xx_hdmi_sysc,
  764. };
  765. /* dss_hdmi */
  766. static struct omap_hwmod_irq_info omap44xx_dss_hdmi_irqs[] = {
  767. { .irq = 101 + OMAP44XX_IRQ_GIC_START },
  768. { .irq = -1 }
  769. };
  770. static struct omap_hwmod_dma_info omap44xx_dss_hdmi_sdma_reqs[] = {
  771. { .dma_req = 75 + OMAP44XX_DMA_REQ_START },
  772. { .dma_req = -1 }
  773. };
  774. static struct omap_hwmod_opt_clk dss_hdmi_opt_clks[] = {
  775. { .role = "sys_clk", .clk = "dss_sys_clk" },
  776. };
  777. static struct omap_hwmod omap44xx_dss_hdmi_hwmod = {
  778. .name = "dss_hdmi",
  779. .class = &omap44xx_hdmi_hwmod_class,
  780. .clkdm_name = "l3_dss_clkdm",
  781. /*
  782. * HDMI audio requires to use no-idle mode. Hence,
  783. * set idle mode by software.
  784. */
  785. .flags = HWMOD_SWSUP_SIDLE,
  786. .mpu_irqs = omap44xx_dss_hdmi_irqs,
  787. .sdma_reqs = omap44xx_dss_hdmi_sdma_reqs,
  788. .main_clk = "dss_48mhz_clk",
  789. .prcm = {
  790. .omap4 = {
  791. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  792. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  793. },
  794. },
  795. .opt_clks = dss_hdmi_opt_clks,
  796. .opt_clks_cnt = ARRAY_SIZE(dss_hdmi_opt_clks),
  797. };
  798. /*
  799. * 'rfbi' class
  800. * remote frame buffer interface
  801. */
  802. static struct omap_hwmod_class_sysconfig omap44xx_rfbi_sysc = {
  803. .rev_offs = 0x0000,
  804. .sysc_offs = 0x0010,
  805. .syss_offs = 0x0014,
  806. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  807. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  808. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  809. .sysc_fields = &omap_hwmod_sysc_type1,
  810. };
  811. static struct omap_hwmod_class omap44xx_rfbi_hwmod_class = {
  812. .name = "rfbi",
  813. .sysc = &omap44xx_rfbi_sysc,
  814. };
  815. /* dss_rfbi */
  816. static struct omap_hwmod_dma_info omap44xx_dss_rfbi_sdma_reqs[] = {
  817. { .dma_req = 13 + OMAP44XX_DMA_REQ_START },
  818. { .dma_req = -1 }
  819. };
  820. static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
  821. { .role = "ick", .clk = "dss_fck" },
  822. };
  823. static struct omap_hwmod omap44xx_dss_rfbi_hwmod = {
  824. .name = "dss_rfbi",
  825. .class = &omap44xx_rfbi_hwmod_class,
  826. .clkdm_name = "l3_dss_clkdm",
  827. .sdma_reqs = omap44xx_dss_rfbi_sdma_reqs,
  828. .main_clk = "dss_dss_clk",
  829. .prcm = {
  830. .omap4 = {
  831. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  832. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  833. },
  834. },
  835. .opt_clks = dss_rfbi_opt_clks,
  836. .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
  837. };
  838. /*
  839. * 'venc' class
  840. * video encoder
  841. */
  842. static struct omap_hwmod_class omap44xx_venc_hwmod_class = {
  843. .name = "venc",
  844. };
  845. /* dss_venc */
  846. static struct omap_hwmod omap44xx_dss_venc_hwmod = {
  847. .name = "dss_venc",
  848. .class = &omap44xx_venc_hwmod_class,
  849. .clkdm_name = "l3_dss_clkdm",
  850. .main_clk = "dss_tv_clk",
  851. .prcm = {
  852. .omap4 = {
  853. .clkctrl_offs = OMAP4_CM_DSS_DSS_CLKCTRL_OFFSET,
  854. .context_offs = OMAP4_RM_DSS_DSS_CONTEXT_OFFSET,
  855. },
  856. },
  857. };
  858. /*
  859. * 'elm' class
  860. * bch error location module
  861. */
  862. static struct omap_hwmod_class_sysconfig omap44xx_elm_sysc = {
  863. .rev_offs = 0x0000,
  864. .sysc_offs = 0x0010,
  865. .syss_offs = 0x0014,
  866. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  867. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  868. SYSS_HAS_RESET_STATUS),
  869. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  870. .sysc_fields = &omap_hwmod_sysc_type1,
  871. };
  872. static struct omap_hwmod_class omap44xx_elm_hwmod_class = {
  873. .name = "elm",
  874. .sysc = &omap44xx_elm_sysc,
  875. };
  876. /* elm */
  877. static struct omap_hwmod_irq_info omap44xx_elm_irqs[] = {
  878. { .irq = 4 + OMAP44XX_IRQ_GIC_START },
  879. { .irq = -1 }
  880. };
  881. static struct omap_hwmod omap44xx_elm_hwmod = {
  882. .name = "elm",
  883. .class = &omap44xx_elm_hwmod_class,
  884. .clkdm_name = "l4_per_clkdm",
  885. .mpu_irqs = omap44xx_elm_irqs,
  886. .prcm = {
  887. .omap4 = {
  888. .clkctrl_offs = OMAP4_CM_L4PER_ELM_CLKCTRL_OFFSET,
  889. .context_offs = OMAP4_RM_L4PER_ELM_CONTEXT_OFFSET,
  890. },
  891. },
  892. };
  893. /*
  894. * 'emif' class
  895. * external memory interface no1
  896. */
  897. static struct omap_hwmod_class_sysconfig omap44xx_emif_sysc = {
  898. .rev_offs = 0x0000,
  899. };
  900. static struct omap_hwmod_class omap44xx_emif_hwmod_class = {
  901. .name = "emif",
  902. .sysc = &omap44xx_emif_sysc,
  903. };
  904. /* emif1 */
  905. static struct omap_hwmod_irq_info omap44xx_emif1_irqs[] = {
  906. { .irq = 110 + OMAP44XX_IRQ_GIC_START },
  907. { .irq = -1 }
  908. };
  909. static struct omap_hwmod omap44xx_emif1_hwmod = {
  910. .name = "emif1",
  911. .class = &omap44xx_emif_hwmod_class,
  912. .clkdm_name = "l3_emif_clkdm",
  913. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  914. .mpu_irqs = omap44xx_emif1_irqs,
  915. .main_clk = "ddrphy_ck",
  916. .prcm = {
  917. .omap4 = {
  918. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_1_CLKCTRL_OFFSET,
  919. .context_offs = OMAP4_RM_MEMIF_EMIF_1_CONTEXT_OFFSET,
  920. .modulemode = MODULEMODE_HWCTRL,
  921. },
  922. },
  923. };
  924. /* emif2 */
  925. static struct omap_hwmod_irq_info omap44xx_emif2_irqs[] = {
  926. { .irq = 111 + OMAP44XX_IRQ_GIC_START },
  927. { .irq = -1 }
  928. };
  929. static struct omap_hwmod omap44xx_emif2_hwmod = {
  930. .name = "emif2",
  931. .class = &omap44xx_emif_hwmod_class,
  932. .clkdm_name = "l3_emif_clkdm",
  933. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  934. .mpu_irqs = omap44xx_emif2_irqs,
  935. .main_clk = "ddrphy_ck",
  936. .prcm = {
  937. .omap4 = {
  938. .clkctrl_offs = OMAP4_CM_MEMIF_EMIF_2_CLKCTRL_OFFSET,
  939. .context_offs = OMAP4_RM_MEMIF_EMIF_2_CONTEXT_OFFSET,
  940. .modulemode = MODULEMODE_HWCTRL,
  941. },
  942. },
  943. };
  944. /*
  945. * 'fdif' class
  946. * face detection hw accelerator module
  947. */
  948. static struct omap_hwmod_class_sysconfig omap44xx_fdif_sysc = {
  949. .rev_offs = 0x0000,
  950. .sysc_offs = 0x0010,
  951. /*
  952. * FDIF needs 100 OCP clk cycles delay after a softreset before
  953. * accessing sysconfig again.
  954. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  955. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  956. *
  957. * TODO: Indicate errata when available.
  958. */
  959. .srst_udelay = 2,
  960. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  961. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  962. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  963. MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
  964. .sysc_fields = &omap_hwmod_sysc_type2,
  965. };
  966. static struct omap_hwmod_class omap44xx_fdif_hwmod_class = {
  967. .name = "fdif",
  968. .sysc = &omap44xx_fdif_sysc,
  969. };
  970. /* fdif */
  971. static struct omap_hwmod_irq_info omap44xx_fdif_irqs[] = {
  972. { .irq = 69 + OMAP44XX_IRQ_GIC_START },
  973. { .irq = -1 }
  974. };
  975. static struct omap_hwmod omap44xx_fdif_hwmod = {
  976. .name = "fdif",
  977. .class = &omap44xx_fdif_hwmod_class,
  978. .clkdm_name = "iss_clkdm",
  979. .mpu_irqs = omap44xx_fdif_irqs,
  980. .main_clk = "fdif_fck",
  981. .prcm = {
  982. .omap4 = {
  983. .clkctrl_offs = OMAP4_CM_CAM_FDIF_CLKCTRL_OFFSET,
  984. .context_offs = OMAP4_RM_CAM_FDIF_CONTEXT_OFFSET,
  985. .modulemode = MODULEMODE_SWCTRL,
  986. },
  987. },
  988. };
  989. /*
  990. * 'gpio' class
  991. * general purpose io module
  992. */
  993. static struct omap_hwmod_class_sysconfig omap44xx_gpio_sysc = {
  994. .rev_offs = 0x0000,
  995. .sysc_offs = 0x0010,
  996. .syss_offs = 0x0114,
  997. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  998. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  999. SYSS_HAS_RESET_STATUS),
  1000. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1001. SIDLE_SMART_WKUP),
  1002. .sysc_fields = &omap_hwmod_sysc_type1,
  1003. };
  1004. static struct omap_hwmod_class omap44xx_gpio_hwmod_class = {
  1005. .name = "gpio",
  1006. .sysc = &omap44xx_gpio_sysc,
  1007. .rev = 2,
  1008. };
  1009. /* gpio dev_attr */
  1010. static struct omap_gpio_dev_attr gpio_dev_attr = {
  1011. .bank_width = 32,
  1012. .dbck_flag = true,
  1013. };
  1014. /* gpio1 */
  1015. static struct omap_hwmod_irq_info omap44xx_gpio1_irqs[] = {
  1016. { .irq = 29 + OMAP44XX_IRQ_GIC_START },
  1017. { .irq = -1 }
  1018. };
  1019. static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
  1020. { .role = "dbclk", .clk = "gpio1_dbclk" },
  1021. };
  1022. static struct omap_hwmod omap44xx_gpio1_hwmod = {
  1023. .name = "gpio1",
  1024. .class = &omap44xx_gpio_hwmod_class,
  1025. .clkdm_name = "l4_wkup_clkdm",
  1026. .mpu_irqs = omap44xx_gpio1_irqs,
  1027. .main_clk = "gpio1_ick",
  1028. .prcm = {
  1029. .omap4 = {
  1030. .clkctrl_offs = OMAP4_CM_WKUP_GPIO1_CLKCTRL_OFFSET,
  1031. .context_offs = OMAP4_RM_WKUP_GPIO1_CONTEXT_OFFSET,
  1032. .modulemode = MODULEMODE_HWCTRL,
  1033. },
  1034. },
  1035. .opt_clks = gpio1_opt_clks,
  1036. .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
  1037. .dev_attr = &gpio_dev_attr,
  1038. };
  1039. /* gpio2 */
  1040. static struct omap_hwmod_irq_info omap44xx_gpio2_irqs[] = {
  1041. { .irq = 30 + OMAP44XX_IRQ_GIC_START },
  1042. { .irq = -1 }
  1043. };
  1044. static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
  1045. { .role = "dbclk", .clk = "gpio2_dbclk" },
  1046. };
  1047. static struct omap_hwmod omap44xx_gpio2_hwmod = {
  1048. .name = "gpio2",
  1049. .class = &omap44xx_gpio_hwmod_class,
  1050. .clkdm_name = "l4_per_clkdm",
  1051. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1052. .mpu_irqs = omap44xx_gpio2_irqs,
  1053. .main_clk = "gpio2_ick",
  1054. .prcm = {
  1055. .omap4 = {
  1056. .clkctrl_offs = OMAP4_CM_L4PER_GPIO2_CLKCTRL_OFFSET,
  1057. .context_offs = OMAP4_RM_L4PER_GPIO2_CONTEXT_OFFSET,
  1058. .modulemode = MODULEMODE_HWCTRL,
  1059. },
  1060. },
  1061. .opt_clks = gpio2_opt_clks,
  1062. .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
  1063. .dev_attr = &gpio_dev_attr,
  1064. };
  1065. /* gpio3 */
  1066. static struct omap_hwmod_irq_info omap44xx_gpio3_irqs[] = {
  1067. { .irq = 31 + OMAP44XX_IRQ_GIC_START },
  1068. { .irq = -1 }
  1069. };
  1070. static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
  1071. { .role = "dbclk", .clk = "gpio3_dbclk" },
  1072. };
  1073. static struct omap_hwmod omap44xx_gpio3_hwmod = {
  1074. .name = "gpio3",
  1075. .class = &omap44xx_gpio_hwmod_class,
  1076. .clkdm_name = "l4_per_clkdm",
  1077. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1078. .mpu_irqs = omap44xx_gpio3_irqs,
  1079. .main_clk = "gpio3_ick",
  1080. .prcm = {
  1081. .omap4 = {
  1082. .clkctrl_offs = OMAP4_CM_L4PER_GPIO3_CLKCTRL_OFFSET,
  1083. .context_offs = OMAP4_RM_L4PER_GPIO3_CONTEXT_OFFSET,
  1084. .modulemode = MODULEMODE_HWCTRL,
  1085. },
  1086. },
  1087. .opt_clks = gpio3_opt_clks,
  1088. .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
  1089. .dev_attr = &gpio_dev_attr,
  1090. };
  1091. /* gpio4 */
  1092. static struct omap_hwmod_irq_info omap44xx_gpio4_irqs[] = {
  1093. { .irq = 32 + OMAP44XX_IRQ_GIC_START },
  1094. { .irq = -1 }
  1095. };
  1096. static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
  1097. { .role = "dbclk", .clk = "gpio4_dbclk" },
  1098. };
  1099. static struct omap_hwmod omap44xx_gpio4_hwmod = {
  1100. .name = "gpio4",
  1101. .class = &omap44xx_gpio_hwmod_class,
  1102. .clkdm_name = "l4_per_clkdm",
  1103. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1104. .mpu_irqs = omap44xx_gpio4_irqs,
  1105. .main_clk = "gpio4_ick",
  1106. .prcm = {
  1107. .omap4 = {
  1108. .clkctrl_offs = OMAP4_CM_L4PER_GPIO4_CLKCTRL_OFFSET,
  1109. .context_offs = OMAP4_RM_L4PER_GPIO4_CONTEXT_OFFSET,
  1110. .modulemode = MODULEMODE_HWCTRL,
  1111. },
  1112. },
  1113. .opt_clks = gpio4_opt_clks,
  1114. .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
  1115. .dev_attr = &gpio_dev_attr,
  1116. };
  1117. /* gpio5 */
  1118. static struct omap_hwmod_irq_info omap44xx_gpio5_irqs[] = {
  1119. { .irq = 33 + OMAP44XX_IRQ_GIC_START },
  1120. { .irq = -1 }
  1121. };
  1122. static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
  1123. { .role = "dbclk", .clk = "gpio5_dbclk" },
  1124. };
  1125. static struct omap_hwmod omap44xx_gpio5_hwmod = {
  1126. .name = "gpio5",
  1127. .class = &omap44xx_gpio_hwmod_class,
  1128. .clkdm_name = "l4_per_clkdm",
  1129. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1130. .mpu_irqs = omap44xx_gpio5_irqs,
  1131. .main_clk = "gpio5_ick",
  1132. .prcm = {
  1133. .omap4 = {
  1134. .clkctrl_offs = OMAP4_CM_L4PER_GPIO5_CLKCTRL_OFFSET,
  1135. .context_offs = OMAP4_RM_L4PER_GPIO5_CONTEXT_OFFSET,
  1136. .modulemode = MODULEMODE_HWCTRL,
  1137. },
  1138. },
  1139. .opt_clks = gpio5_opt_clks,
  1140. .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
  1141. .dev_attr = &gpio_dev_attr,
  1142. };
  1143. /* gpio6 */
  1144. static struct omap_hwmod_irq_info omap44xx_gpio6_irqs[] = {
  1145. { .irq = 34 + OMAP44XX_IRQ_GIC_START },
  1146. { .irq = -1 }
  1147. };
  1148. static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
  1149. { .role = "dbclk", .clk = "gpio6_dbclk" },
  1150. };
  1151. static struct omap_hwmod omap44xx_gpio6_hwmod = {
  1152. .name = "gpio6",
  1153. .class = &omap44xx_gpio_hwmod_class,
  1154. .clkdm_name = "l4_per_clkdm",
  1155. .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
  1156. .mpu_irqs = omap44xx_gpio6_irqs,
  1157. .main_clk = "gpio6_ick",
  1158. .prcm = {
  1159. .omap4 = {
  1160. .clkctrl_offs = OMAP4_CM_L4PER_GPIO6_CLKCTRL_OFFSET,
  1161. .context_offs = OMAP4_RM_L4PER_GPIO6_CONTEXT_OFFSET,
  1162. .modulemode = MODULEMODE_HWCTRL,
  1163. },
  1164. },
  1165. .opt_clks = gpio6_opt_clks,
  1166. .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
  1167. .dev_attr = &gpio_dev_attr,
  1168. };
  1169. /*
  1170. * 'gpmc' class
  1171. * general purpose memory controller
  1172. */
  1173. static struct omap_hwmod_class_sysconfig omap44xx_gpmc_sysc = {
  1174. .rev_offs = 0x0000,
  1175. .sysc_offs = 0x0010,
  1176. .syss_offs = 0x0014,
  1177. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  1178. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1179. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1180. .sysc_fields = &omap_hwmod_sysc_type1,
  1181. };
  1182. static struct omap_hwmod_class omap44xx_gpmc_hwmod_class = {
  1183. .name = "gpmc",
  1184. .sysc = &omap44xx_gpmc_sysc,
  1185. };
  1186. /* gpmc */
  1187. static struct omap_hwmod_irq_info omap44xx_gpmc_irqs[] = {
  1188. { .irq = 20 + OMAP44XX_IRQ_GIC_START },
  1189. { .irq = -1 }
  1190. };
  1191. static struct omap_hwmod_dma_info omap44xx_gpmc_sdma_reqs[] = {
  1192. { .dma_req = 3 + OMAP44XX_DMA_REQ_START },
  1193. { .dma_req = -1 }
  1194. };
  1195. static struct omap_hwmod omap44xx_gpmc_hwmod = {
  1196. .name = "gpmc",
  1197. .class = &omap44xx_gpmc_hwmod_class,
  1198. .clkdm_name = "l3_2_clkdm",
  1199. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  1200. .mpu_irqs = omap44xx_gpmc_irqs,
  1201. .sdma_reqs = omap44xx_gpmc_sdma_reqs,
  1202. .prcm = {
  1203. .omap4 = {
  1204. .clkctrl_offs = OMAP4_CM_L3_2_GPMC_CLKCTRL_OFFSET,
  1205. .context_offs = OMAP4_RM_L3_2_GPMC_CONTEXT_OFFSET,
  1206. .modulemode = MODULEMODE_HWCTRL,
  1207. },
  1208. },
  1209. };
  1210. /*
  1211. * 'gpu' class
  1212. * 2d/3d graphics accelerator
  1213. */
  1214. static struct omap_hwmod_class_sysconfig omap44xx_gpu_sysc = {
  1215. .rev_offs = 0x1fc00,
  1216. .sysc_offs = 0x1fc10,
  1217. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE),
  1218. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1219. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1220. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1221. .sysc_fields = &omap_hwmod_sysc_type2,
  1222. };
  1223. static struct omap_hwmod_class omap44xx_gpu_hwmod_class = {
  1224. .name = "gpu",
  1225. .sysc = &omap44xx_gpu_sysc,
  1226. };
  1227. /* gpu */
  1228. static struct omap_hwmod_irq_info omap44xx_gpu_irqs[] = {
  1229. { .irq = 21 + OMAP44XX_IRQ_GIC_START },
  1230. { .irq = -1 }
  1231. };
  1232. static struct omap_hwmod omap44xx_gpu_hwmod = {
  1233. .name = "gpu",
  1234. .class = &omap44xx_gpu_hwmod_class,
  1235. .clkdm_name = "l3_gfx_clkdm",
  1236. .mpu_irqs = omap44xx_gpu_irqs,
  1237. .main_clk = "gpu_fck",
  1238. .prcm = {
  1239. .omap4 = {
  1240. .clkctrl_offs = OMAP4_CM_GFX_GFX_CLKCTRL_OFFSET,
  1241. .context_offs = OMAP4_RM_GFX_GFX_CONTEXT_OFFSET,
  1242. .modulemode = MODULEMODE_SWCTRL,
  1243. },
  1244. },
  1245. };
  1246. /*
  1247. * 'hdq1w' class
  1248. * hdq / 1-wire serial interface controller
  1249. */
  1250. static struct omap_hwmod_class_sysconfig omap44xx_hdq1w_sysc = {
  1251. .rev_offs = 0x0000,
  1252. .sysc_offs = 0x0014,
  1253. .syss_offs = 0x0018,
  1254. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SOFTRESET |
  1255. SYSS_HAS_RESET_STATUS),
  1256. .sysc_fields = &omap_hwmod_sysc_type1,
  1257. };
  1258. static struct omap_hwmod_class omap44xx_hdq1w_hwmod_class = {
  1259. .name = "hdq1w",
  1260. .sysc = &omap44xx_hdq1w_sysc,
  1261. };
  1262. /* hdq1w */
  1263. static struct omap_hwmod_irq_info omap44xx_hdq1w_irqs[] = {
  1264. { .irq = 58 + OMAP44XX_IRQ_GIC_START },
  1265. { .irq = -1 }
  1266. };
  1267. static struct omap_hwmod omap44xx_hdq1w_hwmod = {
  1268. .name = "hdq1w",
  1269. .class = &omap44xx_hdq1w_hwmod_class,
  1270. .clkdm_name = "l4_per_clkdm",
  1271. .flags = HWMOD_INIT_NO_RESET, /* XXX temporary */
  1272. .mpu_irqs = omap44xx_hdq1w_irqs,
  1273. .main_clk = "hdq1w_fck",
  1274. .prcm = {
  1275. .omap4 = {
  1276. .clkctrl_offs = OMAP4_CM_L4PER_HDQ1W_CLKCTRL_OFFSET,
  1277. .context_offs = OMAP4_RM_L4PER_HDQ1W_CONTEXT_OFFSET,
  1278. .modulemode = MODULEMODE_SWCTRL,
  1279. },
  1280. },
  1281. };
  1282. /*
  1283. * 'hsi' class
  1284. * mipi high-speed synchronous serial interface (multichannel and full-duplex
  1285. * serial if)
  1286. */
  1287. static struct omap_hwmod_class_sysconfig omap44xx_hsi_sysc = {
  1288. .rev_offs = 0x0000,
  1289. .sysc_offs = 0x0010,
  1290. .syss_offs = 0x0014,
  1291. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_EMUFREE |
  1292. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  1293. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1294. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1295. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1296. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1297. .sysc_fields = &omap_hwmod_sysc_type1,
  1298. };
  1299. static struct omap_hwmod_class omap44xx_hsi_hwmod_class = {
  1300. .name = "hsi",
  1301. .sysc = &omap44xx_hsi_sysc,
  1302. };
  1303. /* hsi */
  1304. static struct omap_hwmod_irq_info omap44xx_hsi_irqs[] = {
  1305. { .name = "mpu_p1", .irq = 67 + OMAP44XX_IRQ_GIC_START },
  1306. { .name = "mpu_p2", .irq = 68 + OMAP44XX_IRQ_GIC_START },
  1307. { .name = "mpu_dma", .irq = 71 + OMAP44XX_IRQ_GIC_START },
  1308. { .irq = -1 }
  1309. };
  1310. static struct omap_hwmod omap44xx_hsi_hwmod = {
  1311. .name = "hsi",
  1312. .class = &omap44xx_hsi_hwmod_class,
  1313. .clkdm_name = "l3_init_clkdm",
  1314. .mpu_irqs = omap44xx_hsi_irqs,
  1315. .main_clk = "hsi_fck",
  1316. .prcm = {
  1317. .omap4 = {
  1318. .clkctrl_offs = OMAP4_CM_L3INIT_HSI_CLKCTRL_OFFSET,
  1319. .context_offs = OMAP4_RM_L3INIT_HSI_CONTEXT_OFFSET,
  1320. .modulemode = MODULEMODE_HWCTRL,
  1321. },
  1322. },
  1323. };
  1324. /*
  1325. * 'i2c' class
  1326. * multimaster high-speed i2c controller
  1327. */
  1328. static struct omap_hwmod_class_sysconfig omap44xx_i2c_sysc = {
  1329. .sysc_offs = 0x0010,
  1330. .syss_offs = 0x0090,
  1331. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1332. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  1333. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  1334. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1335. SIDLE_SMART_WKUP),
  1336. .clockact = CLOCKACT_TEST_ICLK,
  1337. .sysc_fields = &omap_hwmod_sysc_type1,
  1338. };
  1339. static struct omap_hwmod_class omap44xx_i2c_hwmod_class = {
  1340. .name = "i2c",
  1341. .sysc = &omap44xx_i2c_sysc,
  1342. .rev = OMAP_I2C_IP_VERSION_2,
  1343. .reset = &omap_i2c_reset,
  1344. };
  1345. static struct omap_i2c_dev_attr i2c_dev_attr = {
  1346. .flags = OMAP_I2C_FLAG_BUS_SHIFT_NONE |
  1347. OMAP_I2C_FLAG_RESET_REGS_POSTIDLE,
  1348. };
  1349. /* i2c1 */
  1350. static struct omap_hwmod_irq_info omap44xx_i2c1_irqs[] = {
  1351. { .irq = 56 + OMAP44XX_IRQ_GIC_START },
  1352. { .irq = -1 }
  1353. };
  1354. static struct omap_hwmod_dma_info omap44xx_i2c1_sdma_reqs[] = {
  1355. { .name = "tx", .dma_req = 26 + OMAP44XX_DMA_REQ_START },
  1356. { .name = "rx", .dma_req = 27 + OMAP44XX_DMA_REQ_START },
  1357. { .dma_req = -1 }
  1358. };
  1359. static struct omap_hwmod omap44xx_i2c1_hwmod = {
  1360. .name = "i2c1",
  1361. .class = &omap44xx_i2c_hwmod_class,
  1362. .clkdm_name = "l4_per_clkdm",
  1363. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1364. .mpu_irqs = omap44xx_i2c1_irqs,
  1365. .sdma_reqs = omap44xx_i2c1_sdma_reqs,
  1366. .main_clk = "i2c1_fck",
  1367. .prcm = {
  1368. .omap4 = {
  1369. .clkctrl_offs = OMAP4_CM_L4PER_I2C1_CLKCTRL_OFFSET,
  1370. .context_offs = OMAP4_RM_L4PER_I2C1_CONTEXT_OFFSET,
  1371. .modulemode = MODULEMODE_SWCTRL,
  1372. },
  1373. },
  1374. .dev_attr = &i2c_dev_attr,
  1375. };
  1376. /* i2c2 */
  1377. static struct omap_hwmod_irq_info omap44xx_i2c2_irqs[] = {
  1378. { .irq = 57 + OMAP44XX_IRQ_GIC_START },
  1379. { .irq = -1 }
  1380. };
  1381. static struct omap_hwmod_dma_info omap44xx_i2c2_sdma_reqs[] = {
  1382. { .name = "tx", .dma_req = 28 + OMAP44XX_DMA_REQ_START },
  1383. { .name = "rx", .dma_req = 29 + OMAP44XX_DMA_REQ_START },
  1384. { .dma_req = -1 }
  1385. };
  1386. static struct omap_hwmod omap44xx_i2c2_hwmod = {
  1387. .name = "i2c2",
  1388. .class = &omap44xx_i2c_hwmod_class,
  1389. .clkdm_name = "l4_per_clkdm",
  1390. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1391. .mpu_irqs = omap44xx_i2c2_irqs,
  1392. .sdma_reqs = omap44xx_i2c2_sdma_reqs,
  1393. .main_clk = "i2c2_fck",
  1394. .prcm = {
  1395. .omap4 = {
  1396. .clkctrl_offs = OMAP4_CM_L4PER_I2C2_CLKCTRL_OFFSET,
  1397. .context_offs = OMAP4_RM_L4PER_I2C2_CONTEXT_OFFSET,
  1398. .modulemode = MODULEMODE_SWCTRL,
  1399. },
  1400. },
  1401. .dev_attr = &i2c_dev_attr,
  1402. };
  1403. /* i2c3 */
  1404. static struct omap_hwmod_irq_info omap44xx_i2c3_irqs[] = {
  1405. { .irq = 61 + OMAP44XX_IRQ_GIC_START },
  1406. { .irq = -1 }
  1407. };
  1408. static struct omap_hwmod_dma_info omap44xx_i2c3_sdma_reqs[] = {
  1409. { .name = "tx", .dma_req = 24 + OMAP44XX_DMA_REQ_START },
  1410. { .name = "rx", .dma_req = 25 + OMAP44XX_DMA_REQ_START },
  1411. { .dma_req = -1 }
  1412. };
  1413. static struct omap_hwmod omap44xx_i2c3_hwmod = {
  1414. .name = "i2c3",
  1415. .class = &omap44xx_i2c_hwmod_class,
  1416. .clkdm_name = "l4_per_clkdm",
  1417. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1418. .mpu_irqs = omap44xx_i2c3_irqs,
  1419. .sdma_reqs = omap44xx_i2c3_sdma_reqs,
  1420. .main_clk = "i2c3_fck",
  1421. .prcm = {
  1422. .omap4 = {
  1423. .clkctrl_offs = OMAP4_CM_L4PER_I2C3_CLKCTRL_OFFSET,
  1424. .context_offs = OMAP4_RM_L4PER_I2C3_CONTEXT_OFFSET,
  1425. .modulemode = MODULEMODE_SWCTRL,
  1426. },
  1427. },
  1428. .dev_attr = &i2c_dev_attr,
  1429. };
  1430. /* i2c4 */
  1431. static struct omap_hwmod_irq_info omap44xx_i2c4_irqs[] = {
  1432. { .irq = 62 + OMAP44XX_IRQ_GIC_START },
  1433. { .irq = -1 }
  1434. };
  1435. static struct omap_hwmod_dma_info omap44xx_i2c4_sdma_reqs[] = {
  1436. { .name = "tx", .dma_req = 123 + OMAP44XX_DMA_REQ_START },
  1437. { .name = "rx", .dma_req = 124 + OMAP44XX_DMA_REQ_START },
  1438. { .dma_req = -1 }
  1439. };
  1440. static struct omap_hwmod omap44xx_i2c4_hwmod = {
  1441. .name = "i2c4",
  1442. .class = &omap44xx_i2c_hwmod_class,
  1443. .clkdm_name = "l4_per_clkdm",
  1444. .flags = HWMOD_16BIT_REG | HWMOD_SET_DEFAULT_CLOCKACT,
  1445. .mpu_irqs = omap44xx_i2c4_irqs,
  1446. .sdma_reqs = omap44xx_i2c4_sdma_reqs,
  1447. .main_clk = "i2c4_fck",
  1448. .prcm = {
  1449. .omap4 = {
  1450. .clkctrl_offs = OMAP4_CM_L4PER_I2C4_CLKCTRL_OFFSET,
  1451. .context_offs = OMAP4_RM_L4PER_I2C4_CONTEXT_OFFSET,
  1452. .modulemode = MODULEMODE_SWCTRL,
  1453. },
  1454. },
  1455. .dev_attr = &i2c_dev_attr,
  1456. };
  1457. /*
  1458. * 'ipu' class
  1459. * imaging processor unit
  1460. */
  1461. static struct omap_hwmod_class omap44xx_ipu_hwmod_class = {
  1462. .name = "ipu",
  1463. };
  1464. /* ipu */
  1465. static struct omap_hwmod_irq_info omap44xx_ipu_irqs[] = {
  1466. { .irq = 100 + OMAP44XX_IRQ_GIC_START },
  1467. { .irq = -1 }
  1468. };
  1469. static struct omap_hwmod_rst_info omap44xx_ipu_resets[] = {
  1470. { .name = "cpu0", .rst_shift = 0 },
  1471. { .name = "cpu1", .rst_shift = 1 },
  1472. { .name = "mmu_cache", .rst_shift = 2 },
  1473. };
  1474. static struct omap_hwmod omap44xx_ipu_hwmod = {
  1475. .name = "ipu",
  1476. .class = &omap44xx_ipu_hwmod_class,
  1477. .clkdm_name = "ducati_clkdm",
  1478. .mpu_irqs = omap44xx_ipu_irqs,
  1479. .rst_lines = omap44xx_ipu_resets,
  1480. .rst_lines_cnt = ARRAY_SIZE(omap44xx_ipu_resets),
  1481. .main_clk = "ipu_fck",
  1482. .prcm = {
  1483. .omap4 = {
  1484. .clkctrl_offs = OMAP4_CM_DUCATI_DUCATI_CLKCTRL_OFFSET,
  1485. .rstctrl_offs = OMAP4_RM_DUCATI_RSTCTRL_OFFSET,
  1486. .context_offs = OMAP4_RM_DUCATI_DUCATI_CONTEXT_OFFSET,
  1487. .modulemode = MODULEMODE_HWCTRL,
  1488. },
  1489. },
  1490. };
  1491. /*
  1492. * 'iss' class
  1493. * external images sensor pixel data processor
  1494. */
  1495. static struct omap_hwmod_class_sysconfig omap44xx_iss_sysc = {
  1496. .rev_offs = 0x0000,
  1497. .sysc_offs = 0x0010,
  1498. /*
  1499. * ISS needs 100 OCP clk cycles delay after a softreset before
  1500. * accessing sysconfig again.
  1501. * The lowest frequency at the moment for L3 bus is 100 MHz, so
  1502. * 1usec delay is needed. Add an x2 margin to be safe (2 usecs).
  1503. *
  1504. * TODO: Indicate errata when available.
  1505. */
  1506. .srst_udelay = 2,
  1507. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_RESET_STATUS |
  1508. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1509. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1510. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  1511. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  1512. .sysc_fields = &omap_hwmod_sysc_type2,
  1513. };
  1514. static struct omap_hwmod_class omap44xx_iss_hwmod_class = {
  1515. .name = "iss",
  1516. .sysc = &omap44xx_iss_sysc,
  1517. };
  1518. /* iss */
  1519. static struct omap_hwmod_irq_info omap44xx_iss_irqs[] = {
  1520. { .irq = 24 + OMAP44XX_IRQ_GIC_START },
  1521. { .irq = -1 }
  1522. };
  1523. static struct omap_hwmod_dma_info omap44xx_iss_sdma_reqs[] = {
  1524. { .name = "1", .dma_req = 8 + OMAP44XX_DMA_REQ_START },
  1525. { .name = "2", .dma_req = 9 + OMAP44XX_DMA_REQ_START },
  1526. { .name = "3", .dma_req = 11 + OMAP44XX_DMA_REQ_START },
  1527. { .name = "4", .dma_req = 12 + OMAP44XX_DMA_REQ_START },
  1528. { .dma_req = -1 }
  1529. };
  1530. static struct omap_hwmod_opt_clk iss_opt_clks[] = {
  1531. { .role = "ctrlclk", .clk = "iss_ctrlclk" },
  1532. };
  1533. static struct omap_hwmod omap44xx_iss_hwmod = {
  1534. .name = "iss",
  1535. .class = &omap44xx_iss_hwmod_class,
  1536. .clkdm_name = "iss_clkdm",
  1537. .mpu_irqs = omap44xx_iss_irqs,
  1538. .sdma_reqs = omap44xx_iss_sdma_reqs,
  1539. .main_clk = "iss_fck",
  1540. .prcm = {
  1541. .omap4 = {
  1542. .clkctrl_offs = OMAP4_CM_CAM_ISS_CLKCTRL_OFFSET,
  1543. .context_offs = OMAP4_RM_CAM_ISS_CONTEXT_OFFSET,
  1544. .modulemode = MODULEMODE_SWCTRL,
  1545. },
  1546. },
  1547. .opt_clks = iss_opt_clks,
  1548. .opt_clks_cnt = ARRAY_SIZE(iss_opt_clks),
  1549. };
  1550. /*
  1551. * 'iva' class
  1552. * multi-standard video encoder/decoder hardware accelerator
  1553. */
  1554. static struct omap_hwmod_class omap44xx_iva_hwmod_class = {
  1555. .name = "iva",
  1556. };
  1557. /* iva */
  1558. static struct omap_hwmod_irq_info omap44xx_iva_irqs[] = {
  1559. { .name = "sync_1", .irq = 103 + OMAP44XX_IRQ_GIC_START },
  1560. { .name = "sync_0", .irq = 104 + OMAP44XX_IRQ_GIC_START },
  1561. { .name = "mailbox_0", .irq = 107 + OMAP44XX_IRQ_GIC_START },
  1562. { .irq = -1 }
  1563. };
  1564. static struct omap_hwmod_rst_info omap44xx_iva_resets[] = {
  1565. { .name = "seq0", .rst_shift = 0 },
  1566. { .name = "seq1", .rst_shift = 1 },
  1567. { .name = "logic", .rst_shift = 2 },
  1568. };
  1569. static struct omap_hwmod omap44xx_iva_hwmod = {
  1570. .name = "iva",
  1571. .class = &omap44xx_iva_hwmod_class,
  1572. .clkdm_name = "ivahd_clkdm",
  1573. .mpu_irqs = omap44xx_iva_irqs,
  1574. .rst_lines = omap44xx_iva_resets,
  1575. .rst_lines_cnt = ARRAY_SIZE(omap44xx_iva_resets),
  1576. .main_clk = "iva_fck",
  1577. .prcm = {
  1578. .omap4 = {
  1579. .clkctrl_offs = OMAP4_CM_IVAHD_IVAHD_CLKCTRL_OFFSET,
  1580. .rstctrl_offs = OMAP4_RM_IVAHD_RSTCTRL_OFFSET,
  1581. .context_offs = OMAP4_RM_IVAHD_IVAHD_CONTEXT_OFFSET,
  1582. .modulemode = MODULEMODE_HWCTRL,
  1583. },
  1584. },
  1585. };
  1586. /*
  1587. * 'kbd' class
  1588. * keyboard controller
  1589. */
  1590. static struct omap_hwmod_class_sysconfig omap44xx_kbd_sysc = {
  1591. .rev_offs = 0x0000,
  1592. .sysc_offs = 0x0010,
  1593. .syss_offs = 0x0014,
  1594. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  1595. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  1596. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  1597. SYSS_HAS_RESET_STATUS),
  1598. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1599. .sysc_fields = &omap_hwmod_sysc_type1,
  1600. };
  1601. static struct omap_hwmod_class omap44xx_kbd_hwmod_class = {
  1602. .name = "kbd",
  1603. .sysc = &omap44xx_kbd_sysc,
  1604. };
  1605. /* kbd */
  1606. static struct omap_hwmod_irq_info omap44xx_kbd_irqs[] = {
  1607. { .irq = 120 + OMAP44XX_IRQ_GIC_START },
  1608. { .irq = -1 }
  1609. };
  1610. static struct omap_hwmod omap44xx_kbd_hwmod = {
  1611. .name = "kbd",
  1612. .class = &omap44xx_kbd_hwmod_class,
  1613. .clkdm_name = "l4_wkup_clkdm",
  1614. .mpu_irqs = omap44xx_kbd_irqs,
  1615. .main_clk = "kbd_fck",
  1616. .prcm = {
  1617. .omap4 = {
  1618. .clkctrl_offs = OMAP4_CM_WKUP_KEYBOARD_CLKCTRL_OFFSET,
  1619. .context_offs = OMAP4_RM_WKUP_KEYBOARD_CONTEXT_OFFSET,
  1620. .modulemode = MODULEMODE_SWCTRL,
  1621. },
  1622. },
  1623. };
  1624. /*
  1625. * 'mailbox' class
  1626. * mailbox module allowing communication between the on-chip processors using a
  1627. * queued mailbox-interrupt mechanism.
  1628. */
  1629. static struct omap_hwmod_class_sysconfig omap44xx_mailbox_sysc = {
  1630. .rev_offs = 0x0000,
  1631. .sysc_offs = 0x0010,
  1632. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  1633. SYSC_HAS_SOFTRESET),
  1634. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1635. .sysc_fields = &omap_hwmod_sysc_type2,
  1636. };
  1637. static struct omap_hwmod_class omap44xx_mailbox_hwmod_class = {
  1638. .name = "mailbox",
  1639. .sysc = &omap44xx_mailbox_sysc,
  1640. };
  1641. /* mailbox */
  1642. static struct omap_hwmod_irq_info omap44xx_mailbox_irqs[] = {
  1643. { .irq = 26 + OMAP44XX_IRQ_GIC_START },
  1644. { .irq = -1 }
  1645. };
  1646. static struct omap_hwmod omap44xx_mailbox_hwmod = {
  1647. .name = "mailbox",
  1648. .class = &omap44xx_mailbox_hwmod_class,
  1649. .clkdm_name = "l4_cfg_clkdm",
  1650. .mpu_irqs = omap44xx_mailbox_irqs,
  1651. .prcm = {
  1652. .omap4 = {
  1653. .clkctrl_offs = OMAP4_CM_L4CFG_MAILBOX_CLKCTRL_OFFSET,
  1654. .context_offs = OMAP4_RM_L4CFG_MAILBOX_CONTEXT_OFFSET,
  1655. },
  1656. },
  1657. };
  1658. /*
  1659. * 'mcasp' class
  1660. * multi-channel audio serial port controller
  1661. */
  1662. /* The IP is not compliant to type1 / type2 scheme */
  1663. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_mcasp = {
  1664. .sidle_shift = 0,
  1665. };
  1666. static struct omap_hwmod_class_sysconfig omap44xx_mcasp_sysc = {
  1667. .sysc_offs = 0x0004,
  1668. .sysc_flags = SYSC_HAS_SIDLEMODE,
  1669. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1670. SIDLE_SMART_WKUP),
  1671. .sysc_fields = &omap_hwmod_sysc_type_mcasp,
  1672. };
  1673. static struct omap_hwmod_class omap44xx_mcasp_hwmod_class = {
  1674. .name = "mcasp",
  1675. .sysc = &omap44xx_mcasp_sysc,
  1676. };
  1677. /* mcasp */
  1678. static struct omap_hwmod_irq_info omap44xx_mcasp_irqs[] = {
  1679. { .name = "arevt", .irq = 108 + OMAP44XX_IRQ_GIC_START },
  1680. { .name = "axevt", .irq = 109 + OMAP44XX_IRQ_GIC_START },
  1681. { .irq = -1 }
  1682. };
  1683. static struct omap_hwmod_dma_info omap44xx_mcasp_sdma_reqs[] = {
  1684. { .name = "axevt", .dma_req = 7 + OMAP44XX_DMA_REQ_START },
  1685. { .name = "arevt", .dma_req = 10 + OMAP44XX_DMA_REQ_START },
  1686. { .dma_req = -1 }
  1687. };
  1688. static struct omap_hwmod omap44xx_mcasp_hwmod = {
  1689. .name = "mcasp",
  1690. .class = &omap44xx_mcasp_hwmod_class,
  1691. .clkdm_name = "abe_clkdm",
  1692. .mpu_irqs = omap44xx_mcasp_irqs,
  1693. .sdma_reqs = omap44xx_mcasp_sdma_reqs,
  1694. .main_clk = "mcasp_fck",
  1695. .prcm = {
  1696. .omap4 = {
  1697. .clkctrl_offs = OMAP4_CM1_ABE_MCASP_CLKCTRL_OFFSET,
  1698. .context_offs = OMAP4_RM_ABE_MCASP_CONTEXT_OFFSET,
  1699. .modulemode = MODULEMODE_SWCTRL,
  1700. },
  1701. },
  1702. };
  1703. /*
  1704. * 'mcbsp' class
  1705. * multi channel buffered serial port controller
  1706. */
  1707. static struct omap_hwmod_class_sysconfig omap44xx_mcbsp_sysc = {
  1708. .sysc_offs = 0x008c,
  1709. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
  1710. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1711. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  1712. .sysc_fields = &omap_hwmod_sysc_type1,
  1713. };
  1714. static struct omap_hwmod_class omap44xx_mcbsp_hwmod_class = {
  1715. .name = "mcbsp",
  1716. .sysc = &omap44xx_mcbsp_sysc,
  1717. .rev = MCBSP_CONFIG_TYPE4,
  1718. };
  1719. /* mcbsp1 */
  1720. static struct omap_hwmod_irq_info omap44xx_mcbsp1_irqs[] = {
  1721. { .name = "common", .irq = 17 + OMAP44XX_IRQ_GIC_START },
  1722. { .irq = -1 }
  1723. };
  1724. static struct omap_hwmod_dma_info omap44xx_mcbsp1_sdma_reqs[] = {
  1725. { .name = "tx", .dma_req = 32 + OMAP44XX_DMA_REQ_START },
  1726. { .name = "rx", .dma_req = 33 + OMAP44XX_DMA_REQ_START },
  1727. { .dma_req = -1 }
  1728. };
  1729. static struct omap_hwmod_opt_clk mcbsp1_opt_clks[] = {
  1730. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1731. { .role = "prcm_fck", .clk = "mcbsp1_sync_mux_ck" },
  1732. };
  1733. static struct omap_hwmod omap44xx_mcbsp1_hwmod = {
  1734. .name = "mcbsp1",
  1735. .class = &omap44xx_mcbsp_hwmod_class,
  1736. .clkdm_name = "abe_clkdm",
  1737. .mpu_irqs = omap44xx_mcbsp1_irqs,
  1738. .sdma_reqs = omap44xx_mcbsp1_sdma_reqs,
  1739. .main_clk = "mcbsp1_fck",
  1740. .prcm = {
  1741. .omap4 = {
  1742. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP1_CLKCTRL_OFFSET,
  1743. .context_offs = OMAP4_RM_ABE_MCBSP1_CONTEXT_OFFSET,
  1744. .modulemode = MODULEMODE_SWCTRL,
  1745. },
  1746. },
  1747. .opt_clks = mcbsp1_opt_clks,
  1748. .opt_clks_cnt = ARRAY_SIZE(mcbsp1_opt_clks),
  1749. };
  1750. /* mcbsp2 */
  1751. static struct omap_hwmod_irq_info omap44xx_mcbsp2_irqs[] = {
  1752. { .name = "common", .irq = 22 + OMAP44XX_IRQ_GIC_START },
  1753. { .irq = -1 }
  1754. };
  1755. static struct omap_hwmod_dma_info omap44xx_mcbsp2_sdma_reqs[] = {
  1756. { .name = "tx", .dma_req = 16 + OMAP44XX_DMA_REQ_START },
  1757. { .name = "rx", .dma_req = 17 + OMAP44XX_DMA_REQ_START },
  1758. { .dma_req = -1 }
  1759. };
  1760. static struct omap_hwmod_opt_clk mcbsp2_opt_clks[] = {
  1761. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1762. { .role = "prcm_fck", .clk = "mcbsp2_sync_mux_ck" },
  1763. };
  1764. static struct omap_hwmod omap44xx_mcbsp2_hwmod = {
  1765. .name = "mcbsp2",
  1766. .class = &omap44xx_mcbsp_hwmod_class,
  1767. .clkdm_name = "abe_clkdm",
  1768. .mpu_irqs = omap44xx_mcbsp2_irqs,
  1769. .sdma_reqs = omap44xx_mcbsp2_sdma_reqs,
  1770. .main_clk = "mcbsp2_fck",
  1771. .prcm = {
  1772. .omap4 = {
  1773. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP2_CLKCTRL_OFFSET,
  1774. .context_offs = OMAP4_RM_ABE_MCBSP2_CONTEXT_OFFSET,
  1775. .modulemode = MODULEMODE_SWCTRL,
  1776. },
  1777. },
  1778. .opt_clks = mcbsp2_opt_clks,
  1779. .opt_clks_cnt = ARRAY_SIZE(mcbsp2_opt_clks),
  1780. };
  1781. /* mcbsp3 */
  1782. static struct omap_hwmod_irq_info omap44xx_mcbsp3_irqs[] = {
  1783. { .name = "common", .irq = 23 + OMAP44XX_IRQ_GIC_START },
  1784. { .irq = -1 }
  1785. };
  1786. static struct omap_hwmod_dma_info omap44xx_mcbsp3_sdma_reqs[] = {
  1787. { .name = "tx", .dma_req = 18 + OMAP44XX_DMA_REQ_START },
  1788. { .name = "rx", .dma_req = 19 + OMAP44XX_DMA_REQ_START },
  1789. { .dma_req = -1 }
  1790. };
  1791. static struct omap_hwmod_opt_clk mcbsp3_opt_clks[] = {
  1792. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1793. { .role = "prcm_fck", .clk = "mcbsp3_sync_mux_ck" },
  1794. };
  1795. static struct omap_hwmod omap44xx_mcbsp3_hwmod = {
  1796. .name = "mcbsp3",
  1797. .class = &omap44xx_mcbsp_hwmod_class,
  1798. .clkdm_name = "abe_clkdm",
  1799. .mpu_irqs = omap44xx_mcbsp3_irqs,
  1800. .sdma_reqs = omap44xx_mcbsp3_sdma_reqs,
  1801. .main_clk = "mcbsp3_fck",
  1802. .prcm = {
  1803. .omap4 = {
  1804. .clkctrl_offs = OMAP4_CM1_ABE_MCBSP3_CLKCTRL_OFFSET,
  1805. .context_offs = OMAP4_RM_ABE_MCBSP3_CONTEXT_OFFSET,
  1806. .modulemode = MODULEMODE_SWCTRL,
  1807. },
  1808. },
  1809. .opt_clks = mcbsp3_opt_clks,
  1810. .opt_clks_cnt = ARRAY_SIZE(mcbsp3_opt_clks),
  1811. };
  1812. /* mcbsp4 */
  1813. static struct omap_hwmod_irq_info omap44xx_mcbsp4_irqs[] = {
  1814. { .name = "common", .irq = 16 + OMAP44XX_IRQ_GIC_START },
  1815. { .irq = -1 }
  1816. };
  1817. static struct omap_hwmod_dma_info omap44xx_mcbsp4_sdma_reqs[] = {
  1818. { .name = "tx", .dma_req = 30 + OMAP44XX_DMA_REQ_START },
  1819. { .name = "rx", .dma_req = 31 + OMAP44XX_DMA_REQ_START },
  1820. { .dma_req = -1 }
  1821. };
  1822. static struct omap_hwmod_opt_clk mcbsp4_opt_clks[] = {
  1823. { .role = "pad_fck", .clk = "pad_clks_ck" },
  1824. { .role = "prcm_fck", .clk = "mcbsp4_sync_mux_ck" },
  1825. };
  1826. static struct omap_hwmod omap44xx_mcbsp4_hwmod = {
  1827. .name = "mcbsp4",
  1828. .class = &omap44xx_mcbsp_hwmod_class,
  1829. .clkdm_name = "l4_per_clkdm",
  1830. .mpu_irqs = omap44xx_mcbsp4_irqs,
  1831. .sdma_reqs = omap44xx_mcbsp4_sdma_reqs,
  1832. .main_clk = "mcbsp4_fck",
  1833. .prcm = {
  1834. .omap4 = {
  1835. .clkctrl_offs = OMAP4_CM_L4PER_MCBSP4_CLKCTRL_OFFSET,
  1836. .context_offs = OMAP4_RM_L4PER_MCBSP4_CONTEXT_OFFSET,
  1837. .modulemode = MODULEMODE_SWCTRL,
  1838. },
  1839. },
  1840. .opt_clks = mcbsp4_opt_clks,
  1841. .opt_clks_cnt = ARRAY_SIZE(mcbsp4_opt_clks),
  1842. };
  1843. /*
  1844. * 'mcpdm' class
  1845. * multi channel pdm controller (proprietary interface with phoenix power
  1846. * ic)
  1847. */
  1848. static struct omap_hwmod_class_sysconfig omap44xx_mcpdm_sysc = {
  1849. .rev_offs = 0x0000,
  1850. .sysc_offs = 0x0010,
  1851. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1852. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1853. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1854. SIDLE_SMART_WKUP),
  1855. .sysc_fields = &omap_hwmod_sysc_type2,
  1856. };
  1857. static struct omap_hwmod_class omap44xx_mcpdm_hwmod_class = {
  1858. .name = "mcpdm",
  1859. .sysc = &omap44xx_mcpdm_sysc,
  1860. };
  1861. /* mcpdm */
  1862. static struct omap_hwmod_irq_info omap44xx_mcpdm_irqs[] = {
  1863. { .irq = 112 + OMAP44XX_IRQ_GIC_START },
  1864. { .irq = -1 }
  1865. };
  1866. static struct omap_hwmod_dma_info omap44xx_mcpdm_sdma_reqs[] = {
  1867. { .name = "up_link", .dma_req = 64 + OMAP44XX_DMA_REQ_START },
  1868. { .name = "dn_link", .dma_req = 65 + OMAP44XX_DMA_REQ_START },
  1869. { .dma_req = -1 }
  1870. };
  1871. static struct omap_hwmod omap44xx_mcpdm_hwmod = {
  1872. .name = "mcpdm",
  1873. .class = &omap44xx_mcpdm_hwmod_class,
  1874. .clkdm_name = "abe_clkdm",
  1875. .mpu_irqs = omap44xx_mcpdm_irqs,
  1876. .sdma_reqs = omap44xx_mcpdm_sdma_reqs,
  1877. .main_clk = "mcpdm_fck",
  1878. .prcm = {
  1879. .omap4 = {
  1880. .clkctrl_offs = OMAP4_CM1_ABE_PDM_CLKCTRL_OFFSET,
  1881. .context_offs = OMAP4_RM_ABE_PDM_CONTEXT_OFFSET,
  1882. .modulemode = MODULEMODE_SWCTRL,
  1883. },
  1884. },
  1885. };
  1886. /*
  1887. * 'mcspi' class
  1888. * multichannel serial port interface (mcspi) / master/slave synchronous serial
  1889. * bus
  1890. */
  1891. static struct omap_hwmod_class_sysconfig omap44xx_mcspi_sysc = {
  1892. .rev_offs = 0x0000,
  1893. .sysc_offs = 0x0010,
  1894. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  1895. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  1896. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  1897. SIDLE_SMART_WKUP),
  1898. .sysc_fields = &omap_hwmod_sysc_type2,
  1899. };
  1900. static struct omap_hwmod_class omap44xx_mcspi_hwmod_class = {
  1901. .name = "mcspi",
  1902. .sysc = &omap44xx_mcspi_sysc,
  1903. .rev = OMAP4_MCSPI_REV,
  1904. };
  1905. /* mcspi1 */
  1906. static struct omap_hwmod_irq_info omap44xx_mcspi1_irqs[] = {
  1907. { .irq = 65 + OMAP44XX_IRQ_GIC_START },
  1908. { .irq = -1 }
  1909. };
  1910. static struct omap_hwmod_dma_info omap44xx_mcspi1_sdma_reqs[] = {
  1911. { .name = "tx0", .dma_req = 34 + OMAP44XX_DMA_REQ_START },
  1912. { .name = "rx0", .dma_req = 35 + OMAP44XX_DMA_REQ_START },
  1913. { .name = "tx1", .dma_req = 36 + OMAP44XX_DMA_REQ_START },
  1914. { .name = "rx1", .dma_req = 37 + OMAP44XX_DMA_REQ_START },
  1915. { .name = "tx2", .dma_req = 38 + OMAP44XX_DMA_REQ_START },
  1916. { .name = "rx2", .dma_req = 39 + OMAP44XX_DMA_REQ_START },
  1917. { .name = "tx3", .dma_req = 40 + OMAP44XX_DMA_REQ_START },
  1918. { .name = "rx3", .dma_req = 41 + OMAP44XX_DMA_REQ_START },
  1919. { .dma_req = -1 }
  1920. };
  1921. /* mcspi1 dev_attr */
  1922. static struct omap2_mcspi_dev_attr mcspi1_dev_attr = {
  1923. .num_chipselect = 4,
  1924. };
  1925. static struct omap_hwmod omap44xx_mcspi1_hwmod = {
  1926. .name = "mcspi1",
  1927. .class = &omap44xx_mcspi_hwmod_class,
  1928. .clkdm_name = "l4_per_clkdm",
  1929. .mpu_irqs = omap44xx_mcspi1_irqs,
  1930. .sdma_reqs = omap44xx_mcspi1_sdma_reqs,
  1931. .main_clk = "mcspi1_fck",
  1932. .prcm = {
  1933. .omap4 = {
  1934. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI1_CLKCTRL_OFFSET,
  1935. .context_offs = OMAP4_RM_L4PER_MCSPI1_CONTEXT_OFFSET,
  1936. .modulemode = MODULEMODE_SWCTRL,
  1937. },
  1938. },
  1939. .dev_attr = &mcspi1_dev_attr,
  1940. };
  1941. /* mcspi2 */
  1942. static struct omap_hwmod_irq_info omap44xx_mcspi2_irqs[] = {
  1943. { .irq = 66 + OMAP44XX_IRQ_GIC_START },
  1944. { .irq = -1 }
  1945. };
  1946. static struct omap_hwmod_dma_info omap44xx_mcspi2_sdma_reqs[] = {
  1947. { .name = "tx0", .dma_req = 42 + OMAP44XX_DMA_REQ_START },
  1948. { .name = "rx0", .dma_req = 43 + OMAP44XX_DMA_REQ_START },
  1949. { .name = "tx1", .dma_req = 44 + OMAP44XX_DMA_REQ_START },
  1950. { .name = "rx1", .dma_req = 45 + OMAP44XX_DMA_REQ_START },
  1951. { .dma_req = -1 }
  1952. };
  1953. /* mcspi2 dev_attr */
  1954. static struct omap2_mcspi_dev_attr mcspi2_dev_attr = {
  1955. .num_chipselect = 2,
  1956. };
  1957. static struct omap_hwmod omap44xx_mcspi2_hwmod = {
  1958. .name = "mcspi2",
  1959. .class = &omap44xx_mcspi_hwmod_class,
  1960. .clkdm_name = "l4_per_clkdm",
  1961. .mpu_irqs = omap44xx_mcspi2_irqs,
  1962. .sdma_reqs = omap44xx_mcspi2_sdma_reqs,
  1963. .main_clk = "mcspi2_fck",
  1964. .prcm = {
  1965. .omap4 = {
  1966. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI2_CLKCTRL_OFFSET,
  1967. .context_offs = OMAP4_RM_L4PER_MCSPI2_CONTEXT_OFFSET,
  1968. .modulemode = MODULEMODE_SWCTRL,
  1969. },
  1970. },
  1971. .dev_attr = &mcspi2_dev_attr,
  1972. };
  1973. /* mcspi3 */
  1974. static struct omap_hwmod_irq_info omap44xx_mcspi3_irqs[] = {
  1975. { .irq = 91 + OMAP44XX_IRQ_GIC_START },
  1976. { .irq = -1 }
  1977. };
  1978. static struct omap_hwmod_dma_info omap44xx_mcspi3_sdma_reqs[] = {
  1979. { .name = "tx0", .dma_req = 14 + OMAP44XX_DMA_REQ_START },
  1980. { .name = "rx0", .dma_req = 15 + OMAP44XX_DMA_REQ_START },
  1981. { .name = "tx1", .dma_req = 22 + OMAP44XX_DMA_REQ_START },
  1982. { .name = "rx1", .dma_req = 23 + OMAP44XX_DMA_REQ_START },
  1983. { .dma_req = -1 }
  1984. };
  1985. /* mcspi3 dev_attr */
  1986. static struct omap2_mcspi_dev_attr mcspi3_dev_attr = {
  1987. .num_chipselect = 2,
  1988. };
  1989. static struct omap_hwmod omap44xx_mcspi3_hwmod = {
  1990. .name = "mcspi3",
  1991. .class = &omap44xx_mcspi_hwmod_class,
  1992. .clkdm_name = "l4_per_clkdm",
  1993. .mpu_irqs = omap44xx_mcspi3_irqs,
  1994. .sdma_reqs = omap44xx_mcspi3_sdma_reqs,
  1995. .main_clk = "mcspi3_fck",
  1996. .prcm = {
  1997. .omap4 = {
  1998. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI3_CLKCTRL_OFFSET,
  1999. .context_offs = OMAP4_RM_L4PER_MCSPI3_CONTEXT_OFFSET,
  2000. .modulemode = MODULEMODE_SWCTRL,
  2001. },
  2002. },
  2003. .dev_attr = &mcspi3_dev_attr,
  2004. };
  2005. /* mcspi4 */
  2006. static struct omap_hwmod_irq_info omap44xx_mcspi4_irqs[] = {
  2007. { .irq = 48 + OMAP44XX_IRQ_GIC_START },
  2008. { .irq = -1 }
  2009. };
  2010. static struct omap_hwmod_dma_info omap44xx_mcspi4_sdma_reqs[] = {
  2011. { .name = "tx0", .dma_req = 69 + OMAP44XX_DMA_REQ_START },
  2012. { .name = "rx0", .dma_req = 70 + OMAP44XX_DMA_REQ_START },
  2013. { .dma_req = -1 }
  2014. };
  2015. /* mcspi4 dev_attr */
  2016. static struct omap2_mcspi_dev_attr mcspi4_dev_attr = {
  2017. .num_chipselect = 1,
  2018. };
  2019. static struct omap_hwmod omap44xx_mcspi4_hwmod = {
  2020. .name = "mcspi4",
  2021. .class = &omap44xx_mcspi_hwmod_class,
  2022. .clkdm_name = "l4_per_clkdm",
  2023. .mpu_irqs = omap44xx_mcspi4_irqs,
  2024. .sdma_reqs = omap44xx_mcspi4_sdma_reqs,
  2025. .main_clk = "mcspi4_fck",
  2026. .prcm = {
  2027. .omap4 = {
  2028. .clkctrl_offs = OMAP4_CM_L4PER_MCSPI4_CLKCTRL_OFFSET,
  2029. .context_offs = OMAP4_RM_L4PER_MCSPI4_CONTEXT_OFFSET,
  2030. .modulemode = MODULEMODE_SWCTRL,
  2031. },
  2032. },
  2033. .dev_attr = &mcspi4_dev_attr,
  2034. };
  2035. /*
  2036. * 'mmc' class
  2037. * multimedia card high-speed/sd/sdio (mmc/sd/sdio) host controller
  2038. */
  2039. static struct omap_hwmod_class_sysconfig omap44xx_mmc_sysc = {
  2040. .rev_offs = 0x0000,
  2041. .sysc_offs = 0x0010,
  2042. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_MIDLEMODE |
  2043. SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2044. SYSC_HAS_SOFTRESET),
  2045. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2046. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  2047. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  2048. .sysc_fields = &omap_hwmod_sysc_type2,
  2049. };
  2050. static struct omap_hwmod_class omap44xx_mmc_hwmod_class = {
  2051. .name = "mmc",
  2052. .sysc = &omap44xx_mmc_sysc,
  2053. };
  2054. /* mmc1 */
  2055. static struct omap_hwmod_irq_info omap44xx_mmc1_irqs[] = {
  2056. { .irq = 83 + OMAP44XX_IRQ_GIC_START },
  2057. { .irq = -1 }
  2058. };
  2059. static struct omap_hwmod_dma_info omap44xx_mmc1_sdma_reqs[] = {
  2060. { .name = "tx", .dma_req = 60 + OMAP44XX_DMA_REQ_START },
  2061. { .name = "rx", .dma_req = 61 + OMAP44XX_DMA_REQ_START },
  2062. { .dma_req = -1 }
  2063. };
  2064. /* mmc1 dev_attr */
  2065. static struct omap_mmc_dev_attr mmc1_dev_attr = {
  2066. .flags = OMAP_HSMMC_SUPPORTS_DUAL_VOLT,
  2067. };
  2068. static struct omap_hwmod omap44xx_mmc1_hwmod = {
  2069. .name = "mmc1",
  2070. .class = &omap44xx_mmc_hwmod_class,
  2071. .clkdm_name = "l3_init_clkdm",
  2072. .mpu_irqs = omap44xx_mmc1_irqs,
  2073. .sdma_reqs = omap44xx_mmc1_sdma_reqs,
  2074. .main_clk = "mmc1_fck",
  2075. .prcm = {
  2076. .omap4 = {
  2077. .clkctrl_offs = OMAP4_CM_L3INIT_MMC1_CLKCTRL_OFFSET,
  2078. .context_offs = OMAP4_RM_L3INIT_MMC1_CONTEXT_OFFSET,
  2079. .modulemode = MODULEMODE_SWCTRL,
  2080. },
  2081. },
  2082. .dev_attr = &mmc1_dev_attr,
  2083. };
  2084. /* mmc2 */
  2085. static struct omap_hwmod_irq_info omap44xx_mmc2_irqs[] = {
  2086. { .irq = 86 + OMAP44XX_IRQ_GIC_START },
  2087. { .irq = -1 }
  2088. };
  2089. static struct omap_hwmod_dma_info omap44xx_mmc2_sdma_reqs[] = {
  2090. { .name = "tx", .dma_req = 46 + OMAP44XX_DMA_REQ_START },
  2091. { .name = "rx", .dma_req = 47 + OMAP44XX_DMA_REQ_START },
  2092. { .dma_req = -1 }
  2093. };
  2094. static struct omap_hwmod omap44xx_mmc2_hwmod = {
  2095. .name = "mmc2",
  2096. .class = &omap44xx_mmc_hwmod_class,
  2097. .clkdm_name = "l3_init_clkdm",
  2098. .mpu_irqs = omap44xx_mmc2_irqs,
  2099. .sdma_reqs = omap44xx_mmc2_sdma_reqs,
  2100. .main_clk = "mmc2_fck",
  2101. .prcm = {
  2102. .omap4 = {
  2103. .clkctrl_offs = OMAP4_CM_L3INIT_MMC2_CLKCTRL_OFFSET,
  2104. .context_offs = OMAP4_RM_L3INIT_MMC2_CONTEXT_OFFSET,
  2105. .modulemode = MODULEMODE_SWCTRL,
  2106. },
  2107. },
  2108. };
  2109. /* mmc3 */
  2110. static struct omap_hwmod_irq_info omap44xx_mmc3_irqs[] = {
  2111. { .irq = 94 + OMAP44XX_IRQ_GIC_START },
  2112. { .irq = -1 }
  2113. };
  2114. static struct omap_hwmod_dma_info omap44xx_mmc3_sdma_reqs[] = {
  2115. { .name = "tx", .dma_req = 76 + OMAP44XX_DMA_REQ_START },
  2116. { .name = "rx", .dma_req = 77 + OMAP44XX_DMA_REQ_START },
  2117. { .dma_req = -1 }
  2118. };
  2119. static struct omap_hwmod omap44xx_mmc3_hwmod = {
  2120. .name = "mmc3",
  2121. .class = &omap44xx_mmc_hwmod_class,
  2122. .clkdm_name = "l4_per_clkdm",
  2123. .mpu_irqs = omap44xx_mmc3_irqs,
  2124. .sdma_reqs = omap44xx_mmc3_sdma_reqs,
  2125. .main_clk = "mmc3_fck",
  2126. .prcm = {
  2127. .omap4 = {
  2128. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD3_CLKCTRL_OFFSET,
  2129. .context_offs = OMAP4_RM_L4PER_MMCSD3_CONTEXT_OFFSET,
  2130. .modulemode = MODULEMODE_SWCTRL,
  2131. },
  2132. },
  2133. };
  2134. /* mmc4 */
  2135. static struct omap_hwmod_irq_info omap44xx_mmc4_irqs[] = {
  2136. { .irq = 96 + OMAP44XX_IRQ_GIC_START },
  2137. { .irq = -1 }
  2138. };
  2139. static struct omap_hwmod_dma_info omap44xx_mmc4_sdma_reqs[] = {
  2140. { .name = "tx", .dma_req = 56 + OMAP44XX_DMA_REQ_START },
  2141. { .name = "rx", .dma_req = 57 + OMAP44XX_DMA_REQ_START },
  2142. { .dma_req = -1 }
  2143. };
  2144. static struct omap_hwmod omap44xx_mmc4_hwmod = {
  2145. .name = "mmc4",
  2146. .class = &omap44xx_mmc_hwmod_class,
  2147. .clkdm_name = "l4_per_clkdm",
  2148. .mpu_irqs = omap44xx_mmc4_irqs,
  2149. .sdma_reqs = omap44xx_mmc4_sdma_reqs,
  2150. .main_clk = "mmc4_fck",
  2151. .prcm = {
  2152. .omap4 = {
  2153. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD4_CLKCTRL_OFFSET,
  2154. .context_offs = OMAP4_RM_L4PER_MMCSD4_CONTEXT_OFFSET,
  2155. .modulemode = MODULEMODE_SWCTRL,
  2156. },
  2157. },
  2158. };
  2159. /* mmc5 */
  2160. static struct omap_hwmod_irq_info omap44xx_mmc5_irqs[] = {
  2161. { .irq = 59 + OMAP44XX_IRQ_GIC_START },
  2162. { .irq = -1 }
  2163. };
  2164. static struct omap_hwmod_dma_info omap44xx_mmc5_sdma_reqs[] = {
  2165. { .name = "tx", .dma_req = 58 + OMAP44XX_DMA_REQ_START },
  2166. { .name = "rx", .dma_req = 59 + OMAP44XX_DMA_REQ_START },
  2167. { .dma_req = -1 }
  2168. };
  2169. static struct omap_hwmod omap44xx_mmc5_hwmod = {
  2170. .name = "mmc5",
  2171. .class = &omap44xx_mmc_hwmod_class,
  2172. .clkdm_name = "l4_per_clkdm",
  2173. .mpu_irqs = omap44xx_mmc5_irqs,
  2174. .sdma_reqs = omap44xx_mmc5_sdma_reqs,
  2175. .main_clk = "mmc5_fck",
  2176. .prcm = {
  2177. .omap4 = {
  2178. .clkctrl_offs = OMAP4_CM_L4PER_MMCSD5_CLKCTRL_OFFSET,
  2179. .context_offs = OMAP4_RM_L4PER_MMCSD5_CONTEXT_OFFSET,
  2180. .modulemode = MODULEMODE_SWCTRL,
  2181. },
  2182. },
  2183. };
  2184. /*
  2185. * 'mpu' class
  2186. * mpu sub-system
  2187. */
  2188. static struct omap_hwmod_class omap44xx_mpu_hwmod_class = {
  2189. .name = "mpu",
  2190. };
  2191. /* mpu */
  2192. static struct omap_hwmod_irq_info omap44xx_mpu_irqs[] = {
  2193. { .name = "pl310", .irq = 0 + OMAP44XX_IRQ_GIC_START },
  2194. { .name = "cti0", .irq = 1 + OMAP44XX_IRQ_GIC_START },
  2195. { .name = "cti1", .irq = 2 + OMAP44XX_IRQ_GIC_START },
  2196. { .irq = -1 }
  2197. };
  2198. static struct omap_hwmod omap44xx_mpu_hwmod = {
  2199. .name = "mpu",
  2200. .class = &omap44xx_mpu_hwmod_class,
  2201. .clkdm_name = "mpuss_clkdm",
  2202. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2203. .mpu_irqs = omap44xx_mpu_irqs,
  2204. .main_clk = "dpll_mpu_m2_ck",
  2205. .prcm = {
  2206. .omap4 = {
  2207. .clkctrl_offs = OMAP4_CM_MPU_MPU_CLKCTRL_OFFSET,
  2208. .context_offs = OMAP4_RM_MPU_MPU_CONTEXT_OFFSET,
  2209. },
  2210. },
  2211. };
  2212. /*
  2213. * 'ocmc_ram' class
  2214. * top-level core on-chip ram
  2215. */
  2216. static struct omap_hwmod_class omap44xx_ocmc_ram_hwmod_class = {
  2217. .name = "ocmc_ram",
  2218. };
  2219. /* ocmc_ram */
  2220. static struct omap_hwmod omap44xx_ocmc_ram_hwmod = {
  2221. .name = "ocmc_ram",
  2222. .class = &omap44xx_ocmc_ram_hwmod_class,
  2223. .clkdm_name = "l3_2_clkdm",
  2224. .prcm = {
  2225. .omap4 = {
  2226. .clkctrl_offs = OMAP4_CM_L3_2_OCMC_RAM_CLKCTRL_OFFSET,
  2227. .context_offs = OMAP4_RM_L3_2_OCMC_RAM_CONTEXT_OFFSET,
  2228. },
  2229. },
  2230. };
  2231. /*
  2232. * 'ocp2scp' class
  2233. * bridge to transform ocp interface protocol to scp (serial control port)
  2234. * protocol
  2235. */
  2236. static struct omap_hwmod_class_sysconfig omap44xx_ocp2scp_sysc = {
  2237. .rev_offs = 0x0000,
  2238. .sysc_offs = 0x0010,
  2239. .syss_offs = 0x0014,
  2240. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_SIDLEMODE |
  2241. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2242. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2243. .sysc_fields = &omap_hwmod_sysc_type1,
  2244. };
  2245. static struct omap_hwmod_class omap44xx_ocp2scp_hwmod_class = {
  2246. .name = "ocp2scp",
  2247. .sysc = &omap44xx_ocp2scp_sysc,
  2248. };
  2249. /* ocp2scp_usb_phy */
  2250. static struct omap_hwmod_opt_clk ocp2scp_usb_phy_opt_clks[] = {
  2251. { .role = "phy_48m", .clk = "ocp2scp_usb_phy_phy_48m" },
  2252. };
  2253. static struct omap_hwmod omap44xx_ocp2scp_usb_phy_hwmod = {
  2254. .name = "ocp2scp_usb_phy",
  2255. .class = &omap44xx_ocp2scp_hwmod_class,
  2256. .clkdm_name = "l3_init_clkdm",
  2257. .prcm = {
  2258. .omap4 = {
  2259. .clkctrl_offs = OMAP4_CM_L3INIT_USBPHYOCP2SCP_CLKCTRL_OFFSET,
  2260. .context_offs = OMAP4_RM_L3INIT_USBPHYOCP2SCP_CONTEXT_OFFSET,
  2261. .modulemode = MODULEMODE_HWCTRL,
  2262. },
  2263. },
  2264. .opt_clks = ocp2scp_usb_phy_opt_clks,
  2265. .opt_clks_cnt = ARRAY_SIZE(ocp2scp_usb_phy_opt_clks),
  2266. };
  2267. /*
  2268. * 'prcm' class
  2269. * power and reset manager (part of the prcm infrastructure) + clock manager 2
  2270. * + clock manager 1 (in always on power domain) + local prm in mpu
  2271. */
  2272. static struct omap_hwmod_class omap44xx_prcm_hwmod_class = {
  2273. .name = "prcm",
  2274. };
  2275. /* prcm_mpu */
  2276. static struct omap_hwmod omap44xx_prcm_mpu_hwmod = {
  2277. .name = "prcm_mpu",
  2278. .class = &omap44xx_prcm_hwmod_class,
  2279. .clkdm_name = "l4_wkup_clkdm",
  2280. .prcm = {
  2281. .omap4 = {
  2282. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2283. },
  2284. },
  2285. };
  2286. /* cm_core_aon */
  2287. static struct omap_hwmod omap44xx_cm_core_aon_hwmod = {
  2288. .name = "cm_core_aon",
  2289. .class = &omap44xx_prcm_hwmod_class,
  2290. .prcm = {
  2291. .omap4 = {
  2292. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2293. },
  2294. },
  2295. };
  2296. /* cm_core */
  2297. static struct omap_hwmod omap44xx_cm_core_hwmod = {
  2298. .name = "cm_core",
  2299. .class = &omap44xx_prcm_hwmod_class,
  2300. .prcm = {
  2301. .omap4 = {
  2302. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2303. },
  2304. },
  2305. };
  2306. /* prm */
  2307. static struct omap_hwmod_irq_info omap44xx_prm_irqs[] = {
  2308. { .irq = 11 + OMAP44XX_IRQ_GIC_START },
  2309. { .irq = -1 }
  2310. };
  2311. static struct omap_hwmod_rst_info omap44xx_prm_resets[] = {
  2312. { .name = "rst_global_warm_sw", .rst_shift = 0 },
  2313. { .name = "rst_global_cold_sw", .rst_shift = 1 },
  2314. };
  2315. static struct omap_hwmod omap44xx_prm_hwmod = {
  2316. .name = "prm",
  2317. .class = &omap44xx_prcm_hwmod_class,
  2318. .mpu_irqs = omap44xx_prm_irqs,
  2319. .rst_lines = omap44xx_prm_resets,
  2320. .rst_lines_cnt = ARRAY_SIZE(omap44xx_prm_resets),
  2321. };
  2322. /*
  2323. * 'scrm' class
  2324. * system clock and reset manager
  2325. */
  2326. static struct omap_hwmod_class omap44xx_scrm_hwmod_class = {
  2327. .name = "scrm",
  2328. };
  2329. /* scrm */
  2330. static struct omap_hwmod omap44xx_scrm_hwmod = {
  2331. .name = "scrm",
  2332. .class = &omap44xx_scrm_hwmod_class,
  2333. .clkdm_name = "l4_wkup_clkdm",
  2334. .prcm = {
  2335. .omap4 = {
  2336. .flags = HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT,
  2337. },
  2338. },
  2339. };
  2340. /*
  2341. * 'sl2if' class
  2342. * shared level 2 memory interface
  2343. */
  2344. static struct omap_hwmod_class omap44xx_sl2if_hwmod_class = {
  2345. .name = "sl2if",
  2346. };
  2347. /* sl2if */
  2348. static struct omap_hwmod omap44xx_sl2if_hwmod = {
  2349. .name = "sl2if",
  2350. .class = &omap44xx_sl2if_hwmod_class,
  2351. .clkdm_name = "ivahd_clkdm",
  2352. .prcm = {
  2353. .omap4 = {
  2354. .clkctrl_offs = OMAP4_CM_IVAHD_SL2_CLKCTRL_OFFSET,
  2355. .context_offs = OMAP4_RM_IVAHD_SL2_CONTEXT_OFFSET,
  2356. .modulemode = MODULEMODE_HWCTRL,
  2357. },
  2358. },
  2359. };
  2360. /*
  2361. * 'slimbus' class
  2362. * bidirectional, multi-drop, multi-channel two-line serial interface between
  2363. * the device and external components
  2364. */
  2365. static struct omap_hwmod_class_sysconfig omap44xx_slimbus_sysc = {
  2366. .rev_offs = 0x0000,
  2367. .sysc_offs = 0x0010,
  2368. .sysc_flags = (SYSC_HAS_RESET_STATUS | SYSC_HAS_SIDLEMODE |
  2369. SYSC_HAS_SOFTRESET),
  2370. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2371. SIDLE_SMART_WKUP),
  2372. .sysc_fields = &omap_hwmod_sysc_type2,
  2373. };
  2374. static struct omap_hwmod_class omap44xx_slimbus_hwmod_class = {
  2375. .name = "slimbus",
  2376. .sysc = &omap44xx_slimbus_sysc,
  2377. };
  2378. /* slimbus1 */
  2379. static struct omap_hwmod_irq_info omap44xx_slimbus1_irqs[] = {
  2380. { .irq = 97 + OMAP44XX_IRQ_GIC_START },
  2381. { .irq = -1 }
  2382. };
  2383. static struct omap_hwmod_dma_info omap44xx_slimbus1_sdma_reqs[] = {
  2384. { .name = "tx0", .dma_req = 84 + OMAP44XX_DMA_REQ_START },
  2385. { .name = "tx1", .dma_req = 85 + OMAP44XX_DMA_REQ_START },
  2386. { .name = "tx2", .dma_req = 86 + OMAP44XX_DMA_REQ_START },
  2387. { .name = "tx3", .dma_req = 87 + OMAP44XX_DMA_REQ_START },
  2388. { .name = "rx0", .dma_req = 88 + OMAP44XX_DMA_REQ_START },
  2389. { .name = "rx1", .dma_req = 89 + OMAP44XX_DMA_REQ_START },
  2390. { .name = "rx2", .dma_req = 90 + OMAP44XX_DMA_REQ_START },
  2391. { .name = "rx3", .dma_req = 91 + OMAP44XX_DMA_REQ_START },
  2392. { .dma_req = -1 }
  2393. };
  2394. static struct omap_hwmod_opt_clk slimbus1_opt_clks[] = {
  2395. { .role = "fclk_1", .clk = "slimbus1_fclk_1" },
  2396. { .role = "fclk_0", .clk = "slimbus1_fclk_0" },
  2397. { .role = "fclk_2", .clk = "slimbus1_fclk_2" },
  2398. { .role = "slimbus_clk", .clk = "slimbus1_slimbus_clk" },
  2399. };
  2400. static struct omap_hwmod omap44xx_slimbus1_hwmod = {
  2401. .name = "slimbus1",
  2402. .class = &omap44xx_slimbus_hwmod_class,
  2403. .clkdm_name = "abe_clkdm",
  2404. .mpu_irqs = omap44xx_slimbus1_irqs,
  2405. .sdma_reqs = omap44xx_slimbus1_sdma_reqs,
  2406. .prcm = {
  2407. .omap4 = {
  2408. .clkctrl_offs = OMAP4_CM1_ABE_SLIMBUS_CLKCTRL_OFFSET,
  2409. .context_offs = OMAP4_RM_ABE_SLIMBUS_CONTEXT_OFFSET,
  2410. .modulemode = MODULEMODE_SWCTRL,
  2411. },
  2412. },
  2413. .opt_clks = slimbus1_opt_clks,
  2414. .opt_clks_cnt = ARRAY_SIZE(slimbus1_opt_clks),
  2415. };
  2416. /* slimbus2 */
  2417. static struct omap_hwmod_irq_info omap44xx_slimbus2_irqs[] = {
  2418. { .irq = 98 + OMAP44XX_IRQ_GIC_START },
  2419. { .irq = -1 }
  2420. };
  2421. static struct omap_hwmod_dma_info omap44xx_slimbus2_sdma_reqs[] = {
  2422. { .name = "tx0", .dma_req = 92 + OMAP44XX_DMA_REQ_START },
  2423. { .name = "tx1", .dma_req = 93 + OMAP44XX_DMA_REQ_START },
  2424. { .name = "tx2", .dma_req = 94 + OMAP44XX_DMA_REQ_START },
  2425. { .name = "tx3", .dma_req = 95 + OMAP44XX_DMA_REQ_START },
  2426. { .name = "rx0", .dma_req = 96 + OMAP44XX_DMA_REQ_START },
  2427. { .name = "rx1", .dma_req = 97 + OMAP44XX_DMA_REQ_START },
  2428. { .name = "rx2", .dma_req = 98 + OMAP44XX_DMA_REQ_START },
  2429. { .name = "rx3", .dma_req = 99 + OMAP44XX_DMA_REQ_START },
  2430. { .dma_req = -1 }
  2431. };
  2432. static struct omap_hwmod_opt_clk slimbus2_opt_clks[] = {
  2433. { .role = "fclk_1", .clk = "slimbus2_fclk_1" },
  2434. { .role = "fclk_0", .clk = "slimbus2_fclk_0" },
  2435. { .role = "slimbus_clk", .clk = "slimbus2_slimbus_clk" },
  2436. };
  2437. static struct omap_hwmod omap44xx_slimbus2_hwmod = {
  2438. .name = "slimbus2",
  2439. .class = &omap44xx_slimbus_hwmod_class,
  2440. .clkdm_name = "l4_per_clkdm",
  2441. .mpu_irqs = omap44xx_slimbus2_irqs,
  2442. .sdma_reqs = omap44xx_slimbus2_sdma_reqs,
  2443. .prcm = {
  2444. .omap4 = {
  2445. .clkctrl_offs = OMAP4_CM_L4PER_SLIMBUS2_CLKCTRL_OFFSET,
  2446. .context_offs = OMAP4_RM_L4PER_SLIMBUS2_CONTEXT_OFFSET,
  2447. .modulemode = MODULEMODE_SWCTRL,
  2448. },
  2449. },
  2450. .opt_clks = slimbus2_opt_clks,
  2451. .opt_clks_cnt = ARRAY_SIZE(slimbus2_opt_clks),
  2452. };
  2453. /*
  2454. * 'smartreflex' class
  2455. * smartreflex module (monitor silicon performance and outputs a measure of
  2456. * performance error)
  2457. */
  2458. /* The IP is not compliant to type1 / type2 scheme */
  2459. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_smartreflex = {
  2460. .sidle_shift = 24,
  2461. .enwkup_shift = 26,
  2462. };
  2463. static struct omap_hwmod_class_sysconfig omap44xx_smartreflex_sysc = {
  2464. .sysc_offs = 0x0038,
  2465. .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE),
  2466. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2467. SIDLE_SMART_WKUP),
  2468. .sysc_fields = &omap_hwmod_sysc_type_smartreflex,
  2469. };
  2470. static struct omap_hwmod_class omap44xx_smartreflex_hwmod_class = {
  2471. .name = "smartreflex",
  2472. .sysc = &omap44xx_smartreflex_sysc,
  2473. .rev = 2,
  2474. };
  2475. /* smartreflex_core */
  2476. static struct omap_smartreflex_dev_attr smartreflex_core_dev_attr = {
  2477. .sensor_voltdm_name = "core",
  2478. };
  2479. static struct omap_hwmod_irq_info omap44xx_smartreflex_core_irqs[] = {
  2480. { .irq = 19 + OMAP44XX_IRQ_GIC_START },
  2481. { .irq = -1 }
  2482. };
  2483. static struct omap_hwmod omap44xx_smartreflex_core_hwmod = {
  2484. .name = "smartreflex_core",
  2485. .class = &omap44xx_smartreflex_hwmod_class,
  2486. .clkdm_name = "l4_ao_clkdm",
  2487. .mpu_irqs = omap44xx_smartreflex_core_irqs,
  2488. .main_clk = "smartreflex_core_fck",
  2489. .prcm = {
  2490. .omap4 = {
  2491. .clkctrl_offs = OMAP4_CM_ALWON_SR_CORE_CLKCTRL_OFFSET,
  2492. .context_offs = OMAP4_RM_ALWON_SR_CORE_CONTEXT_OFFSET,
  2493. .modulemode = MODULEMODE_SWCTRL,
  2494. },
  2495. },
  2496. .dev_attr = &smartreflex_core_dev_attr,
  2497. };
  2498. /* smartreflex_iva */
  2499. static struct omap_smartreflex_dev_attr smartreflex_iva_dev_attr = {
  2500. .sensor_voltdm_name = "iva",
  2501. };
  2502. static struct omap_hwmod_irq_info omap44xx_smartreflex_iva_irqs[] = {
  2503. { .irq = 102 + OMAP44XX_IRQ_GIC_START },
  2504. { .irq = -1 }
  2505. };
  2506. static struct omap_hwmod omap44xx_smartreflex_iva_hwmod = {
  2507. .name = "smartreflex_iva",
  2508. .class = &omap44xx_smartreflex_hwmod_class,
  2509. .clkdm_name = "l4_ao_clkdm",
  2510. .mpu_irqs = omap44xx_smartreflex_iva_irqs,
  2511. .main_clk = "smartreflex_iva_fck",
  2512. .prcm = {
  2513. .omap4 = {
  2514. .clkctrl_offs = OMAP4_CM_ALWON_SR_IVA_CLKCTRL_OFFSET,
  2515. .context_offs = OMAP4_RM_ALWON_SR_IVA_CONTEXT_OFFSET,
  2516. .modulemode = MODULEMODE_SWCTRL,
  2517. },
  2518. },
  2519. .dev_attr = &smartreflex_iva_dev_attr,
  2520. };
  2521. /* smartreflex_mpu */
  2522. static struct omap_smartreflex_dev_attr smartreflex_mpu_dev_attr = {
  2523. .sensor_voltdm_name = "mpu",
  2524. };
  2525. static struct omap_hwmod_irq_info omap44xx_smartreflex_mpu_irqs[] = {
  2526. { .irq = 18 + OMAP44XX_IRQ_GIC_START },
  2527. { .irq = -1 }
  2528. };
  2529. static struct omap_hwmod omap44xx_smartreflex_mpu_hwmod = {
  2530. .name = "smartreflex_mpu",
  2531. .class = &omap44xx_smartreflex_hwmod_class,
  2532. .clkdm_name = "l4_ao_clkdm",
  2533. .mpu_irqs = omap44xx_smartreflex_mpu_irqs,
  2534. .main_clk = "smartreflex_mpu_fck",
  2535. .prcm = {
  2536. .omap4 = {
  2537. .clkctrl_offs = OMAP4_CM_ALWON_SR_MPU_CLKCTRL_OFFSET,
  2538. .context_offs = OMAP4_RM_ALWON_SR_MPU_CONTEXT_OFFSET,
  2539. .modulemode = MODULEMODE_SWCTRL,
  2540. },
  2541. },
  2542. .dev_attr = &smartreflex_mpu_dev_attr,
  2543. };
  2544. /*
  2545. * 'spinlock' class
  2546. * spinlock provides hardware assistance for synchronizing the processes
  2547. * running on multiple processors
  2548. */
  2549. static struct omap_hwmod_class_sysconfig omap44xx_spinlock_sysc = {
  2550. .rev_offs = 0x0000,
  2551. .sysc_offs = 0x0010,
  2552. .syss_offs = 0x0014,
  2553. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2554. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
  2555. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  2556. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2557. SIDLE_SMART_WKUP),
  2558. .sysc_fields = &omap_hwmod_sysc_type1,
  2559. };
  2560. static struct omap_hwmod_class omap44xx_spinlock_hwmod_class = {
  2561. .name = "spinlock",
  2562. .sysc = &omap44xx_spinlock_sysc,
  2563. };
  2564. /* spinlock */
  2565. static struct omap_hwmod omap44xx_spinlock_hwmod = {
  2566. .name = "spinlock",
  2567. .class = &omap44xx_spinlock_hwmod_class,
  2568. .clkdm_name = "l4_cfg_clkdm",
  2569. .prcm = {
  2570. .omap4 = {
  2571. .clkctrl_offs = OMAP4_CM_L4CFG_HW_SEM_CLKCTRL_OFFSET,
  2572. .context_offs = OMAP4_RM_L4CFG_HW_SEM_CONTEXT_OFFSET,
  2573. },
  2574. },
  2575. };
  2576. /*
  2577. * 'timer' class
  2578. * general purpose timer module with accurate 1ms tick
  2579. * This class contains several variants: ['timer_1ms', 'timer']
  2580. */
  2581. static struct omap_hwmod_class_sysconfig omap44xx_timer_1ms_sysc = {
  2582. .rev_offs = 0x0000,
  2583. .sysc_offs = 0x0010,
  2584. .syss_offs = 0x0014,
  2585. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
  2586. SYSC_HAS_EMUFREE | SYSC_HAS_ENAWAKEUP |
  2587. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2588. SYSS_HAS_RESET_STATUS),
  2589. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  2590. .sysc_fields = &omap_hwmod_sysc_type1,
  2591. };
  2592. static struct omap_hwmod_class omap44xx_timer_1ms_hwmod_class = {
  2593. .name = "timer",
  2594. .sysc = &omap44xx_timer_1ms_sysc,
  2595. };
  2596. static struct omap_hwmod_class_sysconfig omap44xx_timer_sysc = {
  2597. .rev_offs = 0x0000,
  2598. .sysc_offs = 0x0010,
  2599. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_RESET_STATUS |
  2600. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
  2601. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2602. SIDLE_SMART_WKUP),
  2603. .sysc_fields = &omap_hwmod_sysc_type2,
  2604. };
  2605. static struct omap_hwmod_class omap44xx_timer_hwmod_class = {
  2606. .name = "timer",
  2607. .sysc = &omap44xx_timer_sysc,
  2608. };
  2609. /* always-on timers dev attribute */
  2610. static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
  2611. .timer_capability = OMAP_TIMER_ALWON,
  2612. };
  2613. /* pwm timers dev attribute */
  2614. static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
  2615. .timer_capability = OMAP_TIMER_HAS_PWM,
  2616. };
  2617. /* timer1 */
  2618. static struct omap_hwmod_irq_info omap44xx_timer1_irqs[] = {
  2619. { .irq = 37 + OMAP44XX_IRQ_GIC_START },
  2620. { .irq = -1 }
  2621. };
  2622. static struct omap_hwmod omap44xx_timer1_hwmod = {
  2623. .name = "timer1",
  2624. .class = &omap44xx_timer_1ms_hwmod_class,
  2625. .clkdm_name = "l4_wkup_clkdm",
  2626. .mpu_irqs = omap44xx_timer1_irqs,
  2627. .main_clk = "timer1_fck",
  2628. .prcm = {
  2629. .omap4 = {
  2630. .clkctrl_offs = OMAP4_CM_WKUP_TIMER1_CLKCTRL_OFFSET,
  2631. .context_offs = OMAP4_RM_WKUP_TIMER1_CONTEXT_OFFSET,
  2632. .modulemode = MODULEMODE_SWCTRL,
  2633. },
  2634. },
  2635. .dev_attr = &capability_alwon_dev_attr,
  2636. };
  2637. /* timer2 */
  2638. static struct omap_hwmod_irq_info omap44xx_timer2_irqs[] = {
  2639. { .irq = 38 + OMAP44XX_IRQ_GIC_START },
  2640. { .irq = -1 }
  2641. };
  2642. static struct omap_hwmod omap44xx_timer2_hwmod = {
  2643. .name = "timer2",
  2644. .class = &omap44xx_timer_1ms_hwmod_class,
  2645. .clkdm_name = "l4_per_clkdm",
  2646. .mpu_irqs = omap44xx_timer2_irqs,
  2647. .main_clk = "timer2_fck",
  2648. .prcm = {
  2649. .omap4 = {
  2650. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER2_CLKCTRL_OFFSET,
  2651. .context_offs = OMAP4_RM_L4PER_DMTIMER2_CONTEXT_OFFSET,
  2652. .modulemode = MODULEMODE_SWCTRL,
  2653. },
  2654. },
  2655. };
  2656. /* timer3 */
  2657. static struct omap_hwmod_irq_info omap44xx_timer3_irqs[] = {
  2658. { .irq = 39 + OMAP44XX_IRQ_GIC_START },
  2659. { .irq = -1 }
  2660. };
  2661. static struct omap_hwmod omap44xx_timer3_hwmod = {
  2662. .name = "timer3",
  2663. .class = &omap44xx_timer_hwmod_class,
  2664. .clkdm_name = "l4_per_clkdm",
  2665. .mpu_irqs = omap44xx_timer3_irqs,
  2666. .main_clk = "timer3_fck",
  2667. .prcm = {
  2668. .omap4 = {
  2669. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER3_CLKCTRL_OFFSET,
  2670. .context_offs = OMAP4_RM_L4PER_DMTIMER3_CONTEXT_OFFSET,
  2671. .modulemode = MODULEMODE_SWCTRL,
  2672. },
  2673. },
  2674. };
  2675. /* timer4 */
  2676. static struct omap_hwmod_irq_info omap44xx_timer4_irqs[] = {
  2677. { .irq = 40 + OMAP44XX_IRQ_GIC_START },
  2678. { .irq = -1 }
  2679. };
  2680. static struct omap_hwmod omap44xx_timer4_hwmod = {
  2681. .name = "timer4",
  2682. .class = &omap44xx_timer_hwmod_class,
  2683. .clkdm_name = "l4_per_clkdm",
  2684. .mpu_irqs = omap44xx_timer4_irqs,
  2685. .main_clk = "timer4_fck",
  2686. .prcm = {
  2687. .omap4 = {
  2688. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER4_CLKCTRL_OFFSET,
  2689. .context_offs = OMAP4_RM_L4PER_DMTIMER4_CONTEXT_OFFSET,
  2690. .modulemode = MODULEMODE_SWCTRL,
  2691. },
  2692. },
  2693. };
  2694. /* timer5 */
  2695. static struct omap_hwmod_irq_info omap44xx_timer5_irqs[] = {
  2696. { .irq = 41 + OMAP44XX_IRQ_GIC_START },
  2697. { .irq = -1 }
  2698. };
  2699. static struct omap_hwmod omap44xx_timer5_hwmod = {
  2700. .name = "timer5",
  2701. .class = &omap44xx_timer_hwmod_class,
  2702. .clkdm_name = "abe_clkdm",
  2703. .mpu_irqs = omap44xx_timer5_irqs,
  2704. .main_clk = "timer5_fck",
  2705. .prcm = {
  2706. .omap4 = {
  2707. .clkctrl_offs = OMAP4_CM1_ABE_TIMER5_CLKCTRL_OFFSET,
  2708. .context_offs = OMAP4_RM_ABE_TIMER5_CONTEXT_OFFSET,
  2709. .modulemode = MODULEMODE_SWCTRL,
  2710. },
  2711. },
  2712. };
  2713. /* timer6 */
  2714. static struct omap_hwmod_irq_info omap44xx_timer6_irqs[] = {
  2715. { .irq = 42 + OMAP44XX_IRQ_GIC_START },
  2716. { .irq = -1 }
  2717. };
  2718. static struct omap_hwmod omap44xx_timer6_hwmod = {
  2719. .name = "timer6",
  2720. .class = &omap44xx_timer_hwmod_class,
  2721. .clkdm_name = "abe_clkdm",
  2722. .mpu_irqs = omap44xx_timer6_irqs,
  2723. .main_clk = "timer6_fck",
  2724. .prcm = {
  2725. .omap4 = {
  2726. .clkctrl_offs = OMAP4_CM1_ABE_TIMER6_CLKCTRL_OFFSET,
  2727. .context_offs = OMAP4_RM_ABE_TIMER6_CONTEXT_OFFSET,
  2728. .modulemode = MODULEMODE_SWCTRL,
  2729. },
  2730. },
  2731. };
  2732. /* timer7 */
  2733. static struct omap_hwmod_irq_info omap44xx_timer7_irqs[] = {
  2734. { .irq = 43 + OMAP44XX_IRQ_GIC_START },
  2735. { .irq = -1 }
  2736. };
  2737. static struct omap_hwmod omap44xx_timer7_hwmod = {
  2738. .name = "timer7",
  2739. .class = &omap44xx_timer_hwmod_class,
  2740. .clkdm_name = "abe_clkdm",
  2741. .mpu_irqs = omap44xx_timer7_irqs,
  2742. .main_clk = "timer7_fck",
  2743. .prcm = {
  2744. .omap4 = {
  2745. .clkctrl_offs = OMAP4_CM1_ABE_TIMER7_CLKCTRL_OFFSET,
  2746. .context_offs = OMAP4_RM_ABE_TIMER7_CONTEXT_OFFSET,
  2747. .modulemode = MODULEMODE_SWCTRL,
  2748. },
  2749. },
  2750. };
  2751. /* timer8 */
  2752. static struct omap_hwmod_irq_info omap44xx_timer8_irqs[] = {
  2753. { .irq = 44 + OMAP44XX_IRQ_GIC_START },
  2754. { .irq = -1 }
  2755. };
  2756. static struct omap_hwmod omap44xx_timer8_hwmod = {
  2757. .name = "timer8",
  2758. .class = &omap44xx_timer_hwmod_class,
  2759. .clkdm_name = "abe_clkdm",
  2760. .mpu_irqs = omap44xx_timer8_irqs,
  2761. .main_clk = "timer8_fck",
  2762. .prcm = {
  2763. .omap4 = {
  2764. .clkctrl_offs = OMAP4_CM1_ABE_TIMER8_CLKCTRL_OFFSET,
  2765. .context_offs = OMAP4_RM_ABE_TIMER8_CONTEXT_OFFSET,
  2766. .modulemode = MODULEMODE_SWCTRL,
  2767. },
  2768. },
  2769. .dev_attr = &capability_pwm_dev_attr,
  2770. };
  2771. /* timer9 */
  2772. static struct omap_hwmod_irq_info omap44xx_timer9_irqs[] = {
  2773. { .irq = 45 + OMAP44XX_IRQ_GIC_START },
  2774. { .irq = -1 }
  2775. };
  2776. static struct omap_hwmod omap44xx_timer9_hwmod = {
  2777. .name = "timer9",
  2778. .class = &omap44xx_timer_hwmod_class,
  2779. .clkdm_name = "l4_per_clkdm",
  2780. .mpu_irqs = omap44xx_timer9_irqs,
  2781. .main_clk = "timer9_fck",
  2782. .prcm = {
  2783. .omap4 = {
  2784. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER9_CLKCTRL_OFFSET,
  2785. .context_offs = OMAP4_RM_L4PER_DMTIMER9_CONTEXT_OFFSET,
  2786. .modulemode = MODULEMODE_SWCTRL,
  2787. },
  2788. },
  2789. .dev_attr = &capability_pwm_dev_attr,
  2790. };
  2791. /* timer10 */
  2792. static struct omap_hwmod_irq_info omap44xx_timer10_irqs[] = {
  2793. { .irq = 46 + OMAP44XX_IRQ_GIC_START },
  2794. { .irq = -1 }
  2795. };
  2796. static struct omap_hwmod omap44xx_timer10_hwmod = {
  2797. .name = "timer10",
  2798. .class = &omap44xx_timer_1ms_hwmod_class,
  2799. .clkdm_name = "l4_per_clkdm",
  2800. .mpu_irqs = omap44xx_timer10_irqs,
  2801. .main_clk = "timer10_fck",
  2802. .prcm = {
  2803. .omap4 = {
  2804. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER10_CLKCTRL_OFFSET,
  2805. .context_offs = OMAP4_RM_L4PER_DMTIMER10_CONTEXT_OFFSET,
  2806. .modulemode = MODULEMODE_SWCTRL,
  2807. },
  2808. },
  2809. .dev_attr = &capability_pwm_dev_attr,
  2810. };
  2811. /* timer11 */
  2812. static struct omap_hwmod_irq_info omap44xx_timer11_irqs[] = {
  2813. { .irq = 47 + OMAP44XX_IRQ_GIC_START },
  2814. { .irq = -1 }
  2815. };
  2816. static struct omap_hwmod omap44xx_timer11_hwmod = {
  2817. .name = "timer11",
  2818. .class = &omap44xx_timer_hwmod_class,
  2819. .clkdm_name = "l4_per_clkdm",
  2820. .mpu_irqs = omap44xx_timer11_irqs,
  2821. .main_clk = "timer11_fck",
  2822. .prcm = {
  2823. .omap4 = {
  2824. .clkctrl_offs = OMAP4_CM_L4PER_DMTIMER11_CLKCTRL_OFFSET,
  2825. .context_offs = OMAP4_RM_L4PER_DMTIMER11_CONTEXT_OFFSET,
  2826. .modulemode = MODULEMODE_SWCTRL,
  2827. },
  2828. },
  2829. .dev_attr = &capability_pwm_dev_attr,
  2830. };
  2831. /*
  2832. * 'uart' class
  2833. * universal asynchronous receiver/transmitter (uart)
  2834. */
  2835. static struct omap_hwmod_class_sysconfig omap44xx_uart_sysc = {
  2836. .rev_offs = 0x0050,
  2837. .sysc_offs = 0x0054,
  2838. .syss_offs = 0x0058,
  2839. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  2840. SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
  2841. SYSS_HAS_RESET_STATUS),
  2842. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2843. SIDLE_SMART_WKUP),
  2844. .sysc_fields = &omap_hwmod_sysc_type1,
  2845. };
  2846. static struct omap_hwmod_class omap44xx_uart_hwmod_class = {
  2847. .name = "uart",
  2848. .sysc = &omap44xx_uart_sysc,
  2849. };
  2850. /* uart1 */
  2851. static struct omap_hwmod_irq_info omap44xx_uart1_irqs[] = {
  2852. { .irq = 72 + OMAP44XX_IRQ_GIC_START },
  2853. { .irq = -1 }
  2854. };
  2855. static struct omap_hwmod_dma_info omap44xx_uart1_sdma_reqs[] = {
  2856. { .name = "tx", .dma_req = 48 + OMAP44XX_DMA_REQ_START },
  2857. { .name = "rx", .dma_req = 49 + OMAP44XX_DMA_REQ_START },
  2858. { .dma_req = -1 }
  2859. };
  2860. static struct omap_hwmod omap44xx_uart1_hwmod = {
  2861. .name = "uart1",
  2862. .class = &omap44xx_uart_hwmod_class,
  2863. .clkdm_name = "l4_per_clkdm",
  2864. .mpu_irqs = omap44xx_uart1_irqs,
  2865. .sdma_reqs = omap44xx_uart1_sdma_reqs,
  2866. .main_clk = "uart1_fck",
  2867. .prcm = {
  2868. .omap4 = {
  2869. .clkctrl_offs = OMAP4_CM_L4PER_UART1_CLKCTRL_OFFSET,
  2870. .context_offs = OMAP4_RM_L4PER_UART1_CONTEXT_OFFSET,
  2871. .modulemode = MODULEMODE_SWCTRL,
  2872. },
  2873. },
  2874. };
  2875. /* uart2 */
  2876. static struct omap_hwmod_irq_info omap44xx_uart2_irqs[] = {
  2877. { .irq = 73 + OMAP44XX_IRQ_GIC_START },
  2878. { .irq = -1 }
  2879. };
  2880. static struct omap_hwmod_dma_info omap44xx_uart2_sdma_reqs[] = {
  2881. { .name = "tx", .dma_req = 50 + OMAP44XX_DMA_REQ_START },
  2882. { .name = "rx", .dma_req = 51 + OMAP44XX_DMA_REQ_START },
  2883. { .dma_req = -1 }
  2884. };
  2885. static struct omap_hwmod omap44xx_uart2_hwmod = {
  2886. .name = "uart2",
  2887. .class = &omap44xx_uart_hwmod_class,
  2888. .clkdm_name = "l4_per_clkdm",
  2889. .mpu_irqs = omap44xx_uart2_irqs,
  2890. .sdma_reqs = omap44xx_uart2_sdma_reqs,
  2891. .main_clk = "uart2_fck",
  2892. .prcm = {
  2893. .omap4 = {
  2894. .clkctrl_offs = OMAP4_CM_L4PER_UART2_CLKCTRL_OFFSET,
  2895. .context_offs = OMAP4_RM_L4PER_UART2_CONTEXT_OFFSET,
  2896. .modulemode = MODULEMODE_SWCTRL,
  2897. },
  2898. },
  2899. };
  2900. /* uart3 */
  2901. static struct omap_hwmod_irq_info omap44xx_uart3_irqs[] = {
  2902. { .irq = 74 + OMAP44XX_IRQ_GIC_START },
  2903. { .irq = -1 }
  2904. };
  2905. static struct omap_hwmod_dma_info omap44xx_uart3_sdma_reqs[] = {
  2906. { .name = "tx", .dma_req = 52 + OMAP44XX_DMA_REQ_START },
  2907. { .name = "rx", .dma_req = 53 + OMAP44XX_DMA_REQ_START },
  2908. { .dma_req = -1 }
  2909. };
  2910. static struct omap_hwmod omap44xx_uart3_hwmod = {
  2911. .name = "uart3",
  2912. .class = &omap44xx_uart_hwmod_class,
  2913. .clkdm_name = "l4_per_clkdm",
  2914. .flags = HWMOD_INIT_NO_IDLE | HWMOD_INIT_NO_RESET,
  2915. .mpu_irqs = omap44xx_uart3_irqs,
  2916. .sdma_reqs = omap44xx_uart3_sdma_reqs,
  2917. .main_clk = "uart3_fck",
  2918. .prcm = {
  2919. .omap4 = {
  2920. .clkctrl_offs = OMAP4_CM_L4PER_UART3_CLKCTRL_OFFSET,
  2921. .context_offs = OMAP4_RM_L4PER_UART3_CONTEXT_OFFSET,
  2922. .modulemode = MODULEMODE_SWCTRL,
  2923. },
  2924. },
  2925. };
  2926. /* uart4 */
  2927. static struct omap_hwmod_irq_info omap44xx_uart4_irqs[] = {
  2928. { .irq = 70 + OMAP44XX_IRQ_GIC_START },
  2929. { .irq = -1 }
  2930. };
  2931. static struct omap_hwmod_dma_info omap44xx_uart4_sdma_reqs[] = {
  2932. { .name = "tx", .dma_req = 54 + OMAP44XX_DMA_REQ_START },
  2933. { .name = "rx", .dma_req = 55 + OMAP44XX_DMA_REQ_START },
  2934. { .dma_req = -1 }
  2935. };
  2936. static struct omap_hwmod omap44xx_uart4_hwmod = {
  2937. .name = "uart4",
  2938. .class = &omap44xx_uart_hwmod_class,
  2939. .clkdm_name = "l4_per_clkdm",
  2940. .mpu_irqs = omap44xx_uart4_irqs,
  2941. .sdma_reqs = omap44xx_uart4_sdma_reqs,
  2942. .main_clk = "uart4_fck",
  2943. .prcm = {
  2944. .omap4 = {
  2945. .clkctrl_offs = OMAP4_CM_L4PER_UART4_CLKCTRL_OFFSET,
  2946. .context_offs = OMAP4_RM_L4PER_UART4_CONTEXT_OFFSET,
  2947. .modulemode = MODULEMODE_SWCTRL,
  2948. },
  2949. },
  2950. };
  2951. /*
  2952. * 'usb_host_fs' class
  2953. * full-speed usb host controller
  2954. */
  2955. /* The IP is not compliant to type1 / type2 scheme */
  2956. static struct omap_hwmod_sysc_fields omap_hwmod_sysc_type_usb_host_fs = {
  2957. .midle_shift = 4,
  2958. .sidle_shift = 2,
  2959. .srst_shift = 1,
  2960. };
  2961. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_fs_sysc = {
  2962. .rev_offs = 0x0000,
  2963. .sysc_offs = 0x0210,
  2964. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  2965. SYSC_HAS_SOFTRESET),
  2966. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  2967. SIDLE_SMART_WKUP),
  2968. .sysc_fields = &omap_hwmod_sysc_type_usb_host_fs,
  2969. };
  2970. static struct omap_hwmod_class omap44xx_usb_host_fs_hwmod_class = {
  2971. .name = "usb_host_fs",
  2972. .sysc = &omap44xx_usb_host_fs_sysc,
  2973. };
  2974. /* usb_host_fs */
  2975. static struct omap_hwmod_irq_info omap44xx_usb_host_fs_irqs[] = {
  2976. { .name = "std", .irq = 89 + OMAP44XX_IRQ_GIC_START },
  2977. { .name = "smi", .irq = 90 + OMAP44XX_IRQ_GIC_START },
  2978. { .irq = -1 }
  2979. };
  2980. static struct omap_hwmod omap44xx_usb_host_fs_hwmod = {
  2981. .name = "usb_host_fs",
  2982. .class = &omap44xx_usb_host_fs_hwmod_class,
  2983. .clkdm_name = "l3_init_clkdm",
  2984. .mpu_irqs = omap44xx_usb_host_fs_irqs,
  2985. .main_clk = "usb_host_fs_fck",
  2986. .prcm = {
  2987. .omap4 = {
  2988. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_FS_CLKCTRL_OFFSET,
  2989. .context_offs = OMAP4_RM_L3INIT_USB_HOST_FS_CONTEXT_OFFSET,
  2990. .modulemode = MODULEMODE_SWCTRL,
  2991. },
  2992. },
  2993. };
  2994. /*
  2995. * 'usb_host_hs' class
  2996. * high-speed multi-port usb host controller
  2997. */
  2998. static struct omap_hwmod_class_sysconfig omap44xx_usb_host_hs_sysc = {
  2999. .rev_offs = 0x0000,
  3000. .sysc_offs = 0x0010,
  3001. .syss_offs = 0x0014,
  3002. .sysc_flags = (SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3003. SYSC_HAS_SOFTRESET),
  3004. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3005. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3006. MSTANDBY_SMART | MSTANDBY_SMART_WKUP),
  3007. .sysc_fields = &omap_hwmod_sysc_type2,
  3008. };
  3009. static struct omap_hwmod_class omap44xx_usb_host_hs_hwmod_class = {
  3010. .name = "usb_host_hs",
  3011. .sysc = &omap44xx_usb_host_hs_sysc,
  3012. };
  3013. /* usb_host_hs */
  3014. static struct omap_hwmod_irq_info omap44xx_usb_host_hs_irqs[] = {
  3015. { .name = "ohci-irq", .irq = 76 + OMAP44XX_IRQ_GIC_START },
  3016. { .name = "ehci-irq", .irq = 77 + OMAP44XX_IRQ_GIC_START },
  3017. { .irq = -1 }
  3018. };
  3019. static struct omap_hwmod omap44xx_usb_host_hs_hwmod = {
  3020. .name = "usb_host_hs",
  3021. .class = &omap44xx_usb_host_hs_hwmod_class,
  3022. .clkdm_name = "l3_init_clkdm",
  3023. .main_clk = "usb_host_hs_fck",
  3024. .prcm = {
  3025. .omap4 = {
  3026. .clkctrl_offs = OMAP4_CM_L3INIT_USB_HOST_CLKCTRL_OFFSET,
  3027. .context_offs = OMAP4_RM_L3INIT_USB_HOST_CONTEXT_OFFSET,
  3028. .modulemode = MODULEMODE_SWCTRL,
  3029. },
  3030. },
  3031. .mpu_irqs = omap44xx_usb_host_hs_irqs,
  3032. /*
  3033. * Errata: USBHOST Configured In Smart-Idle Can Lead To a Deadlock
  3034. * id: i660
  3035. *
  3036. * Description:
  3037. * In the following configuration :
  3038. * - USBHOST module is set to smart-idle mode
  3039. * - PRCM asserts idle_req to the USBHOST module ( This typically
  3040. * happens when the system is going to a low power mode : all ports
  3041. * have been suspended, the master part of the USBHOST module has
  3042. * entered the standby state, and SW has cut the functional clocks)
  3043. * - an USBHOST interrupt occurs before the module is able to answer
  3044. * idle_ack, typically a remote wakeup IRQ.
  3045. * Then the USB HOST module will enter a deadlock situation where it
  3046. * is no more accessible nor functional.
  3047. *
  3048. * Workaround:
  3049. * Don't use smart idle; use only force idle, hence HWMOD_SWSUP_SIDLE
  3050. */
  3051. /*
  3052. * Errata: USB host EHCI may stall when entering smart-standby mode
  3053. * Id: i571
  3054. *
  3055. * Description:
  3056. * When the USBHOST module is set to smart-standby mode, and when it is
  3057. * ready to enter the standby state (i.e. all ports are suspended and
  3058. * all attached devices are in suspend mode), then it can wrongly assert
  3059. * the Mstandby signal too early while there are still some residual OCP
  3060. * transactions ongoing. If this condition occurs, the internal state
  3061. * machine may go to an undefined state and the USB link may be stuck
  3062. * upon the next resume.
  3063. *
  3064. * Workaround:
  3065. * Don't use smart standby; use only force standby,
  3066. * hence HWMOD_SWSUP_MSTANDBY
  3067. */
  3068. /*
  3069. * During system boot; If the hwmod framework resets the module
  3070. * the module will have smart idle settings; which can lead to deadlock
  3071. * (above Errata Id:i660); so, dont reset the module during boot;
  3072. * Use HWMOD_INIT_NO_RESET.
  3073. */
  3074. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY |
  3075. HWMOD_INIT_NO_RESET,
  3076. };
  3077. /*
  3078. * 'usb_otg_hs' class
  3079. * high-speed on-the-go universal serial bus (usb_otg_hs) controller
  3080. */
  3081. static struct omap_hwmod_class_sysconfig omap44xx_usb_otg_hs_sysc = {
  3082. .rev_offs = 0x0400,
  3083. .sysc_offs = 0x0404,
  3084. .syss_offs = 0x0408,
  3085. .sysc_flags = (SYSC_HAS_AUTOIDLE | SYSC_HAS_ENAWAKEUP |
  3086. SYSC_HAS_MIDLEMODE | SYSC_HAS_SIDLEMODE |
  3087. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3088. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3089. SIDLE_SMART_WKUP | MSTANDBY_FORCE | MSTANDBY_NO |
  3090. MSTANDBY_SMART),
  3091. .sysc_fields = &omap_hwmod_sysc_type1,
  3092. };
  3093. static struct omap_hwmod_class omap44xx_usb_otg_hs_hwmod_class = {
  3094. .name = "usb_otg_hs",
  3095. .sysc = &omap44xx_usb_otg_hs_sysc,
  3096. };
  3097. /* usb_otg_hs */
  3098. static struct omap_hwmod_irq_info omap44xx_usb_otg_hs_irqs[] = {
  3099. { .name = "mc", .irq = 92 + OMAP44XX_IRQ_GIC_START },
  3100. { .name = "dma", .irq = 93 + OMAP44XX_IRQ_GIC_START },
  3101. { .irq = -1 }
  3102. };
  3103. static struct omap_hwmod_opt_clk usb_otg_hs_opt_clks[] = {
  3104. { .role = "xclk", .clk = "usb_otg_hs_xclk" },
  3105. };
  3106. static struct omap_hwmod omap44xx_usb_otg_hs_hwmod = {
  3107. .name = "usb_otg_hs",
  3108. .class = &omap44xx_usb_otg_hs_hwmod_class,
  3109. .clkdm_name = "l3_init_clkdm",
  3110. .flags = HWMOD_SWSUP_SIDLE | HWMOD_SWSUP_MSTANDBY,
  3111. .mpu_irqs = omap44xx_usb_otg_hs_irqs,
  3112. .main_clk = "usb_otg_hs_ick",
  3113. .prcm = {
  3114. .omap4 = {
  3115. .clkctrl_offs = OMAP4_CM_L3INIT_USB_OTG_CLKCTRL_OFFSET,
  3116. .context_offs = OMAP4_RM_L3INIT_USB_OTG_CONTEXT_OFFSET,
  3117. .modulemode = MODULEMODE_HWCTRL,
  3118. },
  3119. },
  3120. .opt_clks = usb_otg_hs_opt_clks,
  3121. .opt_clks_cnt = ARRAY_SIZE(usb_otg_hs_opt_clks),
  3122. };
  3123. /*
  3124. * 'usb_tll_hs' class
  3125. * usb_tll_hs module is the adapter on the usb_host_hs ports
  3126. */
  3127. static struct omap_hwmod_class_sysconfig omap44xx_usb_tll_hs_sysc = {
  3128. .rev_offs = 0x0000,
  3129. .sysc_offs = 0x0010,
  3130. .syss_offs = 0x0014,
  3131. .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
  3132. SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
  3133. SYSC_HAS_AUTOIDLE),
  3134. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
  3135. .sysc_fields = &omap_hwmod_sysc_type1,
  3136. };
  3137. static struct omap_hwmod_class omap44xx_usb_tll_hs_hwmod_class = {
  3138. .name = "usb_tll_hs",
  3139. .sysc = &omap44xx_usb_tll_hs_sysc,
  3140. };
  3141. static struct omap_hwmod_irq_info omap44xx_usb_tll_hs_irqs[] = {
  3142. { .name = "tll-irq", .irq = 78 + OMAP44XX_IRQ_GIC_START },
  3143. { .irq = -1 }
  3144. };
  3145. static struct omap_hwmod omap44xx_usb_tll_hs_hwmod = {
  3146. .name = "usb_tll_hs",
  3147. .class = &omap44xx_usb_tll_hs_hwmod_class,
  3148. .clkdm_name = "l3_init_clkdm",
  3149. .mpu_irqs = omap44xx_usb_tll_hs_irqs,
  3150. .main_clk = "usb_tll_hs_ick",
  3151. .prcm = {
  3152. .omap4 = {
  3153. .clkctrl_offs = OMAP4_CM_L3INIT_USB_TLL_CLKCTRL_OFFSET,
  3154. .context_offs = OMAP4_RM_L3INIT_USB_TLL_CONTEXT_OFFSET,
  3155. .modulemode = MODULEMODE_HWCTRL,
  3156. },
  3157. },
  3158. };
  3159. /*
  3160. * 'wd_timer' class
  3161. * 32-bit watchdog upward counter that generates a pulse on the reset pin on
  3162. * overflow condition
  3163. */
  3164. static struct omap_hwmod_class_sysconfig omap44xx_wd_timer_sysc = {
  3165. .rev_offs = 0x0000,
  3166. .sysc_offs = 0x0010,
  3167. .syss_offs = 0x0014,
  3168. .sysc_flags = (SYSC_HAS_EMUFREE | SYSC_HAS_SIDLEMODE |
  3169. SYSC_HAS_SOFTRESET | SYSS_HAS_RESET_STATUS),
  3170. .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
  3171. SIDLE_SMART_WKUP),
  3172. .sysc_fields = &omap_hwmod_sysc_type1,
  3173. };
  3174. static struct omap_hwmod_class omap44xx_wd_timer_hwmod_class = {
  3175. .name = "wd_timer",
  3176. .sysc = &omap44xx_wd_timer_sysc,
  3177. .pre_shutdown = &omap2_wd_timer_disable,
  3178. .reset = &omap2_wd_timer_reset,
  3179. };
  3180. /* wd_timer2 */
  3181. static struct omap_hwmod_irq_info omap44xx_wd_timer2_irqs[] = {
  3182. { .irq = 80 + OMAP44XX_IRQ_GIC_START },
  3183. { .irq = -1 }
  3184. };
  3185. static struct omap_hwmod omap44xx_wd_timer2_hwmod = {
  3186. .name = "wd_timer2",
  3187. .class = &omap44xx_wd_timer_hwmod_class,
  3188. .clkdm_name = "l4_wkup_clkdm",
  3189. .mpu_irqs = omap44xx_wd_timer2_irqs,
  3190. .main_clk = "wd_timer2_fck",
  3191. .prcm = {
  3192. .omap4 = {
  3193. .clkctrl_offs = OMAP4_CM_WKUP_WDT2_CLKCTRL_OFFSET,
  3194. .context_offs = OMAP4_RM_WKUP_WDT2_CONTEXT_OFFSET,
  3195. .modulemode = MODULEMODE_SWCTRL,
  3196. },
  3197. },
  3198. };
  3199. /* wd_timer3 */
  3200. static struct omap_hwmod_irq_info omap44xx_wd_timer3_irqs[] = {
  3201. { .irq = 36 + OMAP44XX_IRQ_GIC_START },
  3202. { .irq = -1 }
  3203. };
  3204. static struct omap_hwmod omap44xx_wd_timer3_hwmod = {
  3205. .name = "wd_timer3",
  3206. .class = &omap44xx_wd_timer_hwmod_class,
  3207. .clkdm_name = "abe_clkdm",
  3208. .mpu_irqs = omap44xx_wd_timer3_irqs,
  3209. .main_clk = "wd_timer3_fck",
  3210. .prcm = {
  3211. .omap4 = {
  3212. .clkctrl_offs = OMAP4_CM1_ABE_WDT3_CLKCTRL_OFFSET,
  3213. .context_offs = OMAP4_RM_ABE_WDT3_CONTEXT_OFFSET,
  3214. .modulemode = MODULEMODE_SWCTRL,
  3215. },
  3216. },
  3217. };
  3218. /*
  3219. * interfaces
  3220. */
  3221. static struct omap_hwmod_addr_space omap44xx_c2c_target_fw_addrs[] = {
  3222. {
  3223. .pa_start = 0x4a204000,
  3224. .pa_end = 0x4a2040ff,
  3225. .flags = ADDR_TYPE_RT
  3226. },
  3227. { }
  3228. };
  3229. /* c2c -> c2c_target_fw */
  3230. static struct omap_hwmod_ocp_if omap44xx_c2c__c2c_target_fw = {
  3231. .master = &omap44xx_c2c_hwmod,
  3232. .slave = &omap44xx_c2c_target_fw_hwmod,
  3233. .clk = "div_core_ck",
  3234. .addr = omap44xx_c2c_target_fw_addrs,
  3235. .user = OCP_USER_MPU,
  3236. };
  3237. /* l4_cfg -> c2c_target_fw */
  3238. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__c2c_target_fw = {
  3239. .master = &omap44xx_l4_cfg_hwmod,
  3240. .slave = &omap44xx_c2c_target_fw_hwmod,
  3241. .clk = "l4_div_ck",
  3242. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3243. };
  3244. /* l3_main_1 -> dmm */
  3245. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__dmm = {
  3246. .master = &omap44xx_l3_main_1_hwmod,
  3247. .slave = &omap44xx_dmm_hwmod,
  3248. .clk = "l3_div_ck",
  3249. .user = OCP_USER_SDMA,
  3250. };
  3251. static struct omap_hwmod_addr_space omap44xx_dmm_addrs[] = {
  3252. {
  3253. .pa_start = 0x4e000000,
  3254. .pa_end = 0x4e0007ff,
  3255. .flags = ADDR_TYPE_RT
  3256. },
  3257. { }
  3258. };
  3259. /* mpu -> dmm */
  3260. static struct omap_hwmod_ocp_if omap44xx_mpu__dmm = {
  3261. .master = &omap44xx_mpu_hwmod,
  3262. .slave = &omap44xx_dmm_hwmod,
  3263. .clk = "l3_div_ck",
  3264. .addr = omap44xx_dmm_addrs,
  3265. .user = OCP_USER_MPU,
  3266. };
  3267. /* c2c -> emif_fw */
  3268. static struct omap_hwmod_ocp_if omap44xx_c2c__emif_fw = {
  3269. .master = &omap44xx_c2c_hwmod,
  3270. .slave = &omap44xx_emif_fw_hwmod,
  3271. .clk = "div_core_ck",
  3272. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3273. };
  3274. /* dmm -> emif_fw */
  3275. static struct omap_hwmod_ocp_if omap44xx_dmm__emif_fw = {
  3276. .master = &omap44xx_dmm_hwmod,
  3277. .slave = &omap44xx_emif_fw_hwmod,
  3278. .clk = "l3_div_ck",
  3279. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3280. };
  3281. static struct omap_hwmod_addr_space omap44xx_emif_fw_addrs[] = {
  3282. {
  3283. .pa_start = 0x4a20c000,
  3284. .pa_end = 0x4a20c0ff,
  3285. .flags = ADDR_TYPE_RT
  3286. },
  3287. { }
  3288. };
  3289. /* l4_cfg -> emif_fw */
  3290. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__emif_fw = {
  3291. .master = &omap44xx_l4_cfg_hwmod,
  3292. .slave = &omap44xx_emif_fw_hwmod,
  3293. .clk = "l4_div_ck",
  3294. .addr = omap44xx_emif_fw_addrs,
  3295. .user = OCP_USER_MPU,
  3296. };
  3297. /* iva -> l3_instr */
  3298. static struct omap_hwmod_ocp_if omap44xx_iva__l3_instr = {
  3299. .master = &omap44xx_iva_hwmod,
  3300. .slave = &omap44xx_l3_instr_hwmod,
  3301. .clk = "l3_div_ck",
  3302. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3303. };
  3304. /* l3_main_3 -> l3_instr */
  3305. static struct omap_hwmod_ocp_if omap44xx_l3_main_3__l3_instr = {
  3306. .master = &omap44xx_l3_main_3_hwmod,
  3307. .slave = &omap44xx_l3_instr_hwmod,
  3308. .clk = "l3_div_ck",
  3309. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3310. };
  3311. /* ocp_wp_noc -> l3_instr */
  3312. static struct omap_hwmod_ocp_if omap44xx_ocp_wp_noc__l3_instr = {
  3313. .master = &omap44xx_ocp_wp_noc_hwmod,
  3314. .slave = &omap44xx_l3_instr_hwmod,
  3315. .clk = "l3_div_ck",
  3316. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3317. };
  3318. /* dsp -> l3_main_1 */
  3319. static struct omap_hwmod_ocp_if omap44xx_dsp__l3_main_1 = {
  3320. .master = &omap44xx_dsp_hwmod,
  3321. .slave = &omap44xx_l3_main_1_hwmod,
  3322. .clk = "l3_div_ck",
  3323. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3324. };
  3325. /* dss -> l3_main_1 */
  3326. static struct omap_hwmod_ocp_if omap44xx_dss__l3_main_1 = {
  3327. .master = &omap44xx_dss_hwmod,
  3328. .slave = &omap44xx_l3_main_1_hwmod,
  3329. .clk = "l3_div_ck",
  3330. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3331. };
  3332. /* l3_main_2 -> l3_main_1 */
  3333. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_1 = {
  3334. .master = &omap44xx_l3_main_2_hwmod,
  3335. .slave = &omap44xx_l3_main_1_hwmod,
  3336. .clk = "l3_div_ck",
  3337. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3338. };
  3339. /* l4_cfg -> l3_main_1 */
  3340. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_1 = {
  3341. .master = &omap44xx_l4_cfg_hwmod,
  3342. .slave = &omap44xx_l3_main_1_hwmod,
  3343. .clk = "l4_div_ck",
  3344. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3345. };
  3346. /* mmc1 -> l3_main_1 */
  3347. static struct omap_hwmod_ocp_if omap44xx_mmc1__l3_main_1 = {
  3348. .master = &omap44xx_mmc1_hwmod,
  3349. .slave = &omap44xx_l3_main_1_hwmod,
  3350. .clk = "l3_div_ck",
  3351. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3352. };
  3353. /* mmc2 -> l3_main_1 */
  3354. static struct omap_hwmod_ocp_if omap44xx_mmc2__l3_main_1 = {
  3355. .master = &omap44xx_mmc2_hwmod,
  3356. .slave = &omap44xx_l3_main_1_hwmod,
  3357. .clk = "l3_div_ck",
  3358. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3359. };
  3360. static struct omap_hwmod_addr_space omap44xx_l3_main_1_addrs[] = {
  3361. {
  3362. .pa_start = 0x44000000,
  3363. .pa_end = 0x44000fff,
  3364. .flags = ADDR_TYPE_RT
  3365. },
  3366. { }
  3367. };
  3368. /* mpu -> l3_main_1 */
  3369. static struct omap_hwmod_ocp_if omap44xx_mpu__l3_main_1 = {
  3370. .master = &omap44xx_mpu_hwmod,
  3371. .slave = &omap44xx_l3_main_1_hwmod,
  3372. .clk = "l3_div_ck",
  3373. .addr = omap44xx_l3_main_1_addrs,
  3374. .user = OCP_USER_MPU,
  3375. };
  3376. /* c2c_target_fw -> l3_main_2 */
  3377. static struct omap_hwmod_ocp_if omap44xx_c2c_target_fw__l3_main_2 = {
  3378. .master = &omap44xx_c2c_target_fw_hwmod,
  3379. .slave = &omap44xx_l3_main_2_hwmod,
  3380. .clk = "l3_div_ck",
  3381. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3382. };
  3383. /* debugss -> l3_main_2 */
  3384. static struct omap_hwmod_ocp_if omap44xx_debugss__l3_main_2 = {
  3385. .master = &omap44xx_debugss_hwmod,
  3386. .slave = &omap44xx_l3_main_2_hwmod,
  3387. .clk = "dbgclk_mux_ck",
  3388. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3389. };
  3390. /* dma_system -> l3_main_2 */
  3391. static struct omap_hwmod_ocp_if omap44xx_dma_system__l3_main_2 = {
  3392. .master = &omap44xx_dma_system_hwmod,
  3393. .slave = &omap44xx_l3_main_2_hwmod,
  3394. .clk = "l3_div_ck",
  3395. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3396. };
  3397. /* fdif -> l3_main_2 */
  3398. static struct omap_hwmod_ocp_if omap44xx_fdif__l3_main_2 = {
  3399. .master = &omap44xx_fdif_hwmod,
  3400. .slave = &omap44xx_l3_main_2_hwmod,
  3401. .clk = "l3_div_ck",
  3402. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3403. };
  3404. /* gpu -> l3_main_2 */
  3405. static struct omap_hwmod_ocp_if omap44xx_gpu__l3_main_2 = {
  3406. .master = &omap44xx_gpu_hwmod,
  3407. .slave = &omap44xx_l3_main_2_hwmod,
  3408. .clk = "l3_div_ck",
  3409. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3410. };
  3411. /* hsi -> l3_main_2 */
  3412. static struct omap_hwmod_ocp_if omap44xx_hsi__l3_main_2 = {
  3413. .master = &omap44xx_hsi_hwmod,
  3414. .slave = &omap44xx_l3_main_2_hwmod,
  3415. .clk = "l3_div_ck",
  3416. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3417. };
  3418. /* ipu -> l3_main_2 */
  3419. static struct omap_hwmod_ocp_if omap44xx_ipu__l3_main_2 = {
  3420. .master = &omap44xx_ipu_hwmod,
  3421. .slave = &omap44xx_l3_main_2_hwmod,
  3422. .clk = "l3_div_ck",
  3423. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3424. };
  3425. /* iss -> l3_main_2 */
  3426. static struct omap_hwmod_ocp_if omap44xx_iss__l3_main_2 = {
  3427. .master = &omap44xx_iss_hwmod,
  3428. .slave = &omap44xx_l3_main_2_hwmod,
  3429. .clk = "l3_div_ck",
  3430. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3431. };
  3432. /* iva -> l3_main_2 */
  3433. static struct omap_hwmod_ocp_if omap44xx_iva__l3_main_2 = {
  3434. .master = &omap44xx_iva_hwmod,
  3435. .slave = &omap44xx_l3_main_2_hwmod,
  3436. .clk = "l3_div_ck",
  3437. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3438. };
  3439. static struct omap_hwmod_addr_space omap44xx_l3_main_2_addrs[] = {
  3440. {
  3441. .pa_start = 0x44800000,
  3442. .pa_end = 0x44801fff,
  3443. .flags = ADDR_TYPE_RT
  3444. },
  3445. { }
  3446. };
  3447. /* l3_main_1 -> l3_main_2 */
  3448. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_2 = {
  3449. .master = &omap44xx_l3_main_1_hwmod,
  3450. .slave = &omap44xx_l3_main_2_hwmod,
  3451. .clk = "l3_div_ck",
  3452. .addr = omap44xx_l3_main_2_addrs,
  3453. .user = OCP_USER_MPU,
  3454. };
  3455. /* l4_cfg -> l3_main_2 */
  3456. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_2 = {
  3457. .master = &omap44xx_l4_cfg_hwmod,
  3458. .slave = &omap44xx_l3_main_2_hwmod,
  3459. .clk = "l4_div_ck",
  3460. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3461. };
  3462. /* usb_host_fs -> l3_main_2 */
  3463. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_usb_host_fs__l3_main_2 = {
  3464. .master = &omap44xx_usb_host_fs_hwmod,
  3465. .slave = &omap44xx_l3_main_2_hwmod,
  3466. .clk = "l3_div_ck",
  3467. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3468. };
  3469. /* usb_host_hs -> l3_main_2 */
  3470. static struct omap_hwmod_ocp_if omap44xx_usb_host_hs__l3_main_2 = {
  3471. .master = &omap44xx_usb_host_hs_hwmod,
  3472. .slave = &omap44xx_l3_main_2_hwmod,
  3473. .clk = "l3_div_ck",
  3474. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3475. };
  3476. /* usb_otg_hs -> l3_main_2 */
  3477. static struct omap_hwmod_ocp_if omap44xx_usb_otg_hs__l3_main_2 = {
  3478. .master = &omap44xx_usb_otg_hs_hwmod,
  3479. .slave = &omap44xx_l3_main_2_hwmod,
  3480. .clk = "l3_div_ck",
  3481. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3482. };
  3483. static struct omap_hwmod_addr_space omap44xx_l3_main_3_addrs[] = {
  3484. {
  3485. .pa_start = 0x45000000,
  3486. .pa_end = 0x45000fff,
  3487. .flags = ADDR_TYPE_RT
  3488. },
  3489. { }
  3490. };
  3491. /* l3_main_1 -> l3_main_3 */
  3492. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l3_main_3 = {
  3493. .master = &omap44xx_l3_main_1_hwmod,
  3494. .slave = &omap44xx_l3_main_3_hwmod,
  3495. .clk = "l3_div_ck",
  3496. .addr = omap44xx_l3_main_3_addrs,
  3497. .user = OCP_USER_MPU,
  3498. };
  3499. /* l3_main_2 -> l3_main_3 */
  3500. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l3_main_3 = {
  3501. .master = &omap44xx_l3_main_2_hwmod,
  3502. .slave = &omap44xx_l3_main_3_hwmod,
  3503. .clk = "l3_div_ck",
  3504. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3505. };
  3506. /* l4_cfg -> l3_main_3 */
  3507. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l3_main_3 = {
  3508. .master = &omap44xx_l4_cfg_hwmod,
  3509. .slave = &omap44xx_l3_main_3_hwmod,
  3510. .clk = "l4_div_ck",
  3511. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3512. };
  3513. /* aess -> l4_abe */
  3514. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_aess__l4_abe = {
  3515. .master = &omap44xx_aess_hwmod,
  3516. .slave = &omap44xx_l4_abe_hwmod,
  3517. .clk = "ocp_abe_iclk",
  3518. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3519. };
  3520. /* dsp -> l4_abe */
  3521. static struct omap_hwmod_ocp_if omap44xx_dsp__l4_abe = {
  3522. .master = &omap44xx_dsp_hwmod,
  3523. .slave = &omap44xx_l4_abe_hwmod,
  3524. .clk = "ocp_abe_iclk",
  3525. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3526. };
  3527. /* l3_main_1 -> l4_abe */
  3528. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_abe = {
  3529. .master = &omap44xx_l3_main_1_hwmod,
  3530. .slave = &omap44xx_l4_abe_hwmod,
  3531. .clk = "l3_div_ck",
  3532. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3533. };
  3534. /* mpu -> l4_abe */
  3535. static struct omap_hwmod_ocp_if omap44xx_mpu__l4_abe = {
  3536. .master = &omap44xx_mpu_hwmod,
  3537. .slave = &omap44xx_l4_abe_hwmod,
  3538. .clk = "ocp_abe_iclk",
  3539. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3540. };
  3541. /* l3_main_1 -> l4_cfg */
  3542. static struct omap_hwmod_ocp_if omap44xx_l3_main_1__l4_cfg = {
  3543. .master = &omap44xx_l3_main_1_hwmod,
  3544. .slave = &omap44xx_l4_cfg_hwmod,
  3545. .clk = "l3_div_ck",
  3546. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3547. };
  3548. /* l3_main_2 -> l4_per */
  3549. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__l4_per = {
  3550. .master = &omap44xx_l3_main_2_hwmod,
  3551. .slave = &omap44xx_l4_per_hwmod,
  3552. .clk = "l3_div_ck",
  3553. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3554. };
  3555. /* l4_cfg -> l4_wkup */
  3556. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__l4_wkup = {
  3557. .master = &omap44xx_l4_cfg_hwmod,
  3558. .slave = &omap44xx_l4_wkup_hwmod,
  3559. .clk = "l4_div_ck",
  3560. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3561. };
  3562. /* mpu -> mpu_private */
  3563. static struct omap_hwmod_ocp_if omap44xx_mpu__mpu_private = {
  3564. .master = &omap44xx_mpu_hwmod,
  3565. .slave = &omap44xx_mpu_private_hwmod,
  3566. .clk = "l3_div_ck",
  3567. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3568. };
  3569. static struct omap_hwmod_addr_space omap44xx_ocp_wp_noc_addrs[] = {
  3570. {
  3571. .pa_start = 0x4a102000,
  3572. .pa_end = 0x4a10207f,
  3573. .flags = ADDR_TYPE_RT
  3574. },
  3575. { }
  3576. };
  3577. /* l4_cfg -> ocp_wp_noc */
  3578. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp_wp_noc = {
  3579. .master = &omap44xx_l4_cfg_hwmod,
  3580. .slave = &omap44xx_ocp_wp_noc_hwmod,
  3581. .clk = "l4_div_ck",
  3582. .addr = omap44xx_ocp_wp_noc_addrs,
  3583. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3584. };
  3585. static struct omap_hwmod_addr_space omap44xx_aess_addrs[] = {
  3586. {
  3587. .pa_start = 0x401f1000,
  3588. .pa_end = 0x401f13ff,
  3589. .flags = ADDR_TYPE_RT
  3590. },
  3591. { }
  3592. };
  3593. /* l4_abe -> aess */
  3594. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess = {
  3595. .master = &omap44xx_l4_abe_hwmod,
  3596. .slave = &omap44xx_aess_hwmod,
  3597. .clk = "ocp_abe_iclk",
  3598. .addr = omap44xx_aess_addrs,
  3599. .user = OCP_USER_MPU,
  3600. };
  3601. static struct omap_hwmod_addr_space omap44xx_aess_dma_addrs[] = {
  3602. {
  3603. .pa_start = 0x490f1000,
  3604. .pa_end = 0x490f13ff,
  3605. .flags = ADDR_TYPE_RT
  3606. },
  3607. { }
  3608. };
  3609. /* l4_abe -> aess (dma) */
  3610. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_abe__aess_dma = {
  3611. .master = &omap44xx_l4_abe_hwmod,
  3612. .slave = &omap44xx_aess_hwmod,
  3613. .clk = "ocp_abe_iclk",
  3614. .addr = omap44xx_aess_dma_addrs,
  3615. .user = OCP_USER_SDMA,
  3616. };
  3617. /* l3_main_2 -> c2c */
  3618. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__c2c = {
  3619. .master = &omap44xx_l3_main_2_hwmod,
  3620. .slave = &omap44xx_c2c_hwmod,
  3621. .clk = "l3_div_ck",
  3622. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3623. };
  3624. static struct omap_hwmod_addr_space omap44xx_counter_32k_addrs[] = {
  3625. {
  3626. .pa_start = 0x4a304000,
  3627. .pa_end = 0x4a30401f,
  3628. .flags = ADDR_TYPE_RT
  3629. },
  3630. { }
  3631. };
  3632. /* l4_wkup -> counter_32k */
  3633. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__counter_32k = {
  3634. .master = &omap44xx_l4_wkup_hwmod,
  3635. .slave = &omap44xx_counter_32k_hwmod,
  3636. .clk = "l4_wkup_clk_mux_ck",
  3637. .addr = omap44xx_counter_32k_addrs,
  3638. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3639. };
  3640. static struct omap_hwmod_addr_space omap44xx_ctrl_module_core_addrs[] = {
  3641. {
  3642. .pa_start = 0x4a002000,
  3643. .pa_end = 0x4a0027ff,
  3644. .flags = ADDR_TYPE_RT
  3645. },
  3646. { }
  3647. };
  3648. /* l4_cfg -> ctrl_module_core */
  3649. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_core = {
  3650. .master = &omap44xx_l4_cfg_hwmod,
  3651. .slave = &omap44xx_ctrl_module_core_hwmod,
  3652. .clk = "l4_div_ck",
  3653. .addr = omap44xx_ctrl_module_core_addrs,
  3654. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3655. };
  3656. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_core_addrs[] = {
  3657. {
  3658. .pa_start = 0x4a100000,
  3659. .pa_end = 0x4a1007ff,
  3660. .flags = ADDR_TYPE_RT
  3661. },
  3662. { }
  3663. };
  3664. /* l4_cfg -> ctrl_module_pad_core */
  3665. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ctrl_module_pad_core = {
  3666. .master = &omap44xx_l4_cfg_hwmod,
  3667. .slave = &omap44xx_ctrl_module_pad_core_hwmod,
  3668. .clk = "l4_div_ck",
  3669. .addr = omap44xx_ctrl_module_pad_core_addrs,
  3670. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3671. };
  3672. static struct omap_hwmod_addr_space omap44xx_ctrl_module_wkup_addrs[] = {
  3673. {
  3674. .pa_start = 0x4a30c000,
  3675. .pa_end = 0x4a30c7ff,
  3676. .flags = ADDR_TYPE_RT
  3677. },
  3678. { }
  3679. };
  3680. /* l4_wkup -> ctrl_module_wkup */
  3681. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_wkup = {
  3682. .master = &omap44xx_l4_wkup_hwmod,
  3683. .slave = &omap44xx_ctrl_module_wkup_hwmod,
  3684. .clk = "l4_wkup_clk_mux_ck",
  3685. .addr = omap44xx_ctrl_module_wkup_addrs,
  3686. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3687. };
  3688. static struct omap_hwmod_addr_space omap44xx_ctrl_module_pad_wkup_addrs[] = {
  3689. {
  3690. .pa_start = 0x4a31e000,
  3691. .pa_end = 0x4a31e7ff,
  3692. .flags = ADDR_TYPE_RT
  3693. },
  3694. { }
  3695. };
  3696. /* l4_wkup -> ctrl_module_pad_wkup */
  3697. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__ctrl_module_pad_wkup = {
  3698. .master = &omap44xx_l4_wkup_hwmod,
  3699. .slave = &omap44xx_ctrl_module_pad_wkup_hwmod,
  3700. .clk = "l4_wkup_clk_mux_ck",
  3701. .addr = omap44xx_ctrl_module_pad_wkup_addrs,
  3702. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3703. };
  3704. static struct omap_hwmod_addr_space omap44xx_debugss_addrs[] = {
  3705. {
  3706. .pa_start = 0x54160000,
  3707. .pa_end = 0x54167fff,
  3708. .flags = ADDR_TYPE_RT
  3709. },
  3710. { }
  3711. };
  3712. /* l3_instr -> debugss */
  3713. static struct omap_hwmod_ocp_if omap44xx_l3_instr__debugss = {
  3714. .master = &omap44xx_l3_instr_hwmod,
  3715. .slave = &omap44xx_debugss_hwmod,
  3716. .clk = "l3_div_ck",
  3717. .addr = omap44xx_debugss_addrs,
  3718. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3719. };
  3720. static struct omap_hwmod_addr_space omap44xx_dma_system_addrs[] = {
  3721. {
  3722. .pa_start = 0x4a056000,
  3723. .pa_end = 0x4a056fff,
  3724. .flags = ADDR_TYPE_RT
  3725. },
  3726. { }
  3727. };
  3728. /* l4_cfg -> dma_system */
  3729. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dma_system = {
  3730. .master = &omap44xx_l4_cfg_hwmod,
  3731. .slave = &omap44xx_dma_system_hwmod,
  3732. .clk = "l4_div_ck",
  3733. .addr = omap44xx_dma_system_addrs,
  3734. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3735. };
  3736. static struct omap_hwmod_addr_space omap44xx_dmic_addrs[] = {
  3737. {
  3738. .name = "mpu",
  3739. .pa_start = 0x4012e000,
  3740. .pa_end = 0x4012e07f,
  3741. .flags = ADDR_TYPE_RT
  3742. },
  3743. { }
  3744. };
  3745. /* l4_abe -> dmic */
  3746. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic = {
  3747. .master = &omap44xx_l4_abe_hwmod,
  3748. .slave = &omap44xx_dmic_hwmod,
  3749. .clk = "ocp_abe_iclk",
  3750. .addr = omap44xx_dmic_addrs,
  3751. .user = OCP_USER_MPU,
  3752. };
  3753. static struct omap_hwmod_addr_space omap44xx_dmic_dma_addrs[] = {
  3754. {
  3755. .name = "dma",
  3756. .pa_start = 0x4902e000,
  3757. .pa_end = 0x4902e07f,
  3758. .flags = ADDR_TYPE_RT
  3759. },
  3760. { }
  3761. };
  3762. /* l4_abe -> dmic (dma) */
  3763. static struct omap_hwmod_ocp_if omap44xx_l4_abe__dmic_dma = {
  3764. .master = &omap44xx_l4_abe_hwmod,
  3765. .slave = &omap44xx_dmic_hwmod,
  3766. .clk = "ocp_abe_iclk",
  3767. .addr = omap44xx_dmic_dma_addrs,
  3768. .user = OCP_USER_SDMA,
  3769. };
  3770. /* dsp -> iva */
  3771. static struct omap_hwmod_ocp_if omap44xx_dsp__iva = {
  3772. .master = &omap44xx_dsp_hwmod,
  3773. .slave = &omap44xx_iva_hwmod,
  3774. .clk = "dpll_iva_m5x2_ck",
  3775. .user = OCP_USER_DSP,
  3776. };
  3777. /* dsp -> sl2if */
  3778. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_dsp__sl2if = {
  3779. .master = &omap44xx_dsp_hwmod,
  3780. .slave = &omap44xx_sl2if_hwmod,
  3781. .clk = "dpll_iva_m5x2_ck",
  3782. .user = OCP_USER_DSP,
  3783. };
  3784. /* l4_cfg -> dsp */
  3785. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__dsp = {
  3786. .master = &omap44xx_l4_cfg_hwmod,
  3787. .slave = &omap44xx_dsp_hwmod,
  3788. .clk = "l4_div_ck",
  3789. .user = OCP_USER_MPU | OCP_USER_SDMA,
  3790. };
  3791. static struct omap_hwmod_addr_space omap44xx_dss_dma_addrs[] = {
  3792. {
  3793. .pa_start = 0x58000000,
  3794. .pa_end = 0x5800007f,
  3795. .flags = ADDR_TYPE_RT
  3796. },
  3797. { }
  3798. };
  3799. /* l3_main_2 -> dss */
  3800. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss = {
  3801. .master = &omap44xx_l3_main_2_hwmod,
  3802. .slave = &omap44xx_dss_hwmod,
  3803. .clk = "dss_fck",
  3804. .addr = omap44xx_dss_dma_addrs,
  3805. .user = OCP_USER_SDMA,
  3806. };
  3807. static struct omap_hwmod_addr_space omap44xx_dss_addrs[] = {
  3808. {
  3809. .pa_start = 0x48040000,
  3810. .pa_end = 0x4804007f,
  3811. .flags = ADDR_TYPE_RT
  3812. },
  3813. { }
  3814. };
  3815. /* l4_per -> dss */
  3816. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss = {
  3817. .master = &omap44xx_l4_per_hwmod,
  3818. .slave = &omap44xx_dss_hwmod,
  3819. .clk = "l4_div_ck",
  3820. .addr = omap44xx_dss_addrs,
  3821. .user = OCP_USER_MPU,
  3822. };
  3823. static struct omap_hwmod_addr_space omap44xx_dss_dispc_dma_addrs[] = {
  3824. {
  3825. .pa_start = 0x58001000,
  3826. .pa_end = 0x58001fff,
  3827. .flags = ADDR_TYPE_RT
  3828. },
  3829. { }
  3830. };
  3831. /* l3_main_2 -> dss_dispc */
  3832. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dispc = {
  3833. .master = &omap44xx_l3_main_2_hwmod,
  3834. .slave = &omap44xx_dss_dispc_hwmod,
  3835. .clk = "dss_fck",
  3836. .addr = omap44xx_dss_dispc_dma_addrs,
  3837. .user = OCP_USER_SDMA,
  3838. };
  3839. static struct omap_hwmod_addr_space omap44xx_dss_dispc_addrs[] = {
  3840. {
  3841. .pa_start = 0x48041000,
  3842. .pa_end = 0x48041fff,
  3843. .flags = ADDR_TYPE_RT
  3844. },
  3845. { }
  3846. };
  3847. /* l4_per -> dss_dispc */
  3848. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dispc = {
  3849. .master = &omap44xx_l4_per_hwmod,
  3850. .slave = &omap44xx_dss_dispc_hwmod,
  3851. .clk = "l4_div_ck",
  3852. .addr = omap44xx_dss_dispc_addrs,
  3853. .user = OCP_USER_MPU,
  3854. };
  3855. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_dma_addrs[] = {
  3856. {
  3857. .pa_start = 0x58004000,
  3858. .pa_end = 0x580041ff,
  3859. .flags = ADDR_TYPE_RT
  3860. },
  3861. { }
  3862. };
  3863. /* l3_main_2 -> dss_dsi1 */
  3864. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi1 = {
  3865. .master = &omap44xx_l3_main_2_hwmod,
  3866. .slave = &omap44xx_dss_dsi1_hwmod,
  3867. .clk = "dss_fck",
  3868. .addr = omap44xx_dss_dsi1_dma_addrs,
  3869. .user = OCP_USER_SDMA,
  3870. };
  3871. static struct omap_hwmod_addr_space omap44xx_dss_dsi1_addrs[] = {
  3872. {
  3873. .pa_start = 0x48044000,
  3874. .pa_end = 0x480441ff,
  3875. .flags = ADDR_TYPE_RT
  3876. },
  3877. { }
  3878. };
  3879. /* l4_per -> dss_dsi1 */
  3880. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi1 = {
  3881. .master = &omap44xx_l4_per_hwmod,
  3882. .slave = &omap44xx_dss_dsi1_hwmod,
  3883. .clk = "l4_div_ck",
  3884. .addr = omap44xx_dss_dsi1_addrs,
  3885. .user = OCP_USER_MPU,
  3886. };
  3887. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_dma_addrs[] = {
  3888. {
  3889. .pa_start = 0x58005000,
  3890. .pa_end = 0x580051ff,
  3891. .flags = ADDR_TYPE_RT
  3892. },
  3893. { }
  3894. };
  3895. /* l3_main_2 -> dss_dsi2 */
  3896. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_dsi2 = {
  3897. .master = &omap44xx_l3_main_2_hwmod,
  3898. .slave = &omap44xx_dss_dsi2_hwmod,
  3899. .clk = "dss_fck",
  3900. .addr = omap44xx_dss_dsi2_dma_addrs,
  3901. .user = OCP_USER_SDMA,
  3902. };
  3903. static struct omap_hwmod_addr_space omap44xx_dss_dsi2_addrs[] = {
  3904. {
  3905. .pa_start = 0x48045000,
  3906. .pa_end = 0x480451ff,
  3907. .flags = ADDR_TYPE_RT
  3908. },
  3909. { }
  3910. };
  3911. /* l4_per -> dss_dsi2 */
  3912. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_dsi2 = {
  3913. .master = &omap44xx_l4_per_hwmod,
  3914. .slave = &omap44xx_dss_dsi2_hwmod,
  3915. .clk = "l4_div_ck",
  3916. .addr = omap44xx_dss_dsi2_addrs,
  3917. .user = OCP_USER_MPU,
  3918. };
  3919. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_dma_addrs[] = {
  3920. {
  3921. .pa_start = 0x58006000,
  3922. .pa_end = 0x58006fff,
  3923. .flags = ADDR_TYPE_RT
  3924. },
  3925. { }
  3926. };
  3927. /* l3_main_2 -> dss_hdmi */
  3928. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_hdmi = {
  3929. .master = &omap44xx_l3_main_2_hwmod,
  3930. .slave = &omap44xx_dss_hdmi_hwmod,
  3931. .clk = "dss_fck",
  3932. .addr = omap44xx_dss_hdmi_dma_addrs,
  3933. .user = OCP_USER_SDMA,
  3934. };
  3935. static struct omap_hwmod_addr_space omap44xx_dss_hdmi_addrs[] = {
  3936. {
  3937. .pa_start = 0x48046000,
  3938. .pa_end = 0x48046fff,
  3939. .flags = ADDR_TYPE_RT
  3940. },
  3941. { }
  3942. };
  3943. /* l4_per -> dss_hdmi */
  3944. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_hdmi = {
  3945. .master = &omap44xx_l4_per_hwmod,
  3946. .slave = &omap44xx_dss_hdmi_hwmod,
  3947. .clk = "l4_div_ck",
  3948. .addr = omap44xx_dss_hdmi_addrs,
  3949. .user = OCP_USER_MPU,
  3950. };
  3951. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_dma_addrs[] = {
  3952. {
  3953. .pa_start = 0x58002000,
  3954. .pa_end = 0x580020ff,
  3955. .flags = ADDR_TYPE_RT
  3956. },
  3957. { }
  3958. };
  3959. /* l3_main_2 -> dss_rfbi */
  3960. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_rfbi = {
  3961. .master = &omap44xx_l3_main_2_hwmod,
  3962. .slave = &omap44xx_dss_rfbi_hwmod,
  3963. .clk = "dss_fck",
  3964. .addr = omap44xx_dss_rfbi_dma_addrs,
  3965. .user = OCP_USER_SDMA,
  3966. };
  3967. static struct omap_hwmod_addr_space omap44xx_dss_rfbi_addrs[] = {
  3968. {
  3969. .pa_start = 0x48042000,
  3970. .pa_end = 0x480420ff,
  3971. .flags = ADDR_TYPE_RT
  3972. },
  3973. { }
  3974. };
  3975. /* l4_per -> dss_rfbi */
  3976. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_rfbi = {
  3977. .master = &omap44xx_l4_per_hwmod,
  3978. .slave = &omap44xx_dss_rfbi_hwmod,
  3979. .clk = "l4_div_ck",
  3980. .addr = omap44xx_dss_rfbi_addrs,
  3981. .user = OCP_USER_MPU,
  3982. };
  3983. static struct omap_hwmod_addr_space omap44xx_dss_venc_dma_addrs[] = {
  3984. {
  3985. .pa_start = 0x58003000,
  3986. .pa_end = 0x580030ff,
  3987. .flags = ADDR_TYPE_RT
  3988. },
  3989. { }
  3990. };
  3991. /* l3_main_2 -> dss_venc */
  3992. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__dss_venc = {
  3993. .master = &omap44xx_l3_main_2_hwmod,
  3994. .slave = &omap44xx_dss_venc_hwmod,
  3995. .clk = "dss_fck",
  3996. .addr = omap44xx_dss_venc_dma_addrs,
  3997. .user = OCP_USER_SDMA,
  3998. };
  3999. static struct omap_hwmod_addr_space omap44xx_dss_venc_addrs[] = {
  4000. {
  4001. .pa_start = 0x48043000,
  4002. .pa_end = 0x480430ff,
  4003. .flags = ADDR_TYPE_RT
  4004. },
  4005. { }
  4006. };
  4007. /* l4_per -> dss_venc */
  4008. static struct omap_hwmod_ocp_if omap44xx_l4_per__dss_venc = {
  4009. .master = &omap44xx_l4_per_hwmod,
  4010. .slave = &omap44xx_dss_venc_hwmod,
  4011. .clk = "l4_div_ck",
  4012. .addr = omap44xx_dss_venc_addrs,
  4013. .user = OCP_USER_MPU,
  4014. };
  4015. static struct omap_hwmod_addr_space omap44xx_elm_addrs[] = {
  4016. {
  4017. .pa_start = 0x48078000,
  4018. .pa_end = 0x48078fff,
  4019. .flags = ADDR_TYPE_RT
  4020. },
  4021. { }
  4022. };
  4023. /* l4_per -> elm */
  4024. static struct omap_hwmod_ocp_if omap44xx_l4_per__elm = {
  4025. .master = &omap44xx_l4_per_hwmod,
  4026. .slave = &omap44xx_elm_hwmod,
  4027. .clk = "l4_div_ck",
  4028. .addr = omap44xx_elm_addrs,
  4029. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4030. };
  4031. static struct omap_hwmod_addr_space omap44xx_emif1_addrs[] = {
  4032. {
  4033. .pa_start = 0x4c000000,
  4034. .pa_end = 0x4c0000ff,
  4035. .flags = ADDR_TYPE_RT
  4036. },
  4037. { }
  4038. };
  4039. /* emif_fw -> emif1 */
  4040. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif1 = {
  4041. .master = &omap44xx_emif_fw_hwmod,
  4042. .slave = &omap44xx_emif1_hwmod,
  4043. .clk = "l3_div_ck",
  4044. .addr = omap44xx_emif1_addrs,
  4045. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4046. };
  4047. static struct omap_hwmod_addr_space omap44xx_emif2_addrs[] = {
  4048. {
  4049. .pa_start = 0x4d000000,
  4050. .pa_end = 0x4d0000ff,
  4051. .flags = ADDR_TYPE_RT
  4052. },
  4053. { }
  4054. };
  4055. /* emif_fw -> emif2 */
  4056. static struct omap_hwmod_ocp_if omap44xx_emif_fw__emif2 = {
  4057. .master = &omap44xx_emif_fw_hwmod,
  4058. .slave = &omap44xx_emif2_hwmod,
  4059. .clk = "l3_div_ck",
  4060. .addr = omap44xx_emif2_addrs,
  4061. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4062. };
  4063. static struct omap_hwmod_addr_space omap44xx_fdif_addrs[] = {
  4064. {
  4065. .pa_start = 0x4a10a000,
  4066. .pa_end = 0x4a10a1ff,
  4067. .flags = ADDR_TYPE_RT
  4068. },
  4069. { }
  4070. };
  4071. /* l4_cfg -> fdif */
  4072. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__fdif = {
  4073. .master = &omap44xx_l4_cfg_hwmod,
  4074. .slave = &omap44xx_fdif_hwmod,
  4075. .clk = "l4_div_ck",
  4076. .addr = omap44xx_fdif_addrs,
  4077. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4078. };
  4079. static struct omap_hwmod_addr_space omap44xx_gpio1_addrs[] = {
  4080. {
  4081. .pa_start = 0x4a310000,
  4082. .pa_end = 0x4a3101ff,
  4083. .flags = ADDR_TYPE_RT
  4084. },
  4085. { }
  4086. };
  4087. /* l4_wkup -> gpio1 */
  4088. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__gpio1 = {
  4089. .master = &omap44xx_l4_wkup_hwmod,
  4090. .slave = &omap44xx_gpio1_hwmod,
  4091. .clk = "l4_wkup_clk_mux_ck",
  4092. .addr = omap44xx_gpio1_addrs,
  4093. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4094. };
  4095. static struct omap_hwmod_addr_space omap44xx_gpio2_addrs[] = {
  4096. {
  4097. .pa_start = 0x48055000,
  4098. .pa_end = 0x480551ff,
  4099. .flags = ADDR_TYPE_RT
  4100. },
  4101. { }
  4102. };
  4103. /* l4_per -> gpio2 */
  4104. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio2 = {
  4105. .master = &omap44xx_l4_per_hwmod,
  4106. .slave = &omap44xx_gpio2_hwmod,
  4107. .clk = "l4_div_ck",
  4108. .addr = omap44xx_gpio2_addrs,
  4109. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4110. };
  4111. static struct omap_hwmod_addr_space omap44xx_gpio3_addrs[] = {
  4112. {
  4113. .pa_start = 0x48057000,
  4114. .pa_end = 0x480571ff,
  4115. .flags = ADDR_TYPE_RT
  4116. },
  4117. { }
  4118. };
  4119. /* l4_per -> gpio3 */
  4120. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio3 = {
  4121. .master = &omap44xx_l4_per_hwmod,
  4122. .slave = &omap44xx_gpio3_hwmod,
  4123. .clk = "l4_div_ck",
  4124. .addr = omap44xx_gpio3_addrs,
  4125. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4126. };
  4127. static struct omap_hwmod_addr_space omap44xx_gpio4_addrs[] = {
  4128. {
  4129. .pa_start = 0x48059000,
  4130. .pa_end = 0x480591ff,
  4131. .flags = ADDR_TYPE_RT
  4132. },
  4133. { }
  4134. };
  4135. /* l4_per -> gpio4 */
  4136. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio4 = {
  4137. .master = &omap44xx_l4_per_hwmod,
  4138. .slave = &omap44xx_gpio4_hwmod,
  4139. .clk = "l4_div_ck",
  4140. .addr = omap44xx_gpio4_addrs,
  4141. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4142. };
  4143. static struct omap_hwmod_addr_space omap44xx_gpio5_addrs[] = {
  4144. {
  4145. .pa_start = 0x4805b000,
  4146. .pa_end = 0x4805b1ff,
  4147. .flags = ADDR_TYPE_RT
  4148. },
  4149. { }
  4150. };
  4151. /* l4_per -> gpio5 */
  4152. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio5 = {
  4153. .master = &omap44xx_l4_per_hwmod,
  4154. .slave = &omap44xx_gpio5_hwmod,
  4155. .clk = "l4_div_ck",
  4156. .addr = omap44xx_gpio5_addrs,
  4157. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4158. };
  4159. static struct omap_hwmod_addr_space omap44xx_gpio6_addrs[] = {
  4160. {
  4161. .pa_start = 0x4805d000,
  4162. .pa_end = 0x4805d1ff,
  4163. .flags = ADDR_TYPE_RT
  4164. },
  4165. { }
  4166. };
  4167. /* l4_per -> gpio6 */
  4168. static struct omap_hwmod_ocp_if omap44xx_l4_per__gpio6 = {
  4169. .master = &omap44xx_l4_per_hwmod,
  4170. .slave = &omap44xx_gpio6_hwmod,
  4171. .clk = "l4_div_ck",
  4172. .addr = omap44xx_gpio6_addrs,
  4173. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4174. };
  4175. static struct omap_hwmod_addr_space omap44xx_gpmc_addrs[] = {
  4176. {
  4177. .pa_start = 0x50000000,
  4178. .pa_end = 0x500003ff,
  4179. .flags = ADDR_TYPE_RT
  4180. },
  4181. { }
  4182. };
  4183. /* l3_main_2 -> gpmc */
  4184. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpmc = {
  4185. .master = &omap44xx_l3_main_2_hwmod,
  4186. .slave = &omap44xx_gpmc_hwmod,
  4187. .clk = "l3_div_ck",
  4188. .addr = omap44xx_gpmc_addrs,
  4189. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4190. };
  4191. static struct omap_hwmod_addr_space omap44xx_gpu_addrs[] = {
  4192. {
  4193. .pa_start = 0x56000000,
  4194. .pa_end = 0x5600ffff,
  4195. .flags = ADDR_TYPE_RT
  4196. },
  4197. { }
  4198. };
  4199. /* l3_main_2 -> gpu */
  4200. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__gpu = {
  4201. .master = &omap44xx_l3_main_2_hwmod,
  4202. .slave = &omap44xx_gpu_hwmod,
  4203. .clk = "l3_div_ck",
  4204. .addr = omap44xx_gpu_addrs,
  4205. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4206. };
  4207. static struct omap_hwmod_addr_space omap44xx_hdq1w_addrs[] = {
  4208. {
  4209. .pa_start = 0x480b2000,
  4210. .pa_end = 0x480b201f,
  4211. .flags = ADDR_TYPE_RT
  4212. },
  4213. { }
  4214. };
  4215. /* l4_per -> hdq1w */
  4216. static struct omap_hwmod_ocp_if omap44xx_l4_per__hdq1w = {
  4217. .master = &omap44xx_l4_per_hwmod,
  4218. .slave = &omap44xx_hdq1w_hwmod,
  4219. .clk = "l4_div_ck",
  4220. .addr = omap44xx_hdq1w_addrs,
  4221. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4222. };
  4223. static struct omap_hwmod_addr_space omap44xx_hsi_addrs[] = {
  4224. {
  4225. .pa_start = 0x4a058000,
  4226. .pa_end = 0x4a05bfff,
  4227. .flags = ADDR_TYPE_RT
  4228. },
  4229. { }
  4230. };
  4231. /* l4_cfg -> hsi */
  4232. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__hsi = {
  4233. .master = &omap44xx_l4_cfg_hwmod,
  4234. .slave = &omap44xx_hsi_hwmod,
  4235. .clk = "l4_div_ck",
  4236. .addr = omap44xx_hsi_addrs,
  4237. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4238. };
  4239. static struct omap_hwmod_addr_space omap44xx_i2c1_addrs[] = {
  4240. {
  4241. .pa_start = 0x48070000,
  4242. .pa_end = 0x480700ff,
  4243. .flags = ADDR_TYPE_RT
  4244. },
  4245. { }
  4246. };
  4247. /* l4_per -> i2c1 */
  4248. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c1 = {
  4249. .master = &omap44xx_l4_per_hwmod,
  4250. .slave = &omap44xx_i2c1_hwmod,
  4251. .clk = "l4_div_ck",
  4252. .addr = omap44xx_i2c1_addrs,
  4253. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4254. };
  4255. static struct omap_hwmod_addr_space omap44xx_i2c2_addrs[] = {
  4256. {
  4257. .pa_start = 0x48072000,
  4258. .pa_end = 0x480720ff,
  4259. .flags = ADDR_TYPE_RT
  4260. },
  4261. { }
  4262. };
  4263. /* l4_per -> i2c2 */
  4264. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c2 = {
  4265. .master = &omap44xx_l4_per_hwmod,
  4266. .slave = &omap44xx_i2c2_hwmod,
  4267. .clk = "l4_div_ck",
  4268. .addr = omap44xx_i2c2_addrs,
  4269. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4270. };
  4271. static struct omap_hwmod_addr_space omap44xx_i2c3_addrs[] = {
  4272. {
  4273. .pa_start = 0x48060000,
  4274. .pa_end = 0x480600ff,
  4275. .flags = ADDR_TYPE_RT
  4276. },
  4277. { }
  4278. };
  4279. /* l4_per -> i2c3 */
  4280. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c3 = {
  4281. .master = &omap44xx_l4_per_hwmod,
  4282. .slave = &omap44xx_i2c3_hwmod,
  4283. .clk = "l4_div_ck",
  4284. .addr = omap44xx_i2c3_addrs,
  4285. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4286. };
  4287. static struct omap_hwmod_addr_space omap44xx_i2c4_addrs[] = {
  4288. {
  4289. .pa_start = 0x48350000,
  4290. .pa_end = 0x483500ff,
  4291. .flags = ADDR_TYPE_RT
  4292. },
  4293. { }
  4294. };
  4295. /* l4_per -> i2c4 */
  4296. static struct omap_hwmod_ocp_if omap44xx_l4_per__i2c4 = {
  4297. .master = &omap44xx_l4_per_hwmod,
  4298. .slave = &omap44xx_i2c4_hwmod,
  4299. .clk = "l4_div_ck",
  4300. .addr = omap44xx_i2c4_addrs,
  4301. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4302. };
  4303. /* l3_main_2 -> ipu */
  4304. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ipu = {
  4305. .master = &omap44xx_l3_main_2_hwmod,
  4306. .slave = &omap44xx_ipu_hwmod,
  4307. .clk = "l3_div_ck",
  4308. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4309. };
  4310. static struct omap_hwmod_addr_space omap44xx_iss_addrs[] = {
  4311. {
  4312. .pa_start = 0x52000000,
  4313. .pa_end = 0x520000ff,
  4314. .flags = ADDR_TYPE_RT
  4315. },
  4316. { }
  4317. };
  4318. /* l3_main_2 -> iss */
  4319. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iss = {
  4320. .master = &omap44xx_l3_main_2_hwmod,
  4321. .slave = &omap44xx_iss_hwmod,
  4322. .clk = "l3_div_ck",
  4323. .addr = omap44xx_iss_addrs,
  4324. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4325. };
  4326. /* iva -> sl2if */
  4327. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_iva__sl2if = {
  4328. .master = &omap44xx_iva_hwmod,
  4329. .slave = &omap44xx_sl2if_hwmod,
  4330. .clk = "dpll_iva_m5x2_ck",
  4331. .user = OCP_USER_IVA,
  4332. };
  4333. static struct omap_hwmod_addr_space omap44xx_iva_addrs[] = {
  4334. {
  4335. .pa_start = 0x5a000000,
  4336. .pa_end = 0x5a07ffff,
  4337. .flags = ADDR_TYPE_RT
  4338. },
  4339. { }
  4340. };
  4341. /* l3_main_2 -> iva */
  4342. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__iva = {
  4343. .master = &omap44xx_l3_main_2_hwmod,
  4344. .slave = &omap44xx_iva_hwmod,
  4345. .clk = "l3_div_ck",
  4346. .addr = omap44xx_iva_addrs,
  4347. .user = OCP_USER_MPU,
  4348. };
  4349. static struct omap_hwmod_addr_space omap44xx_kbd_addrs[] = {
  4350. {
  4351. .pa_start = 0x4a31c000,
  4352. .pa_end = 0x4a31c07f,
  4353. .flags = ADDR_TYPE_RT
  4354. },
  4355. { }
  4356. };
  4357. /* l4_wkup -> kbd */
  4358. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__kbd = {
  4359. .master = &omap44xx_l4_wkup_hwmod,
  4360. .slave = &omap44xx_kbd_hwmod,
  4361. .clk = "l4_wkup_clk_mux_ck",
  4362. .addr = omap44xx_kbd_addrs,
  4363. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4364. };
  4365. static struct omap_hwmod_addr_space omap44xx_mailbox_addrs[] = {
  4366. {
  4367. .pa_start = 0x4a0f4000,
  4368. .pa_end = 0x4a0f41ff,
  4369. .flags = ADDR_TYPE_RT
  4370. },
  4371. { }
  4372. };
  4373. /* l4_cfg -> mailbox */
  4374. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__mailbox = {
  4375. .master = &omap44xx_l4_cfg_hwmod,
  4376. .slave = &omap44xx_mailbox_hwmod,
  4377. .clk = "l4_div_ck",
  4378. .addr = omap44xx_mailbox_addrs,
  4379. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4380. };
  4381. static struct omap_hwmod_addr_space omap44xx_mcasp_addrs[] = {
  4382. {
  4383. .pa_start = 0x40128000,
  4384. .pa_end = 0x401283ff,
  4385. .flags = ADDR_TYPE_RT
  4386. },
  4387. { }
  4388. };
  4389. /* l4_abe -> mcasp */
  4390. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp = {
  4391. .master = &omap44xx_l4_abe_hwmod,
  4392. .slave = &omap44xx_mcasp_hwmod,
  4393. .clk = "ocp_abe_iclk",
  4394. .addr = omap44xx_mcasp_addrs,
  4395. .user = OCP_USER_MPU,
  4396. };
  4397. static struct omap_hwmod_addr_space omap44xx_mcasp_dma_addrs[] = {
  4398. {
  4399. .pa_start = 0x49028000,
  4400. .pa_end = 0x490283ff,
  4401. .flags = ADDR_TYPE_RT
  4402. },
  4403. { }
  4404. };
  4405. /* l4_abe -> mcasp (dma) */
  4406. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcasp_dma = {
  4407. .master = &omap44xx_l4_abe_hwmod,
  4408. .slave = &omap44xx_mcasp_hwmod,
  4409. .clk = "ocp_abe_iclk",
  4410. .addr = omap44xx_mcasp_dma_addrs,
  4411. .user = OCP_USER_SDMA,
  4412. };
  4413. static struct omap_hwmod_addr_space omap44xx_mcbsp1_addrs[] = {
  4414. {
  4415. .name = "mpu",
  4416. .pa_start = 0x40122000,
  4417. .pa_end = 0x401220ff,
  4418. .flags = ADDR_TYPE_RT
  4419. },
  4420. { }
  4421. };
  4422. /* l4_abe -> mcbsp1 */
  4423. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1 = {
  4424. .master = &omap44xx_l4_abe_hwmod,
  4425. .slave = &omap44xx_mcbsp1_hwmod,
  4426. .clk = "ocp_abe_iclk",
  4427. .addr = omap44xx_mcbsp1_addrs,
  4428. .user = OCP_USER_MPU,
  4429. };
  4430. static struct omap_hwmod_addr_space omap44xx_mcbsp1_dma_addrs[] = {
  4431. {
  4432. .name = "dma",
  4433. .pa_start = 0x49022000,
  4434. .pa_end = 0x490220ff,
  4435. .flags = ADDR_TYPE_RT
  4436. },
  4437. { }
  4438. };
  4439. /* l4_abe -> mcbsp1 (dma) */
  4440. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp1_dma = {
  4441. .master = &omap44xx_l4_abe_hwmod,
  4442. .slave = &omap44xx_mcbsp1_hwmod,
  4443. .clk = "ocp_abe_iclk",
  4444. .addr = omap44xx_mcbsp1_dma_addrs,
  4445. .user = OCP_USER_SDMA,
  4446. };
  4447. static struct omap_hwmod_addr_space omap44xx_mcbsp2_addrs[] = {
  4448. {
  4449. .name = "mpu",
  4450. .pa_start = 0x40124000,
  4451. .pa_end = 0x401240ff,
  4452. .flags = ADDR_TYPE_RT
  4453. },
  4454. { }
  4455. };
  4456. /* l4_abe -> mcbsp2 */
  4457. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2 = {
  4458. .master = &omap44xx_l4_abe_hwmod,
  4459. .slave = &omap44xx_mcbsp2_hwmod,
  4460. .clk = "ocp_abe_iclk",
  4461. .addr = omap44xx_mcbsp2_addrs,
  4462. .user = OCP_USER_MPU,
  4463. };
  4464. static struct omap_hwmod_addr_space omap44xx_mcbsp2_dma_addrs[] = {
  4465. {
  4466. .name = "dma",
  4467. .pa_start = 0x49024000,
  4468. .pa_end = 0x490240ff,
  4469. .flags = ADDR_TYPE_RT
  4470. },
  4471. { }
  4472. };
  4473. /* l4_abe -> mcbsp2 (dma) */
  4474. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp2_dma = {
  4475. .master = &omap44xx_l4_abe_hwmod,
  4476. .slave = &omap44xx_mcbsp2_hwmod,
  4477. .clk = "ocp_abe_iclk",
  4478. .addr = omap44xx_mcbsp2_dma_addrs,
  4479. .user = OCP_USER_SDMA,
  4480. };
  4481. static struct omap_hwmod_addr_space omap44xx_mcbsp3_addrs[] = {
  4482. {
  4483. .name = "mpu",
  4484. .pa_start = 0x40126000,
  4485. .pa_end = 0x401260ff,
  4486. .flags = ADDR_TYPE_RT
  4487. },
  4488. { }
  4489. };
  4490. /* l4_abe -> mcbsp3 */
  4491. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3 = {
  4492. .master = &omap44xx_l4_abe_hwmod,
  4493. .slave = &omap44xx_mcbsp3_hwmod,
  4494. .clk = "ocp_abe_iclk",
  4495. .addr = omap44xx_mcbsp3_addrs,
  4496. .user = OCP_USER_MPU,
  4497. };
  4498. static struct omap_hwmod_addr_space omap44xx_mcbsp3_dma_addrs[] = {
  4499. {
  4500. .name = "dma",
  4501. .pa_start = 0x49026000,
  4502. .pa_end = 0x490260ff,
  4503. .flags = ADDR_TYPE_RT
  4504. },
  4505. { }
  4506. };
  4507. /* l4_abe -> mcbsp3 (dma) */
  4508. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcbsp3_dma = {
  4509. .master = &omap44xx_l4_abe_hwmod,
  4510. .slave = &omap44xx_mcbsp3_hwmod,
  4511. .clk = "ocp_abe_iclk",
  4512. .addr = omap44xx_mcbsp3_dma_addrs,
  4513. .user = OCP_USER_SDMA,
  4514. };
  4515. static struct omap_hwmod_addr_space omap44xx_mcbsp4_addrs[] = {
  4516. {
  4517. .pa_start = 0x48096000,
  4518. .pa_end = 0x480960ff,
  4519. .flags = ADDR_TYPE_RT
  4520. },
  4521. { }
  4522. };
  4523. /* l4_per -> mcbsp4 */
  4524. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcbsp4 = {
  4525. .master = &omap44xx_l4_per_hwmod,
  4526. .slave = &omap44xx_mcbsp4_hwmod,
  4527. .clk = "l4_div_ck",
  4528. .addr = omap44xx_mcbsp4_addrs,
  4529. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4530. };
  4531. static struct omap_hwmod_addr_space omap44xx_mcpdm_addrs[] = {
  4532. {
  4533. .pa_start = 0x40132000,
  4534. .pa_end = 0x4013207f,
  4535. .flags = ADDR_TYPE_RT
  4536. },
  4537. { }
  4538. };
  4539. /* l4_abe -> mcpdm */
  4540. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm = {
  4541. .master = &omap44xx_l4_abe_hwmod,
  4542. .slave = &omap44xx_mcpdm_hwmod,
  4543. .clk = "ocp_abe_iclk",
  4544. .addr = omap44xx_mcpdm_addrs,
  4545. .user = OCP_USER_MPU,
  4546. };
  4547. static struct omap_hwmod_addr_space omap44xx_mcpdm_dma_addrs[] = {
  4548. {
  4549. .pa_start = 0x49032000,
  4550. .pa_end = 0x4903207f,
  4551. .flags = ADDR_TYPE_RT
  4552. },
  4553. { }
  4554. };
  4555. /* l4_abe -> mcpdm (dma) */
  4556. static struct omap_hwmod_ocp_if omap44xx_l4_abe__mcpdm_dma = {
  4557. .master = &omap44xx_l4_abe_hwmod,
  4558. .slave = &omap44xx_mcpdm_hwmod,
  4559. .clk = "ocp_abe_iclk",
  4560. .addr = omap44xx_mcpdm_dma_addrs,
  4561. .user = OCP_USER_SDMA,
  4562. };
  4563. static struct omap_hwmod_addr_space omap44xx_mcspi1_addrs[] = {
  4564. {
  4565. .pa_start = 0x48098000,
  4566. .pa_end = 0x480981ff,
  4567. .flags = ADDR_TYPE_RT
  4568. },
  4569. { }
  4570. };
  4571. /* l4_per -> mcspi1 */
  4572. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi1 = {
  4573. .master = &omap44xx_l4_per_hwmod,
  4574. .slave = &omap44xx_mcspi1_hwmod,
  4575. .clk = "l4_div_ck",
  4576. .addr = omap44xx_mcspi1_addrs,
  4577. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4578. };
  4579. static struct omap_hwmod_addr_space omap44xx_mcspi2_addrs[] = {
  4580. {
  4581. .pa_start = 0x4809a000,
  4582. .pa_end = 0x4809a1ff,
  4583. .flags = ADDR_TYPE_RT
  4584. },
  4585. { }
  4586. };
  4587. /* l4_per -> mcspi2 */
  4588. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi2 = {
  4589. .master = &omap44xx_l4_per_hwmod,
  4590. .slave = &omap44xx_mcspi2_hwmod,
  4591. .clk = "l4_div_ck",
  4592. .addr = omap44xx_mcspi2_addrs,
  4593. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4594. };
  4595. static struct omap_hwmod_addr_space omap44xx_mcspi3_addrs[] = {
  4596. {
  4597. .pa_start = 0x480b8000,
  4598. .pa_end = 0x480b81ff,
  4599. .flags = ADDR_TYPE_RT
  4600. },
  4601. { }
  4602. };
  4603. /* l4_per -> mcspi3 */
  4604. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi3 = {
  4605. .master = &omap44xx_l4_per_hwmod,
  4606. .slave = &omap44xx_mcspi3_hwmod,
  4607. .clk = "l4_div_ck",
  4608. .addr = omap44xx_mcspi3_addrs,
  4609. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4610. };
  4611. static struct omap_hwmod_addr_space omap44xx_mcspi4_addrs[] = {
  4612. {
  4613. .pa_start = 0x480ba000,
  4614. .pa_end = 0x480ba1ff,
  4615. .flags = ADDR_TYPE_RT
  4616. },
  4617. { }
  4618. };
  4619. /* l4_per -> mcspi4 */
  4620. static struct omap_hwmod_ocp_if omap44xx_l4_per__mcspi4 = {
  4621. .master = &omap44xx_l4_per_hwmod,
  4622. .slave = &omap44xx_mcspi4_hwmod,
  4623. .clk = "l4_div_ck",
  4624. .addr = omap44xx_mcspi4_addrs,
  4625. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4626. };
  4627. static struct omap_hwmod_addr_space omap44xx_mmc1_addrs[] = {
  4628. {
  4629. .pa_start = 0x4809c000,
  4630. .pa_end = 0x4809c3ff,
  4631. .flags = ADDR_TYPE_RT
  4632. },
  4633. { }
  4634. };
  4635. /* l4_per -> mmc1 */
  4636. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc1 = {
  4637. .master = &omap44xx_l4_per_hwmod,
  4638. .slave = &omap44xx_mmc1_hwmod,
  4639. .clk = "l4_div_ck",
  4640. .addr = omap44xx_mmc1_addrs,
  4641. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4642. };
  4643. static struct omap_hwmod_addr_space omap44xx_mmc2_addrs[] = {
  4644. {
  4645. .pa_start = 0x480b4000,
  4646. .pa_end = 0x480b43ff,
  4647. .flags = ADDR_TYPE_RT
  4648. },
  4649. { }
  4650. };
  4651. /* l4_per -> mmc2 */
  4652. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc2 = {
  4653. .master = &omap44xx_l4_per_hwmod,
  4654. .slave = &omap44xx_mmc2_hwmod,
  4655. .clk = "l4_div_ck",
  4656. .addr = omap44xx_mmc2_addrs,
  4657. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4658. };
  4659. static struct omap_hwmod_addr_space omap44xx_mmc3_addrs[] = {
  4660. {
  4661. .pa_start = 0x480ad000,
  4662. .pa_end = 0x480ad3ff,
  4663. .flags = ADDR_TYPE_RT
  4664. },
  4665. { }
  4666. };
  4667. /* l4_per -> mmc3 */
  4668. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc3 = {
  4669. .master = &omap44xx_l4_per_hwmod,
  4670. .slave = &omap44xx_mmc3_hwmod,
  4671. .clk = "l4_div_ck",
  4672. .addr = omap44xx_mmc3_addrs,
  4673. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4674. };
  4675. static struct omap_hwmod_addr_space omap44xx_mmc4_addrs[] = {
  4676. {
  4677. .pa_start = 0x480d1000,
  4678. .pa_end = 0x480d13ff,
  4679. .flags = ADDR_TYPE_RT
  4680. },
  4681. { }
  4682. };
  4683. /* l4_per -> mmc4 */
  4684. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc4 = {
  4685. .master = &omap44xx_l4_per_hwmod,
  4686. .slave = &omap44xx_mmc4_hwmod,
  4687. .clk = "l4_div_ck",
  4688. .addr = omap44xx_mmc4_addrs,
  4689. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4690. };
  4691. static struct omap_hwmod_addr_space omap44xx_mmc5_addrs[] = {
  4692. {
  4693. .pa_start = 0x480d5000,
  4694. .pa_end = 0x480d53ff,
  4695. .flags = ADDR_TYPE_RT
  4696. },
  4697. { }
  4698. };
  4699. /* l4_per -> mmc5 */
  4700. static struct omap_hwmod_ocp_if omap44xx_l4_per__mmc5 = {
  4701. .master = &omap44xx_l4_per_hwmod,
  4702. .slave = &omap44xx_mmc5_hwmod,
  4703. .clk = "l4_div_ck",
  4704. .addr = omap44xx_mmc5_addrs,
  4705. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4706. };
  4707. /* l3_main_2 -> ocmc_ram */
  4708. static struct omap_hwmod_ocp_if omap44xx_l3_main_2__ocmc_ram = {
  4709. .master = &omap44xx_l3_main_2_hwmod,
  4710. .slave = &omap44xx_ocmc_ram_hwmod,
  4711. .clk = "l3_div_ck",
  4712. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4713. };
  4714. static struct omap_hwmod_addr_space omap44xx_ocp2scp_usb_phy_addrs[] = {
  4715. {
  4716. .pa_start = 0x4a0ad000,
  4717. .pa_end = 0x4a0ad01f,
  4718. .flags = ADDR_TYPE_RT
  4719. },
  4720. { }
  4721. };
  4722. /* l4_cfg -> ocp2scp_usb_phy */
  4723. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__ocp2scp_usb_phy = {
  4724. .master = &omap44xx_l4_cfg_hwmod,
  4725. .slave = &omap44xx_ocp2scp_usb_phy_hwmod,
  4726. .clk = "l4_div_ck",
  4727. .addr = omap44xx_ocp2scp_usb_phy_addrs,
  4728. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4729. };
  4730. static struct omap_hwmod_addr_space omap44xx_prcm_mpu_addrs[] = {
  4731. {
  4732. .pa_start = 0x48243000,
  4733. .pa_end = 0x48243fff,
  4734. .flags = ADDR_TYPE_RT
  4735. },
  4736. { }
  4737. };
  4738. /* mpu_private -> prcm_mpu */
  4739. static struct omap_hwmod_ocp_if omap44xx_mpu_private__prcm_mpu = {
  4740. .master = &omap44xx_mpu_private_hwmod,
  4741. .slave = &omap44xx_prcm_mpu_hwmod,
  4742. .clk = "l3_div_ck",
  4743. .addr = omap44xx_prcm_mpu_addrs,
  4744. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4745. };
  4746. static struct omap_hwmod_addr_space omap44xx_cm_core_aon_addrs[] = {
  4747. {
  4748. .pa_start = 0x4a004000,
  4749. .pa_end = 0x4a004fff,
  4750. .flags = ADDR_TYPE_RT
  4751. },
  4752. { }
  4753. };
  4754. /* l4_wkup -> cm_core_aon */
  4755. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__cm_core_aon = {
  4756. .master = &omap44xx_l4_wkup_hwmod,
  4757. .slave = &omap44xx_cm_core_aon_hwmod,
  4758. .clk = "l4_wkup_clk_mux_ck",
  4759. .addr = omap44xx_cm_core_aon_addrs,
  4760. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4761. };
  4762. static struct omap_hwmod_addr_space omap44xx_cm_core_addrs[] = {
  4763. {
  4764. .pa_start = 0x4a008000,
  4765. .pa_end = 0x4a009fff,
  4766. .flags = ADDR_TYPE_RT
  4767. },
  4768. { }
  4769. };
  4770. /* l4_cfg -> cm_core */
  4771. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__cm_core = {
  4772. .master = &omap44xx_l4_cfg_hwmod,
  4773. .slave = &omap44xx_cm_core_hwmod,
  4774. .clk = "l4_div_ck",
  4775. .addr = omap44xx_cm_core_addrs,
  4776. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4777. };
  4778. static struct omap_hwmod_addr_space omap44xx_prm_addrs[] = {
  4779. {
  4780. .pa_start = 0x4a306000,
  4781. .pa_end = 0x4a307fff,
  4782. .flags = ADDR_TYPE_RT
  4783. },
  4784. { }
  4785. };
  4786. /* l4_wkup -> prm */
  4787. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__prm = {
  4788. .master = &omap44xx_l4_wkup_hwmod,
  4789. .slave = &omap44xx_prm_hwmod,
  4790. .clk = "l4_wkup_clk_mux_ck",
  4791. .addr = omap44xx_prm_addrs,
  4792. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4793. };
  4794. static struct omap_hwmod_addr_space omap44xx_scrm_addrs[] = {
  4795. {
  4796. .pa_start = 0x4a30a000,
  4797. .pa_end = 0x4a30a7ff,
  4798. .flags = ADDR_TYPE_RT
  4799. },
  4800. { }
  4801. };
  4802. /* l4_wkup -> scrm */
  4803. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__scrm = {
  4804. .master = &omap44xx_l4_wkup_hwmod,
  4805. .slave = &omap44xx_scrm_hwmod,
  4806. .clk = "l4_wkup_clk_mux_ck",
  4807. .addr = omap44xx_scrm_addrs,
  4808. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4809. };
  4810. /* l3_main_2 -> sl2if */
  4811. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l3_main_2__sl2if = {
  4812. .master = &omap44xx_l3_main_2_hwmod,
  4813. .slave = &omap44xx_sl2if_hwmod,
  4814. .clk = "l3_div_ck",
  4815. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4816. };
  4817. static struct omap_hwmod_addr_space omap44xx_slimbus1_addrs[] = {
  4818. {
  4819. .pa_start = 0x4012c000,
  4820. .pa_end = 0x4012c3ff,
  4821. .flags = ADDR_TYPE_RT
  4822. },
  4823. { }
  4824. };
  4825. /* l4_abe -> slimbus1 */
  4826. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1 = {
  4827. .master = &omap44xx_l4_abe_hwmod,
  4828. .slave = &omap44xx_slimbus1_hwmod,
  4829. .clk = "ocp_abe_iclk",
  4830. .addr = omap44xx_slimbus1_addrs,
  4831. .user = OCP_USER_MPU,
  4832. };
  4833. static struct omap_hwmod_addr_space omap44xx_slimbus1_dma_addrs[] = {
  4834. {
  4835. .pa_start = 0x4902c000,
  4836. .pa_end = 0x4902c3ff,
  4837. .flags = ADDR_TYPE_RT
  4838. },
  4839. { }
  4840. };
  4841. /* l4_abe -> slimbus1 (dma) */
  4842. static struct omap_hwmod_ocp_if omap44xx_l4_abe__slimbus1_dma = {
  4843. .master = &omap44xx_l4_abe_hwmod,
  4844. .slave = &omap44xx_slimbus1_hwmod,
  4845. .clk = "ocp_abe_iclk",
  4846. .addr = omap44xx_slimbus1_dma_addrs,
  4847. .user = OCP_USER_SDMA,
  4848. };
  4849. static struct omap_hwmod_addr_space omap44xx_slimbus2_addrs[] = {
  4850. {
  4851. .pa_start = 0x48076000,
  4852. .pa_end = 0x480763ff,
  4853. .flags = ADDR_TYPE_RT
  4854. },
  4855. { }
  4856. };
  4857. /* l4_per -> slimbus2 */
  4858. static struct omap_hwmod_ocp_if omap44xx_l4_per__slimbus2 = {
  4859. .master = &omap44xx_l4_per_hwmod,
  4860. .slave = &omap44xx_slimbus2_hwmod,
  4861. .clk = "l4_div_ck",
  4862. .addr = omap44xx_slimbus2_addrs,
  4863. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4864. };
  4865. static struct omap_hwmod_addr_space omap44xx_smartreflex_core_addrs[] = {
  4866. {
  4867. .pa_start = 0x4a0dd000,
  4868. .pa_end = 0x4a0dd03f,
  4869. .flags = ADDR_TYPE_RT
  4870. },
  4871. { }
  4872. };
  4873. /* l4_cfg -> smartreflex_core */
  4874. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_core = {
  4875. .master = &omap44xx_l4_cfg_hwmod,
  4876. .slave = &omap44xx_smartreflex_core_hwmod,
  4877. .clk = "l4_div_ck",
  4878. .addr = omap44xx_smartreflex_core_addrs,
  4879. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4880. };
  4881. static struct omap_hwmod_addr_space omap44xx_smartreflex_iva_addrs[] = {
  4882. {
  4883. .pa_start = 0x4a0db000,
  4884. .pa_end = 0x4a0db03f,
  4885. .flags = ADDR_TYPE_RT
  4886. },
  4887. { }
  4888. };
  4889. /* l4_cfg -> smartreflex_iva */
  4890. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_iva = {
  4891. .master = &omap44xx_l4_cfg_hwmod,
  4892. .slave = &omap44xx_smartreflex_iva_hwmod,
  4893. .clk = "l4_div_ck",
  4894. .addr = omap44xx_smartreflex_iva_addrs,
  4895. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4896. };
  4897. static struct omap_hwmod_addr_space omap44xx_smartreflex_mpu_addrs[] = {
  4898. {
  4899. .pa_start = 0x4a0d9000,
  4900. .pa_end = 0x4a0d903f,
  4901. .flags = ADDR_TYPE_RT
  4902. },
  4903. { }
  4904. };
  4905. /* l4_cfg -> smartreflex_mpu */
  4906. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__smartreflex_mpu = {
  4907. .master = &omap44xx_l4_cfg_hwmod,
  4908. .slave = &omap44xx_smartreflex_mpu_hwmod,
  4909. .clk = "l4_div_ck",
  4910. .addr = omap44xx_smartreflex_mpu_addrs,
  4911. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4912. };
  4913. static struct omap_hwmod_addr_space omap44xx_spinlock_addrs[] = {
  4914. {
  4915. .pa_start = 0x4a0f6000,
  4916. .pa_end = 0x4a0f6fff,
  4917. .flags = ADDR_TYPE_RT
  4918. },
  4919. { }
  4920. };
  4921. /* l4_cfg -> spinlock */
  4922. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__spinlock = {
  4923. .master = &omap44xx_l4_cfg_hwmod,
  4924. .slave = &omap44xx_spinlock_hwmod,
  4925. .clk = "l4_div_ck",
  4926. .addr = omap44xx_spinlock_addrs,
  4927. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4928. };
  4929. static struct omap_hwmod_addr_space omap44xx_timer1_addrs[] = {
  4930. {
  4931. .pa_start = 0x4a318000,
  4932. .pa_end = 0x4a31807f,
  4933. .flags = ADDR_TYPE_RT
  4934. },
  4935. { }
  4936. };
  4937. /* l4_wkup -> timer1 */
  4938. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__timer1 = {
  4939. .master = &omap44xx_l4_wkup_hwmod,
  4940. .slave = &omap44xx_timer1_hwmod,
  4941. .clk = "l4_wkup_clk_mux_ck",
  4942. .addr = omap44xx_timer1_addrs,
  4943. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4944. };
  4945. static struct omap_hwmod_addr_space omap44xx_timer2_addrs[] = {
  4946. {
  4947. .pa_start = 0x48032000,
  4948. .pa_end = 0x4803207f,
  4949. .flags = ADDR_TYPE_RT
  4950. },
  4951. { }
  4952. };
  4953. /* l4_per -> timer2 */
  4954. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer2 = {
  4955. .master = &omap44xx_l4_per_hwmod,
  4956. .slave = &omap44xx_timer2_hwmod,
  4957. .clk = "l4_div_ck",
  4958. .addr = omap44xx_timer2_addrs,
  4959. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4960. };
  4961. static struct omap_hwmod_addr_space omap44xx_timer3_addrs[] = {
  4962. {
  4963. .pa_start = 0x48034000,
  4964. .pa_end = 0x4803407f,
  4965. .flags = ADDR_TYPE_RT
  4966. },
  4967. { }
  4968. };
  4969. /* l4_per -> timer3 */
  4970. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer3 = {
  4971. .master = &omap44xx_l4_per_hwmod,
  4972. .slave = &omap44xx_timer3_hwmod,
  4973. .clk = "l4_div_ck",
  4974. .addr = omap44xx_timer3_addrs,
  4975. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4976. };
  4977. static struct omap_hwmod_addr_space omap44xx_timer4_addrs[] = {
  4978. {
  4979. .pa_start = 0x48036000,
  4980. .pa_end = 0x4803607f,
  4981. .flags = ADDR_TYPE_RT
  4982. },
  4983. { }
  4984. };
  4985. /* l4_per -> timer4 */
  4986. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer4 = {
  4987. .master = &omap44xx_l4_per_hwmod,
  4988. .slave = &omap44xx_timer4_hwmod,
  4989. .clk = "l4_div_ck",
  4990. .addr = omap44xx_timer4_addrs,
  4991. .user = OCP_USER_MPU | OCP_USER_SDMA,
  4992. };
  4993. static struct omap_hwmod_addr_space omap44xx_timer5_addrs[] = {
  4994. {
  4995. .pa_start = 0x40138000,
  4996. .pa_end = 0x4013807f,
  4997. .flags = ADDR_TYPE_RT
  4998. },
  4999. { }
  5000. };
  5001. /* l4_abe -> timer5 */
  5002. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5 = {
  5003. .master = &omap44xx_l4_abe_hwmod,
  5004. .slave = &omap44xx_timer5_hwmod,
  5005. .clk = "ocp_abe_iclk",
  5006. .addr = omap44xx_timer5_addrs,
  5007. .user = OCP_USER_MPU,
  5008. };
  5009. static struct omap_hwmod_addr_space omap44xx_timer5_dma_addrs[] = {
  5010. {
  5011. .pa_start = 0x49038000,
  5012. .pa_end = 0x4903807f,
  5013. .flags = ADDR_TYPE_RT
  5014. },
  5015. { }
  5016. };
  5017. /* l4_abe -> timer5 (dma) */
  5018. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer5_dma = {
  5019. .master = &omap44xx_l4_abe_hwmod,
  5020. .slave = &omap44xx_timer5_hwmod,
  5021. .clk = "ocp_abe_iclk",
  5022. .addr = omap44xx_timer5_dma_addrs,
  5023. .user = OCP_USER_SDMA,
  5024. };
  5025. static struct omap_hwmod_addr_space omap44xx_timer6_addrs[] = {
  5026. {
  5027. .pa_start = 0x4013a000,
  5028. .pa_end = 0x4013a07f,
  5029. .flags = ADDR_TYPE_RT
  5030. },
  5031. { }
  5032. };
  5033. /* l4_abe -> timer6 */
  5034. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6 = {
  5035. .master = &omap44xx_l4_abe_hwmod,
  5036. .slave = &omap44xx_timer6_hwmod,
  5037. .clk = "ocp_abe_iclk",
  5038. .addr = omap44xx_timer6_addrs,
  5039. .user = OCP_USER_MPU,
  5040. };
  5041. static struct omap_hwmod_addr_space omap44xx_timer6_dma_addrs[] = {
  5042. {
  5043. .pa_start = 0x4903a000,
  5044. .pa_end = 0x4903a07f,
  5045. .flags = ADDR_TYPE_RT
  5046. },
  5047. { }
  5048. };
  5049. /* l4_abe -> timer6 (dma) */
  5050. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer6_dma = {
  5051. .master = &omap44xx_l4_abe_hwmod,
  5052. .slave = &omap44xx_timer6_hwmod,
  5053. .clk = "ocp_abe_iclk",
  5054. .addr = omap44xx_timer6_dma_addrs,
  5055. .user = OCP_USER_SDMA,
  5056. };
  5057. static struct omap_hwmod_addr_space omap44xx_timer7_addrs[] = {
  5058. {
  5059. .pa_start = 0x4013c000,
  5060. .pa_end = 0x4013c07f,
  5061. .flags = ADDR_TYPE_RT
  5062. },
  5063. { }
  5064. };
  5065. /* l4_abe -> timer7 */
  5066. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7 = {
  5067. .master = &omap44xx_l4_abe_hwmod,
  5068. .slave = &omap44xx_timer7_hwmod,
  5069. .clk = "ocp_abe_iclk",
  5070. .addr = omap44xx_timer7_addrs,
  5071. .user = OCP_USER_MPU,
  5072. };
  5073. static struct omap_hwmod_addr_space omap44xx_timer7_dma_addrs[] = {
  5074. {
  5075. .pa_start = 0x4903c000,
  5076. .pa_end = 0x4903c07f,
  5077. .flags = ADDR_TYPE_RT
  5078. },
  5079. { }
  5080. };
  5081. /* l4_abe -> timer7 (dma) */
  5082. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer7_dma = {
  5083. .master = &omap44xx_l4_abe_hwmod,
  5084. .slave = &omap44xx_timer7_hwmod,
  5085. .clk = "ocp_abe_iclk",
  5086. .addr = omap44xx_timer7_dma_addrs,
  5087. .user = OCP_USER_SDMA,
  5088. };
  5089. static struct omap_hwmod_addr_space omap44xx_timer8_addrs[] = {
  5090. {
  5091. .pa_start = 0x4013e000,
  5092. .pa_end = 0x4013e07f,
  5093. .flags = ADDR_TYPE_RT
  5094. },
  5095. { }
  5096. };
  5097. /* l4_abe -> timer8 */
  5098. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8 = {
  5099. .master = &omap44xx_l4_abe_hwmod,
  5100. .slave = &omap44xx_timer8_hwmod,
  5101. .clk = "ocp_abe_iclk",
  5102. .addr = omap44xx_timer8_addrs,
  5103. .user = OCP_USER_MPU,
  5104. };
  5105. static struct omap_hwmod_addr_space omap44xx_timer8_dma_addrs[] = {
  5106. {
  5107. .pa_start = 0x4903e000,
  5108. .pa_end = 0x4903e07f,
  5109. .flags = ADDR_TYPE_RT
  5110. },
  5111. { }
  5112. };
  5113. /* l4_abe -> timer8 (dma) */
  5114. static struct omap_hwmod_ocp_if omap44xx_l4_abe__timer8_dma = {
  5115. .master = &omap44xx_l4_abe_hwmod,
  5116. .slave = &omap44xx_timer8_hwmod,
  5117. .clk = "ocp_abe_iclk",
  5118. .addr = omap44xx_timer8_dma_addrs,
  5119. .user = OCP_USER_SDMA,
  5120. };
  5121. static struct omap_hwmod_addr_space omap44xx_timer9_addrs[] = {
  5122. {
  5123. .pa_start = 0x4803e000,
  5124. .pa_end = 0x4803e07f,
  5125. .flags = ADDR_TYPE_RT
  5126. },
  5127. { }
  5128. };
  5129. /* l4_per -> timer9 */
  5130. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer9 = {
  5131. .master = &omap44xx_l4_per_hwmod,
  5132. .slave = &omap44xx_timer9_hwmod,
  5133. .clk = "l4_div_ck",
  5134. .addr = omap44xx_timer9_addrs,
  5135. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5136. };
  5137. static struct omap_hwmod_addr_space omap44xx_timer10_addrs[] = {
  5138. {
  5139. .pa_start = 0x48086000,
  5140. .pa_end = 0x4808607f,
  5141. .flags = ADDR_TYPE_RT
  5142. },
  5143. { }
  5144. };
  5145. /* l4_per -> timer10 */
  5146. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer10 = {
  5147. .master = &omap44xx_l4_per_hwmod,
  5148. .slave = &omap44xx_timer10_hwmod,
  5149. .clk = "l4_div_ck",
  5150. .addr = omap44xx_timer10_addrs,
  5151. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5152. };
  5153. static struct omap_hwmod_addr_space omap44xx_timer11_addrs[] = {
  5154. {
  5155. .pa_start = 0x48088000,
  5156. .pa_end = 0x4808807f,
  5157. .flags = ADDR_TYPE_RT
  5158. },
  5159. { }
  5160. };
  5161. /* l4_per -> timer11 */
  5162. static struct omap_hwmod_ocp_if omap44xx_l4_per__timer11 = {
  5163. .master = &omap44xx_l4_per_hwmod,
  5164. .slave = &omap44xx_timer11_hwmod,
  5165. .clk = "l4_div_ck",
  5166. .addr = omap44xx_timer11_addrs,
  5167. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5168. };
  5169. static struct omap_hwmod_addr_space omap44xx_uart1_addrs[] = {
  5170. {
  5171. .pa_start = 0x4806a000,
  5172. .pa_end = 0x4806a0ff,
  5173. .flags = ADDR_TYPE_RT
  5174. },
  5175. { }
  5176. };
  5177. /* l4_per -> uart1 */
  5178. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart1 = {
  5179. .master = &omap44xx_l4_per_hwmod,
  5180. .slave = &omap44xx_uart1_hwmod,
  5181. .clk = "l4_div_ck",
  5182. .addr = omap44xx_uart1_addrs,
  5183. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5184. };
  5185. static struct omap_hwmod_addr_space omap44xx_uart2_addrs[] = {
  5186. {
  5187. .pa_start = 0x4806c000,
  5188. .pa_end = 0x4806c0ff,
  5189. .flags = ADDR_TYPE_RT
  5190. },
  5191. { }
  5192. };
  5193. /* l4_per -> uart2 */
  5194. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart2 = {
  5195. .master = &omap44xx_l4_per_hwmod,
  5196. .slave = &omap44xx_uart2_hwmod,
  5197. .clk = "l4_div_ck",
  5198. .addr = omap44xx_uart2_addrs,
  5199. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5200. };
  5201. static struct omap_hwmod_addr_space omap44xx_uart3_addrs[] = {
  5202. {
  5203. .pa_start = 0x48020000,
  5204. .pa_end = 0x480200ff,
  5205. .flags = ADDR_TYPE_RT
  5206. },
  5207. { }
  5208. };
  5209. /* l4_per -> uart3 */
  5210. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart3 = {
  5211. .master = &omap44xx_l4_per_hwmod,
  5212. .slave = &omap44xx_uart3_hwmod,
  5213. .clk = "l4_div_ck",
  5214. .addr = omap44xx_uart3_addrs,
  5215. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5216. };
  5217. static struct omap_hwmod_addr_space omap44xx_uart4_addrs[] = {
  5218. {
  5219. .pa_start = 0x4806e000,
  5220. .pa_end = 0x4806e0ff,
  5221. .flags = ADDR_TYPE_RT
  5222. },
  5223. { }
  5224. };
  5225. /* l4_per -> uart4 */
  5226. static struct omap_hwmod_ocp_if omap44xx_l4_per__uart4 = {
  5227. .master = &omap44xx_l4_per_hwmod,
  5228. .slave = &omap44xx_uart4_hwmod,
  5229. .clk = "l4_div_ck",
  5230. .addr = omap44xx_uart4_addrs,
  5231. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5232. };
  5233. static struct omap_hwmod_addr_space omap44xx_usb_host_fs_addrs[] = {
  5234. {
  5235. .pa_start = 0x4a0a9000,
  5236. .pa_end = 0x4a0a93ff,
  5237. .flags = ADDR_TYPE_RT
  5238. },
  5239. { }
  5240. };
  5241. /* l4_cfg -> usb_host_fs */
  5242. static struct omap_hwmod_ocp_if __maybe_unused omap44xx_l4_cfg__usb_host_fs = {
  5243. .master = &omap44xx_l4_cfg_hwmod,
  5244. .slave = &omap44xx_usb_host_fs_hwmod,
  5245. .clk = "l4_div_ck",
  5246. .addr = omap44xx_usb_host_fs_addrs,
  5247. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5248. };
  5249. static struct omap_hwmod_addr_space omap44xx_usb_host_hs_addrs[] = {
  5250. {
  5251. .name = "uhh",
  5252. .pa_start = 0x4a064000,
  5253. .pa_end = 0x4a0647ff,
  5254. .flags = ADDR_TYPE_RT
  5255. },
  5256. {
  5257. .name = "ohci",
  5258. .pa_start = 0x4a064800,
  5259. .pa_end = 0x4a064bff,
  5260. },
  5261. {
  5262. .name = "ehci",
  5263. .pa_start = 0x4a064c00,
  5264. .pa_end = 0x4a064fff,
  5265. },
  5266. {}
  5267. };
  5268. /* l4_cfg -> usb_host_hs */
  5269. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_host_hs = {
  5270. .master = &omap44xx_l4_cfg_hwmod,
  5271. .slave = &omap44xx_usb_host_hs_hwmod,
  5272. .clk = "l4_div_ck",
  5273. .addr = omap44xx_usb_host_hs_addrs,
  5274. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5275. };
  5276. static struct omap_hwmod_addr_space omap44xx_usb_otg_hs_addrs[] = {
  5277. {
  5278. .pa_start = 0x4a0ab000,
  5279. .pa_end = 0x4a0ab7ff,
  5280. .flags = ADDR_TYPE_RT
  5281. },
  5282. { }
  5283. };
  5284. /* l4_cfg -> usb_otg_hs */
  5285. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_otg_hs = {
  5286. .master = &omap44xx_l4_cfg_hwmod,
  5287. .slave = &omap44xx_usb_otg_hs_hwmod,
  5288. .clk = "l4_div_ck",
  5289. .addr = omap44xx_usb_otg_hs_addrs,
  5290. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5291. };
  5292. static struct omap_hwmod_addr_space omap44xx_usb_tll_hs_addrs[] = {
  5293. {
  5294. .name = "tll",
  5295. .pa_start = 0x4a062000,
  5296. .pa_end = 0x4a063fff,
  5297. .flags = ADDR_TYPE_RT
  5298. },
  5299. {}
  5300. };
  5301. /* l4_cfg -> usb_tll_hs */
  5302. static struct omap_hwmod_ocp_if omap44xx_l4_cfg__usb_tll_hs = {
  5303. .master = &omap44xx_l4_cfg_hwmod,
  5304. .slave = &omap44xx_usb_tll_hs_hwmod,
  5305. .clk = "l4_div_ck",
  5306. .addr = omap44xx_usb_tll_hs_addrs,
  5307. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5308. };
  5309. static struct omap_hwmod_addr_space omap44xx_wd_timer2_addrs[] = {
  5310. {
  5311. .pa_start = 0x4a314000,
  5312. .pa_end = 0x4a31407f,
  5313. .flags = ADDR_TYPE_RT
  5314. },
  5315. { }
  5316. };
  5317. /* l4_wkup -> wd_timer2 */
  5318. static struct omap_hwmod_ocp_if omap44xx_l4_wkup__wd_timer2 = {
  5319. .master = &omap44xx_l4_wkup_hwmod,
  5320. .slave = &omap44xx_wd_timer2_hwmod,
  5321. .clk = "l4_wkup_clk_mux_ck",
  5322. .addr = omap44xx_wd_timer2_addrs,
  5323. .user = OCP_USER_MPU | OCP_USER_SDMA,
  5324. };
  5325. static struct omap_hwmod_addr_space omap44xx_wd_timer3_addrs[] = {
  5326. {
  5327. .pa_start = 0x40130000,
  5328. .pa_end = 0x4013007f,
  5329. .flags = ADDR_TYPE_RT
  5330. },
  5331. { }
  5332. };
  5333. /* l4_abe -> wd_timer3 */
  5334. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3 = {
  5335. .master = &omap44xx_l4_abe_hwmod,
  5336. .slave = &omap44xx_wd_timer3_hwmod,
  5337. .clk = "ocp_abe_iclk",
  5338. .addr = omap44xx_wd_timer3_addrs,
  5339. .user = OCP_USER_MPU,
  5340. };
  5341. static struct omap_hwmod_addr_space omap44xx_wd_timer3_dma_addrs[] = {
  5342. {
  5343. .pa_start = 0x49030000,
  5344. .pa_end = 0x4903007f,
  5345. .flags = ADDR_TYPE_RT
  5346. },
  5347. { }
  5348. };
  5349. /* l4_abe -> wd_timer3 (dma) */
  5350. static struct omap_hwmod_ocp_if omap44xx_l4_abe__wd_timer3_dma = {
  5351. .master = &omap44xx_l4_abe_hwmod,
  5352. .slave = &omap44xx_wd_timer3_hwmod,
  5353. .clk = "ocp_abe_iclk",
  5354. .addr = omap44xx_wd_timer3_dma_addrs,
  5355. .user = OCP_USER_SDMA,
  5356. };
  5357. static struct omap_hwmod_ocp_if *omap44xx_hwmod_ocp_ifs[] __initdata = {
  5358. &omap44xx_c2c__c2c_target_fw,
  5359. &omap44xx_l4_cfg__c2c_target_fw,
  5360. &omap44xx_l3_main_1__dmm,
  5361. &omap44xx_mpu__dmm,
  5362. &omap44xx_c2c__emif_fw,
  5363. &omap44xx_dmm__emif_fw,
  5364. &omap44xx_l4_cfg__emif_fw,
  5365. &omap44xx_iva__l3_instr,
  5366. &omap44xx_l3_main_3__l3_instr,
  5367. &omap44xx_ocp_wp_noc__l3_instr,
  5368. &omap44xx_dsp__l3_main_1,
  5369. &omap44xx_dss__l3_main_1,
  5370. &omap44xx_l3_main_2__l3_main_1,
  5371. &omap44xx_l4_cfg__l3_main_1,
  5372. &omap44xx_mmc1__l3_main_1,
  5373. &omap44xx_mmc2__l3_main_1,
  5374. &omap44xx_mpu__l3_main_1,
  5375. &omap44xx_c2c_target_fw__l3_main_2,
  5376. &omap44xx_debugss__l3_main_2,
  5377. &omap44xx_dma_system__l3_main_2,
  5378. &omap44xx_fdif__l3_main_2,
  5379. &omap44xx_gpu__l3_main_2,
  5380. &omap44xx_hsi__l3_main_2,
  5381. &omap44xx_ipu__l3_main_2,
  5382. &omap44xx_iss__l3_main_2,
  5383. &omap44xx_iva__l3_main_2,
  5384. &omap44xx_l3_main_1__l3_main_2,
  5385. &omap44xx_l4_cfg__l3_main_2,
  5386. /* &omap44xx_usb_host_fs__l3_main_2, */
  5387. &omap44xx_usb_host_hs__l3_main_2,
  5388. &omap44xx_usb_otg_hs__l3_main_2,
  5389. &omap44xx_l3_main_1__l3_main_3,
  5390. &omap44xx_l3_main_2__l3_main_3,
  5391. &omap44xx_l4_cfg__l3_main_3,
  5392. /* &omap44xx_aess__l4_abe, */
  5393. &omap44xx_dsp__l4_abe,
  5394. &omap44xx_l3_main_1__l4_abe,
  5395. &omap44xx_mpu__l4_abe,
  5396. &omap44xx_l3_main_1__l4_cfg,
  5397. &omap44xx_l3_main_2__l4_per,
  5398. &omap44xx_l4_cfg__l4_wkup,
  5399. &omap44xx_mpu__mpu_private,
  5400. &omap44xx_l4_cfg__ocp_wp_noc,
  5401. /* &omap44xx_l4_abe__aess, */
  5402. /* &omap44xx_l4_abe__aess_dma, */
  5403. &omap44xx_l3_main_2__c2c,
  5404. &omap44xx_l4_wkup__counter_32k,
  5405. &omap44xx_l4_cfg__ctrl_module_core,
  5406. &omap44xx_l4_cfg__ctrl_module_pad_core,
  5407. &omap44xx_l4_wkup__ctrl_module_wkup,
  5408. &omap44xx_l4_wkup__ctrl_module_pad_wkup,
  5409. &omap44xx_l3_instr__debugss,
  5410. &omap44xx_l4_cfg__dma_system,
  5411. &omap44xx_l4_abe__dmic,
  5412. &omap44xx_l4_abe__dmic_dma,
  5413. &omap44xx_dsp__iva,
  5414. /* &omap44xx_dsp__sl2if, */
  5415. &omap44xx_l4_cfg__dsp,
  5416. &omap44xx_l3_main_2__dss,
  5417. &omap44xx_l4_per__dss,
  5418. &omap44xx_l3_main_2__dss_dispc,
  5419. &omap44xx_l4_per__dss_dispc,
  5420. &omap44xx_l3_main_2__dss_dsi1,
  5421. &omap44xx_l4_per__dss_dsi1,
  5422. &omap44xx_l3_main_2__dss_dsi2,
  5423. &omap44xx_l4_per__dss_dsi2,
  5424. &omap44xx_l3_main_2__dss_hdmi,
  5425. &omap44xx_l4_per__dss_hdmi,
  5426. &omap44xx_l3_main_2__dss_rfbi,
  5427. &omap44xx_l4_per__dss_rfbi,
  5428. &omap44xx_l3_main_2__dss_venc,
  5429. &omap44xx_l4_per__dss_venc,
  5430. &omap44xx_l4_per__elm,
  5431. &omap44xx_emif_fw__emif1,
  5432. &omap44xx_emif_fw__emif2,
  5433. &omap44xx_l4_cfg__fdif,
  5434. &omap44xx_l4_wkup__gpio1,
  5435. &omap44xx_l4_per__gpio2,
  5436. &omap44xx_l4_per__gpio3,
  5437. &omap44xx_l4_per__gpio4,
  5438. &omap44xx_l4_per__gpio5,
  5439. &omap44xx_l4_per__gpio6,
  5440. &omap44xx_l3_main_2__gpmc,
  5441. &omap44xx_l3_main_2__gpu,
  5442. &omap44xx_l4_per__hdq1w,
  5443. &omap44xx_l4_cfg__hsi,
  5444. &omap44xx_l4_per__i2c1,
  5445. &omap44xx_l4_per__i2c2,
  5446. &omap44xx_l4_per__i2c3,
  5447. &omap44xx_l4_per__i2c4,
  5448. &omap44xx_l3_main_2__ipu,
  5449. &omap44xx_l3_main_2__iss,
  5450. /* &omap44xx_iva__sl2if, */
  5451. &omap44xx_l3_main_2__iva,
  5452. &omap44xx_l4_wkup__kbd,
  5453. &omap44xx_l4_cfg__mailbox,
  5454. &omap44xx_l4_abe__mcasp,
  5455. &omap44xx_l4_abe__mcasp_dma,
  5456. &omap44xx_l4_abe__mcbsp1,
  5457. &omap44xx_l4_abe__mcbsp1_dma,
  5458. &omap44xx_l4_abe__mcbsp2,
  5459. &omap44xx_l4_abe__mcbsp2_dma,
  5460. &omap44xx_l4_abe__mcbsp3,
  5461. &omap44xx_l4_abe__mcbsp3_dma,
  5462. &omap44xx_l4_per__mcbsp4,
  5463. &omap44xx_l4_abe__mcpdm,
  5464. &omap44xx_l4_abe__mcpdm_dma,
  5465. &omap44xx_l4_per__mcspi1,
  5466. &omap44xx_l4_per__mcspi2,
  5467. &omap44xx_l4_per__mcspi3,
  5468. &omap44xx_l4_per__mcspi4,
  5469. &omap44xx_l4_per__mmc1,
  5470. &omap44xx_l4_per__mmc2,
  5471. &omap44xx_l4_per__mmc3,
  5472. &omap44xx_l4_per__mmc4,
  5473. &omap44xx_l4_per__mmc5,
  5474. &omap44xx_l3_main_2__ocmc_ram,
  5475. &omap44xx_l4_cfg__ocp2scp_usb_phy,
  5476. &omap44xx_mpu_private__prcm_mpu,
  5477. &omap44xx_l4_wkup__cm_core_aon,
  5478. &omap44xx_l4_cfg__cm_core,
  5479. &omap44xx_l4_wkup__prm,
  5480. &omap44xx_l4_wkup__scrm,
  5481. /* &omap44xx_l3_main_2__sl2if, */
  5482. &omap44xx_l4_abe__slimbus1,
  5483. &omap44xx_l4_abe__slimbus1_dma,
  5484. &omap44xx_l4_per__slimbus2,
  5485. &omap44xx_l4_cfg__smartreflex_core,
  5486. &omap44xx_l4_cfg__smartreflex_iva,
  5487. &omap44xx_l4_cfg__smartreflex_mpu,
  5488. &omap44xx_l4_cfg__spinlock,
  5489. &omap44xx_l4_wkup__timer1,
  5490. &omap44xx_l4_per__timer2,
  5491. &omap44xx_l4_per__timer3,
  5492. &omap44xx_l4_per__timer4,
  5493. &omap44xx_l4_abe__timer5,
  5494. &omap44xx_l4_abe__timer5_dma,
  5495. &omap44xx_l4_abe__timer6,
  5496. &omap44xx_l4_abe__timer6_dma,
  5497. &omap44xx_l4_abe__timer7,
  5498. &omap44xx_l4_abe__timer7_dma,
  5499. &omap44xx_l4_abe__timer8,
  5500. &omap44xx_l4_abe__timer8_dma,
  5501. &omap44xx_l4_per__timer9,
  5502. &omap44xx_l4_per__timer10,
  5503. &omap44xx_l4_per__timer11,
  5504. &omap44xx_l4_per__uart1,
  5505. &omap44xx_l4_per__uart2,
  5506. &omap44xx_l4_per__uart3,
  5507. &omap44xx_l4_per__uart4,
  5508. /* &omap44xx_l4_cfg__usb_host_fs, */
  5509. &omap44xx_l4_cfg__usb_host_hs,
  5510. &omap44xx_l4_cfg__usb_otg_hs,
  5511. &omap44xx_l4_cfg__usb_tll_hs,
  5512. &omap44xx_l4_wkup__wd_timer2,
  5513. &omap44xx_l4_abe__wd_timer3,
  5514. &omap44xx_l4_abe__wd_timer3_dma,
  5515. NULL,
  5516. };
  5517. int __init omap44xx_hwmod_init(void)
  5518. {
  5519. omap_hwmod_init();
  5520. return omap_hwmod_register_links(omap44xx_hwmod_ocp_ifs);
  5521. }