8250_dw.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. /*
  2. * Synopsys DesignWare 8250 driver.
  3. *
  4. * Copyright 2011 Picochip, Jamie Iles.
  5. * Copyright 2013 Intel Corporation
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
  13. * LCR is written whilst busy. If it is, then a busy detect interrupt is
  14. * raised, the LCR needs to be rewritten and the uart status register read.
  15. */
  16. #include <linux/device.h>
  17. #include <linux/init.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/serial_8250.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial_reg.h>
  23. #include <linux/of.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/platform_device.h>
  27. #include <linux/slab.h>
  28. #include <linux/acpi.h>
  29. #include <linux/clk.h>
  30. #include <linux/pm_runtime.h>
  31. #include <asm/byteorder.h>
  32. #include "8250.h"
  33. /* Offsets for the DesignWare specific registers */
  34. #define DW_UART_USR 0x1f /* UART Status Register */
  35. #define DW_UART_CPR 0xf4 /* Component Parameter Register */
  36. #define DW_UART_UCV 0xf8 /* UART Component Version */
  37. /* Component Parameter Register bits */
  38. #define DW_UART_CPR_ABP_DATA_WIDTH (3 << 0)
  39. #define DW_UART_CPR_AFCE_MODE (1 << 4)
  40. #define DW_UART_CPR_THRE_MODE (1 << 5)
  41. #define DW_UART_CPR_SIR_MODE (1 << 6)
  42. #define DW_UART_CPR_SIR_LP_MODE (1 << 7)
  43. #define DW_UART_CPR_ADDITIONAL_FEATURES (1 << 8)
  44. #define DW_UART_CPR_FIFO_ACCESS (1 << 9)
  45. #define DW_UART_CPR_FIFO_STAT (1 << 10)
  46. #define DW_UART_CPR_SHADOW (1 << 11)
  47. #define DW_UART_CPR_ENCODED_PARMS (1 << 12)
  48. #define DW_UART_CPR_DMA_EXTRA (1 << 13)
  49. #define DW_UART_CPR_FIFO_MODE (0xff << 16)
  50. /* Helper for fifo size calculation */
  51. #define DW_UART_CPR_FIFO_SIZE(a) (((a >> 16) & 0xff) * 16)
  52. struct dw8250_data {
  53. int last_lcr;
  54. int last_mcr;
  55. int line;
  56. struct clk *clk;
  57. u8 usr_reg;
  58. };
  59. static inline int dw8250_modify_msr(struct uart_port *p, int offset, int value)
  60. {
  61. struct dw8250_data *d = p->private_data;
  62. /* If reading MSR, report CTS asserted when auto-CTS/RTS enabled */
  63. if (offset == UART_MSR && d->last_mcr & UART_MCR_AFE) {
  64. value |= UART_MSR_CTS;
  65. value &= ~UART_MSR_DCTS;
  66. }
  67. return value;
  68. }
  69. static void dw8250_serial_out(struct uart_port *p, int offset, int value)
  70. {
  71. struct dw8250_data *d = p->private_data;
  72. if (offset == UART_LCR)
  73. d->last_lcr = value;
  74. if (offset == UART_MCR)
  75. d->last_mcr = value;
  76. writeb(value, p->membase + (offset << p->regshift));
  77. }
  78. static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
  79. {
  80. unsigned int value = readb(p->membase + (offset << p->regshift));
  81. return dw8250_modify_msr(p, offset, value);
  82. }
  83. /* Read Back (rb) version to ensure register access ording. */
  84. static void dw8250_serial_out_rb(struct uart_port *p, int offset, int value)
  85. {
  86. dw8250_serial_out(p, offset, value);
  87. dw8250_serial_in(p, UART_LCR);
  88. }
  89. static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
  90. {
  91. struct dw8250_data *d = p->private_data;
  92. if (offset == UART_LCR)
  93. d->last_lcr = value;
  94. if (offset == UART_MCR)
  95. d->last_mcr = value;
  96. writel(value, p->membase + (offset << p->regshift));
  97. }
  98. static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
  99. {
  100. unsigned int value = readl(p->membase + (offset << p->regshift));
  101. return dw8250_modify_msr(p, offset, value);
  102. }
  103. static int dw8250_handle_irq(struct uart_port *p)
  104. {
  105. struct dw8250_data *d = p->private_data;
  106. unsigned int iir = p->serial_in(p, UART_IIR);
  107. if (serial8250_handle_irq(p, iir)) {
  108. return 1;
  109. } else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
  110. /* Clear the USR and write the LCR again. */
  111. (void)p->serial_in(p, d->usr_reg);
  112. p->serial_out(p, UART_LCR, d->last_lcr);
  113. return 1;
  114. }
  115. return 0;
  116. }
  117. static void
  118. dw8250_do_pm(struct uart_port *port, unsigned int state, unsigned int old)
  119. {
  120. if (!state)
  121. pm_runtime_get_sync(port->dev);
  122. serial8250_do_pm(port, state, old);
  123. if (state)
  124. pm_runtime_put_sync_suspend(port->dev);
  125. }
  126. static void dw8250_setup_port(struct uart_8250_port *up)
  127. {
  128. struct uart_port *p = &up->port;
  129. u32 reg = readl(p->membase + DW_UART_UCV);
  130. /*
  131. * If the Component Version Register returns zero, we know that
  132. * ADDITIONAL_FEATURES are not enabled. No need to go any further.
  133. */
  134. if (!reg)
  135. return;
  136. dev_dbg_ratelimited(p->dev, "Designware UART version %c.%c%c\n",
  137. (reg >> 24) & 0xff, (reg >> 16) & 0xff, (reg >> 8) & 0xff);
  138. reg = readl(p->membase + DW_UART_CPR);
  139. if (!reg)
  140. return;
  141. /* Select the type based on fifo */
  142. if (reg & DW_UART_CPR_FIFO_MODE) {
  143. p->type = PORT_16550A;
  144. p->flags |= UPF_FIXED_TYPE;
  145. p->fifosize = DW_UART_CPR_FIFO_SIZE(reg);
  146. up->tx_loadsz = p->fifosize;
  147. up->capabilities = UART_CAP_FIFO;
  148. }
  149. if (reg & DW_UART_CPR_AFCE_MODE)
  150. up->capabilities |= UART_CAP_AFE;
  151. }
  152. static int dw8250_probe_of(struct uart_port *p,
  153. struct dw8250_data *data)
  154. {
  155. struct device_node *np = p->dev->of_node;
  156. u32 val;
  157. bool has_ucv = true;
  158. if (of_device_is_compatible(np, "cavium,octeon-3860-uart")) {
  159. #ifdef __BIG_ENDIAN
  160. /*
  161. * Low order bits of these 64-bit registers, when
  162. * accessed as a byte, are 7 bytes further down in the
  163. * address space in big endian mode.
  164. */
  165. p->membase += 7;
  166. #endif
  167. p->serial_out = dw8250_serial_out_rb;
  168. p->flags = ASYNC_SKIP_TEST | UPF_SHARE_IRQ | UPF_FIXED_TYPE;
  169. p->type = PORT_OCTEON;
  170. data->usr_reg = 0x27;
  171. has_ucv = false;
  172. } else if (!of_property_read_u32(np, "reg-io-width", &val)) {
  173. switch (val) {
  174. case 1:
  175. break;
  176. case 4:
  177. p->iotype = UPIO_MEM32;
  178. p->serial_in = dw8250_serial_in32;
  179. p->serial_out = dw8250_serial_out32;
  180. break;
  181. default:
  182. dev_err(p->dev, "unsupported reg-io-width (%u)\n", val);
  183. return -EINVAL;
  184. }
  185. }
  186. if (has_ucv)
  187. dw8250_setup_port(container_of(p, struct uart_8250_port, port));
  188. if (!of_property_read_u32(np, "reg-shift", &val))
  189. p->regshift = val;
  190. /* clock got configured through clk api, all done */
  191. if (p->uartclk)
  192. return 0;
  193. /* try to find out clock frequency from DT as fallback */
  194. if (of_property_read_u32(np, "clock-frequency", &val)) {
  195. dev_err(p->dev, "clk or clock-frequency not defined\n");
  196. return -EINVAL;
  197. }
  198. p->uartclk = val;
  199. return 0;
  200. }
  201. #ifdef CONFIG_ACPI
  202. static int dw8250_probe_acpi(struct uart_8250_port *up)
  203. {
  204. const struct acpi_device_id *id;
  205. struct uart_port *p = &up->port;
  206. dw8250_setup_port(up);
  207. id = acpi_match_device(p->dev->driver->acpi_match_table, p->dev);
  208. if (!id)
  209. return -ENODEV;
  210. p->iotype = UPIO_MEM32;
  211. p->serial_in = dw8250_serial_in32;
  212. p->serial_out = dw8250_serial_out32;
  213. p->regshift = 2;
  214. if (!p->uartclk)
  215. p->uartclk = (unsigned int)id->driver_data;
  216. up->dma = devm_kzalloc(p->dev, sizeof(*up->dma), GFP_KERNEL);
  217. if (!up->dma)
  218. return -ENOMEM;
  219. up->dma->rxconf.src_maxburst = p->fifosize / 4;
  220. up->dma->txconf.dst_maxburst = p->fifosize / 4;
  221. return 0;
  222. }
  223. #else
  224. static inline int dw8250_probe_acpi(struct uart_8250_port *up)
  225. {
  226. return -ENODEV;
  227. }
  228. #endif /* CONFIG_ACPI */
  229. static int dw8250_probe(struct platform_device *pdev)
  230. {
  231. struct uart_8250_port uart = {};
  232. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  233. struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  234. struct dw8250_data *data;
  235. int err;
  236. if (!regs || !irq) {
  237. dev_err(&pdev->dev, "no registers/irq defined\n");
  238. return -EINVAL;
  239. }
  240. spin_lock_init(&uart.port.lock);
  241. uart.port.mapbase = regs->start;
  242. uart.port.irq = irq->start;
  243. uart.port.handle_irq = dw8250_handle_irq;
  244. uart.port.pm = dw8250_do_pm;
  245. uart.port.type = PORT_8250;
  246. uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  247. uart.port.dev = &pdev->dev;
  248. uart.port.membase = devm_ioremap(&pdev->dev, regs->start,
  249. resource_size(regs));
  250. if (!uart.port.membase)
  251. return -ENOMEM;
  252. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  253. if (!data)
  254. return -ENOMEM;
  255. data->usr_reg = DW_UART_USR;
  256. data->clk = devm_clk_get(&pdev->dev, NULL);
  257. if (!IS_ERR(data->clk)) {
  258. clk_prepare_enable(data->clk);
  259. uart.port.uartclk = clk_get_rate(data->clk);
  260. }
  261. uart.port.iotype = UPIO_MEM;
  262. uart.port.serial_in = dw8250_serial_in;
  263. uart.port.serial_out = dw8250_serial_out;
  264. uart.port.private_data = data;
  265. if (pdev->dev.of_node) {
  266. err = dw8250_probe_of(&uart.port, data);
  267. if (err)
  268. return err;
  269. } else if (ACPI_HANDLE(&pdev->dev)) {
  270. err = dw8250_probe_acpi(&uart);
  271. if (err)
  272. return err;
  273. } else {
  274. return -ENODEV;
  275. }
  276. data->line = serial8250_register_8250_port(&uart);
  277. if (data->line < 0)
  278. return data->line;
  279. platform_set_drvdata(pdev, data);
  280. pm_runtime_set_active(&pdev->dev);
  281. pm_runtime_enable(&pdev->dev);
  282. return 0;
  283. }
  284. static int dw8250_remove(struct platform_device *pdev)
  285. {
  286. struct dw8250_data *data = platform_get_drvdata(pdev);
  287. pm_runtime_get_sync(&pdev->dev);
  288. serial8250_unregister_port(data->line);
  289. if (!IS_ERR(data->clk))
  290. clk_disable_unprepare(data->clk);
  291. pm_runtime_disable(&pdev->dev);
  292. pm_runtime_put_noidle(&pdev->dev);
  293. return 0;
  294. }
  295. #ifdef CONFIG_PM
  296. static int dw8250_suspend(struct device *dev)
  297. {
  298. struct dw8250_data *data = dev_get_drvdata(dev);
  299. serial8250_suspend_port(data->line);
  300. return 0;
  301. }
  302. static int dw8250_resume(struct device *dev)
  303. {
  304. struct dw8250_data *data = dev_get_drvdata(dev);
  305. serial8250_resume_port(data->line);
  306. return 0;
  307. }
  308. #endif /* CONFIG_PM */
  309. #ifdef CONFIG_PM_RUNTIME
  310. static int dw8250_runtime_suspend(struct device *dev)
  311. {
  312. struct dw8250_data *data = dev_get_drvdata(dev);
  313. if (!IS_ERR(data->clk))
  314. clk_disable_unprepare(data->clk);
  315. return 0;
  316. }
  317. static int dw8250_runtime_resume(struct device *dev)
  318. {
  319. struct dw8250_data *data = dev_get_drvdata(dev);
  320. if (!IS_ERR(data->clk))
  321. clk_prepare_enable(data->clk);
  322. return 0;
  323. }
  324. #endif
  325. static const struct dev_pm_ops dw8250_pm_ops = {
  326. SET_SYSTEM_SLEEP_PM_OPS(dw8250_suspend, dw8250_resume)
  327. SET_RUNTIME_PM_OPS(dw8250_runtime_suspend, dw8250_runtime_resume, NULL)
  328. };
  329. static const struct of_device_id dw8250_of_match[] = {
  330. { .compatible = "snps,dw-apb-uart" },
  331. { .compatible = "cavium,octeon-3860-uart" },
  332. { /* Sentinel */ }
  333. };
  334. MODULE_DEVICE_TABLE(of, dw8250_of_match);
  335. static const struct acpi_device_id dw8250_acpi_match[] = {
  336. { "INT33C4", 0 },
  337. { "INT33C5", 0 },
  338. { "80860F0A", 0 },
  339. { },
  340. };
  341. MODULE_DEVICE_TABLE(acpi, dw8250_acpi_match);
  342. static struct platform_driver dw8250_platform_driver = {
  343. .driver = {
  344. .name = "dw-apb-uart",
  345. .owner = THIS_MODULE,
  346. .pm = &dw8250_pm_ops,
  347. .of_match_table = dw8250_of_match,
  348. .acpi_match_table = ACPI_PTR(dw8250_acpi_match),
  349. },
  350. .probe = dw8250_probe,
  351. .remove = dw8250_remove,
  352. };
  353. module_platform_driver(dw8250_platform_driver);
  354. MODULE_AUTHOR("Jamie Iles");
  355. MODULE_LICENSE("GPL");
  356. MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");