ql4_nx.c 87 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2010 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #include <linux/delay.h>
  8. #include <linux/io.h>
  9. #include <linux/pci.h>
  10. #include <linux/ratelimit.h>
  11. #include "ql4_def.h"
  12. #include "ql4_glbl.h"
  13. #include <asm-generic/io-64-nonatomic-lo-hi.h>
  14. #define MASK(n) DMA_BIT_MASK(n)
  15. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  16. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  17. #define MS_WIN(addr) (addr & 0x0ffc0000)
  18. #define QLA82XX_PCI_MN_2M (0)
  19. #define QLA82XX_PCI_MS_2M (0x80000)
  20. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  21. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  22. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  23. /* CRB window related */
  24. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  25. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  26. #define CRB_WINDOW_2M (0x130060)
  27. #define CRB_HI(off) ((qla4_82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  28. ((off) & 0xf0000))
  29. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  30. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  31. #define CRB_INDIRECT_2M (0x1e0000UL)
  32. static inline void __iomem *
  33. qla4_8xxx_pci_base_offsetfset(struct scsi_qla_host *ha, unsigned long off)
  34. {
  35. if ((off < ha->first_page_group_end) &&
  36. (off >= ha->first_page_group_start))
  37. return (void __iomem *)(ha->nx_pcibase + off);
  38. return NULL;
  39. }
  40. #define MAX_CRB_XFORM 60
  41. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  42. static int qla4_8xxx_crb_table_initialized;
  43. #define qla4_8xxx_crb_addr_transform(name) \
  44. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  45. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  46. static void
  47. qla4_82xx_crb_addr_transform_setup(void)
  48. {
  49. qla4_8xxx_crb_addr_transform(XDMA);
  50. qla4_8xxx_crb_addr_transform(TIMR);
  51. qla4_8xxx_crb_addr_transform(SRE);
  52. qla4_8xxx_crb_addr_transform(SQN3);
  53. qla4_8xxx_crb_addr_transform(SQN2);
  54. qla4_8xxx_crb_addr_transform(SQN1);
  55. qla4_8xxx_crb_addr_transform(SQN0);
  56. qla4_8xxx_crb_addr_transform(SQS3);
  57. qla4_8xxx_crb_addr_transform(SQS2);
  58. qla4_8xxx_crb_addr_transform(SQS1);
  59. qla4_8xxx_crb_addr_transform(SQS0);
  60. qla4_8xxx_crb_addr_transform(RPMX7);
  61. qla4_8xxx_crb_addr_transform(RPMX6);
  62. qla4_8xxx_crb_addr_transform(RPMX5);
  63. qla4_8xxx_crb_addr_transform(RPMX4);
  64. qla4_8xxx_crb_addr_transform(RPMX3);
  65. qla4_8xxx_crb_addr_transform(RPMX2);
  66. qla4_8xxx_crb_addr_transform(RPMX1);
  67. qla4_8xxx_crb_addr_transform(RPMX0);
  68. qla4_8xxx_crb_addr_transform(ROMUSB);
  69. qla4_8xxx_crb_addr_transform(SN);
  70. qla4_8xxx_crb_addr_transform(QMN);
  71. qla4_8xxx_crb_addr_transform(QMS);
  72. qla4_8xxx_crb_addr_transform(PGNI);
  73. qla4_8xxx_crb_addr_transform(PGND);
  74. qla4_8xxx_crb_addr_transform(PGN3);
  75. qla4_8xxx_crb_addr_transform(PGN2);
  76. qla4_8xxx_crb_addr_transform(PGN1);
  77. qla4_8xxx_crb_addr_transform(PGN0);
  78. qla4_8xxx_crb_addr_transform(PGSI);
  79. qla4_8xxx_crb_addr_transform(PGSD);
  80. qla4_8xxx_crb_addr_transform(PGS3);
  81. qla4_8xxx_crb_addr_transform(PGS2);
  82. qla4_8xxx_crb_addr_transform(PGS1);
  83. qla4_8xxx_crb_addr_transform(PGS0);
  84. qla4_8xxx_crb_addr_transform(PS);
  85. qla4_8xxx_crb_addr_transform(PH);
  86. qla4_8xxx_crb_addr_transform(NIU);
  87. qla4_8xxx_crb_addr_transform(I2Q);
  88. qla4_8xxx_crb_addr_transform(EG);
  89. qla4_8xxx_crb_addr_transform(MN);
  90. qla4_8xxx_crb_addr_transform(MS);
  91. qla4_8xxx_crb_addr_transform(CAS2);
  92. qla4_8xxx_crb_addr_transform(CAS1);
  93. qla4_8xxx_crb_addr_transform(CAS0);
  94. qla4_8xxx_crb_addr_transform(CAM);
  95. qla4_8xxx_crb_addr_transform(C2C1);
  96. qla4_8xxx_crb_addr_transform(C2C0);
  97. qla4_8xxx_crb_addr_transform(SMB);
  98. qla4_8xxx_crb_addr_transform(OCM0);
  99. qla4_8xxx_crb_addr_transform(I2C0);
  100. qla4_8xxx_crb_table_initialized = 1;
  101. }
  102. static struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  103. {{{0, 0, 0, 0} } }, /* 0: PCI */
  104. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  105. {1, 0x0110000, 0x0120000, 0x130000},
  106. {1, 0x0120000, 0x0122000, 0x124000},
  107. {1, 0x0130000, 0x0132000, 0x126000},
  108. {1, 0x0140000, 0x0142000, 0x128000},
  109. {1, 0x0150000, 0x0152000, 0x12a000},
  110. {1, 0x0160000, 0x0170000, 0x110000},
  111. {1, 0x0170000, 0x0172000, 0x12e000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {0, 0x0000000, 0x0000000, 0x000000},
  116. {0, 0x0000000, 0x0000000, 0x000000},
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {1, 0x01e0000, 0x01e0800, 0x122000},
  119. {0, 0x0000000, 0x0000000, 0x000000} } },
  120. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  121. {{{0, 0, 0, 0} } }, /* 3: */
  122. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  123. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  124. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  125. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  126. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  142. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {0, 0x0000000, 0x0000000, 0x000000},
  150. {0, 0x0000000, 0x0000000, 0x000000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  158. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {0, 0x0000000, 0x0000000, 0x000000},
  166. {0, 0x0000000, 0x0000000, 0x000000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  174. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000},
  185. {0, 0x0000000, 0x0000000, 0x000000},
  186. {0, 0x0000000, 0x0000000, 0x000000},
  187. {0, 0x0000000, 0x0000000, 0x000000},
  188. {0, 0x0000000, 0x0000000, 0x000000},
  189. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  190. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  191. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  192. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  193. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  194. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  195. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  196. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  197. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  198. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  199. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  200. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  201. {{{0, 0, 0, 0} } }, /* 23: */
  202. {{{0, 0, 0, 0} } }, /* 24: */
  203. {{{0, 0, 0, 0} } }, /* 25: */
  204. {{{0, 0, 0, 0} } }, /* 26: */
  205. {{{0, 0, 0, 0} } }, /* 27: */
  206. {{{0, 0, 0, 0} } }, /* 28: */
  207. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  208. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  209. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  210. {{{0} } }, /* 32: PCI */
  211. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  212. {1, 0x2110000, 0x2120000, 0x130000},
  213. {1, 0x2120000, 0x2122000, 0x124000},
  214. {1, 0x2130000, 0x2132000, 0x126000},
  215. {1, 0x2140000, 0x2142000, 0x128000},
  216. {1, 0x2150000, 0x2152000, 0x12a000},
  217. {1, 0x2160000, 0x2170000, 0x110000},
  218. {1, 0x2170000, 0x2172000, 0x12e000},
  219. {0, 0x0000000, 0x0000000, 0x000000},
  220. {0, 0x0000000, 0x0000000, 0x000000},
  221. {0, 0x0000000, 0x0000000, 0x000000},
  222. {0, 0x0000000, 0x0000000, 0x000000},
  223. {0, 0x0000000, 0x0000000, 0x000000},
  224. {0, 0x0000000, 0x0000000, 0x000000},
  225. {0, 0x0000000, 0x0000000, 0x000000},
  226. {0, 0x0000000, 0x0000000, 0x000000} } },
  227. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  228. {{{0} } }, /* 35: */
  229. {{{0} } }, /* 36: */
  230. {{{0} } }, /* 37: */
  231. {{{0} } }, /* 38: */
  232. {{{0} } }, /* 39: */
  233. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  234. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  235. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  236. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  237. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  238. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  239. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  240. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  241. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  242. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  243. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  244. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  245. {{{0} } }, /* 52: */
  246. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  247. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  248. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  249. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  250. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  251. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  252. {{{0} } }, /* 59: I2C0 */
  253. {{{0} } }, /* 60: I2C1 */
  254. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },/* 61: LPC */
  255. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  256. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  257. };
  258. /*
  259. * top 12 bits of crb internal address (hub, agent)
  260. */
  261. static unsigned qla4_82xx_crb_hub_agt[64] = {
  262. 0,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  266. 0,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  281. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  284. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  286. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  289. 0,
  290. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  291. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  292. 0,
  293. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  294. 0,
  295. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  296. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  297. 0,
  298. 0,
  299. 0,
  300. 0,
  301. 0,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  303. 0,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  306. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  311. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  314. 0,
  315. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  317. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  318. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  319. 0,
  320. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  321. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  322. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  323. 0,
  324. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  325. 0,
  326. };
  327. /* Device states */
  328. static char *qdev_state[] = {
  329. "Unknown",
  330. "Cold",
  331. "Initializing",
  332. "Ready",
  333. "Need Reset",
  334. "Need Quiescent",
  335. "Failed",
  336. "Quiescent",
  337. };
  338. /*
  339. * In: 'off' is offset from CRB space in 128M pci map
  340. * Out: 'off' is 2M pci map addr
  341. * side effect: lock crb window
  342. */
  343. static void
  344. qla4_82xx_pci_set_crbwindow_2M(struct scsi_qla_host *ha, ulong *off)
  345. {
  346. u32 win_read;
  347. ha->crb_win = CRB_HI(*off);
  348. writel(ha->crb_win,
  349. (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  350. /* Read back value to make sure write has gone through before trying
  351. * to use it. */
  352. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  353. if (win_read != ha->crb_win) {
  354. DEBUG2(ql4_printk(KERN_INFO, ha,
  355. "%s: Written crbwin (0x%x) != Read crbwin (0x%x),"
  356. " off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  357. }
  358. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  359. }
  360. void
  361. qla4_82xx_wr_32(struct scsi_qla_host *ha, ulong off, u32 data)
  362. {
  363. unsigned long flags = 0;
  364. int rv;
  365. rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
  366. BUG_ON(rv == -1);
  367. if (rv == 1) {
  368. write_lock_irqsave(&ha->hw_lock, flags);
  369. qla4_82xx_crb_win_lock(ha);
  370. qla4_82xx_pci_set_crbwindow_2M(ha, &off);
  371. }
  372. writel(data, (void __iomem *)off);
  373. if (rv == 1) {
  374. qla4_82xx_crb_win_unlock(ha);
  375. write_unlock_irqrestore(&ha->hw_lock, flags);
  376. }
  377. }
  378. uint32_t qla4_82xx_rd_32(struct scsi_qla_host *ha, ulong off)
  379. {
  380. unsigned long flags = 0;
  381. int rv;
  382. u32 data;
  383. rv = qla4_82xx_pci_get_crb_addr_2M(ha, &off);
  384. BUG_ON(rv == -1);
  385. if (rv == 1) {
  386. write_lock_irqsave(&ha->hw_lock, flags);
  387. qla4_82xx_crb_win_lock(ha);
  388. qla4_82xx_pci_set_crbwindow_2M(ha, &off);
  389. }
  390. data = readl((void __iomem *)off);
  391. if (rv == 1) {
  392. qla4_82xx_crb_win_unlock(ha);
  393. write_unlock_irqrestore(&ha->hw_lock, flags);
  394. }
  395. return data;
  396. }
  397. /* Minidump related functions */
  398. int qla4_82xx_md_rd_32(struct scsi_qla_host *ha, uint32_t off, uint32_t *data)
  399. {
  400. uint32_t win_read, off_value;
  401. int rval = QLA_SUCCESS;
  402. off_value = off & 0xFFFF0000;
  403. writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  404. /*
  405. * Read back value to make sure write has gone through before trying
  406. * to use it.
  407. */
  408. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  409. if (win_read != off_value) {
  410. DEBUG2(ql4_printk(KERN_INFO, ha,
  411. "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
  412. __func__, off_value, win_read, off));
  413. rval = QLA_ERROR;
  414. } else {
  415. off_value = off & 0x0000FFFF;
  416. *data = readl((void __iomem *)(off_value + CRB_INDIRECT_2M +
  417. ha->nx_pcibase));
  418. }
  419. return rval;
  420. }
  421. int qla4_82xx_md_wr_32(struct scsi_qla_host *ha, uint32_t off, uint32_t data)
  422. {
  423. uint32_t win_read, off_value;
  424. int rval = QLA_SUCCESS;
  425. off_value = off & 0xFFFF0000;
  426. writel(off_value, (void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  427. /* Read back value to make sure write has gone through before trying
  428. * to use it.
  429. */
  430. win_read = readl((void __iomem *)(CRB_WINDOW_2M + ha->nx_pcibase));
  431. if (win_read != off_value) {
  432. DEBUG2(ql4_printk(KERN_INFO, ha,
  433. "%s: Written (0x%x) != Read (0x%x), off=0x%x\n",
  434. __func__, off_value, win_read, off));
  435. rval = QLA_ERROR;
  436. } else {
  437. off_value = off & 0x0000FFFF;
  438. writel(data, (void __iomem *)(off_value + CRB_INDIRECT_2M +
  439. ha->nx_pcibase));
  440. }
  441. return rval;
  442. }
  443. #define CRB_WIN_LOCK_TIMEOUT 100000000
  444. int qla4_82xx_crb_win_lock(struct scsi_qla_host *ha)
  445. {
  446. int i;
  447. int done = 0, timeout = 0;
  448. while (!done) {
  449. /* acquire semaphore3 from PCI HW block */
  450. done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  451. if (done == 1)
  452. break;
  453. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  454. return -1;
  455. timeout++;
  456. /* Yield CPU */
  457. if (!in_interrupt())
  458. schedule();
  459. else {
  460. for (i = 0; i < 20; i++)
  461. cpu_relax(); /*This a nop instr on i386*/
  462. }
  463. }
  464. qla4_82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->func_num);
  465. return 0;
  466. }
  467. void qla4_82xx_crb_win_unlock(struct scsi_qla_host *ha)
  468. {
  469. qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  470. }
  471. #define IDC_LOCK_TIMEOUT 100000000
  472. /**
  473. * qla4_82xx_idc_lock - hw_lock
  474. * @ha: pointer to adapter structure
  475. *
  476. * General purpose lock used to synchronize access to
  477. * CRB_DEV_STATE, CRB_DEV_REF_COUNT, etc.
  478. **/
  479. int qla4_82xx_idc_lock(struct scsi_qla_host *ha)
  480. {
  481. int i;
  482. int done = 0, timeout = 0;
  483. while (!done) {
  484. /* acquire semaphore5 from PCI HW block */
  485. done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  486. if (done == 1)
  487. break;
  488. if (timeout >= IDC_LOCK_TIMEOUT)
  489. return -1;
  490. timeout++;
  491. /* Yield CPU */
  492. if (!in_interrupt())
  493. schedule();
  494. else {
  495. for (i = 0; i < 20; i++)
  496. cpu_relax(); /*This a nop instr on i386*/
  497. }
  498. }
  499. return 0;
  500. }
  501. void qla4_82xx_idc_unlock(struct scsi_qla_host *ha)
  502. {
  503. qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  504. }
  505. int
  506. qla4_82xx_pci_get_crb_addr_2M(struct scsi_qla_host *ha, ulong *off)
  507. {
  508. struct crb_128M_2M_sub_block_map *m;
  509. if (*off >= QLA82XX_CRB_MAX)
  510. return -1;
  511. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  512. *off = (*off - QLA82XX_PCI_CAMQM) +
  513. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  514. return 0;
  515. }
  516. if (*off < QLA82XX_PCI_CRBSPACE)
  517. return -1;
  518. *off -= QLA82XX_PCI_CRBSPACE;
  519. /*
  520. * Try direct map
  521. */
  522. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  523. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  524. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  525. return 0;
  526. }
  527. /*
  528. * Not in direct map, use crb window
  529. */
  530. return 1;
  531. }
  532. /*
  533. * check memory access boundary.
  534. * used by test agent. support ddr access only for now
  535. */
  536. static unsigned long
  537. qla4_82xx_pci_mem_bound_check(struct scsi_qla_host *ha,
  538. unsigned long long addr, int size)
  539. {
  540. if (!QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
  541. QLA8XXX_ADDR_DDR_NET_MAX) ||
  542. !QLA8XXX_ADDR_IN_RANGE(addr + size - 1,
  543. QLA8XXX_ADDR_DDR_NET, QLA8XXX_ADDR_DDR_NET_MAX) ||
  544. ((size != 1) && (size != 2) && (size != 4) && (size != 8))) {
  545. return 0;
  546. }
  547. return 1;
  548. }
  549. static int qla4_82xx_pci_set_window_warning_count;
  550. static unsigned long
  551. qla4_82xx_pci_set_window(struct scsi_qla_host *ha, unsigned long long addr)
  552. {
  553. int window;
  554. u32 win_read;
  555. if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
  556. QLA8XXX_ADDR_DDR_NET_MAX)) {
  557. /* DDR network side */
  558. window = MN_WIN(addr);
  559. ha->ddr_mn_window = window;
  560. qla4_82xx_wr_32(ha, ha->mn_win_crb |
  561. QLA82XX_PCI_CRBSPACE, window);
  562. win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
  563. QLA82XX_PCI_CRBSPACE);
  564. if ((win_read << 17) != window) {
  565. ql4_printk(KERN_WARNING, ha,
  566. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  567. __func__, window, win_read);
  568. }
  569. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  570. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
  571. QLA8XXX_ADDR_OCM0_MAX)) {
  572. unsigned int temp1;
  573. /* if bits 19:18&17:11 are on */
  574. if ((addr & 0x00ff800) == 0xff800) {
  575. printk("%s: QM access not handled.\n", __func__);
  576. addr = -1UL;
  577. }
  578. window = OCM_WIN(addr);
  579. ha->ddr_mn_window = window;
  580. qla4_82xx_wr_32(ha, ha->mn_win_crb |
  581. QLA82XX_PCI_CRBSPACE, window);
  582. win_read = qla4_82xx_rd_32(ha, ha->mn_win_crb |
  583. QLA82XX_PCI_CRBSPACE);
  584. temp1 = ((window & 0x1FF) << 7) |
  585. ((window & 0x0FFFE0000) >> 17);
  586. if (win_read != temp1) {
  587. printk("%s: Written OCMwin (0x%x) != Read"
  588. " OCMwin (0x%x)\n", __func__, temp1, win_read);
  589. }
  590. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  591. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
  592. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  593. /* QDR network side */
  594. window = MS_WIN(addr);
  595. ha->qdr_sn_window = window;
  596. qla4_82xx_wr_32(ha, ha->ms_win_crb |
  597. QLA82XX_PCI_CRBSPACE, window);
  598. win_read = qla4_82xx_rd_32(ha,
  599. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  600. if (win_read != window) {
  601. printk("%s: Written MSwin (0x%x) != Read "
  602. "MSwin (0x%x)\n", __func__, window, win_read);
  603. }
  604. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  605. } else {
  606. /*
  607. * peg gdb frequently accesses memory that doesn't exist,
  608. * this limits the chit chat so debugging isn't slowed down.
  609. */
  610. if ((qla4_82xx_pci_set_window_warning_count++ < 8) ||
  611. (qla4_82xx_pci_set_window_warning_count%64 == 0)) {
  612. printk("%s: Warning:%s Unknown address range!\n",
  613. __func__, DRIVER_NAME);
  614. }
  615. addr = -1UL;
  616. }
  617. return addr;
  618. }
  619. /* check if address is in the same windows as the previous access */
  620. static int qla4_82xx_pci_is_same_window(struct scsi_qla_host *ha,
  621. unsigned long long addr)
  622. {
  623. int window;
  624. unsigned long long qdr_max;
  625. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  626. if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_DDR_NET,
  627. QLA8XXX_ADDR_DDR_NET_MAX)) {
  628. /* DDR network side */
  629. BUG(); /* MN access can not come here */
  630. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM0,
  631. QLA8XXX_ADDR_OCM0_MAX)) {
  632. return 1;
  633. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_OCM1,
  634. QLA8XXX_ADDR_OCM1_MAX)) {
  635. return 1;
  636. } else if (QLA8XXX_ADDR_IN_RANGE(addr, QLA8XXX_ADDR_QDR_NET,
  637. qdr_max)) {
  638. /* QDR network side */
  639. window = ((addr - QLA8XXX_ADDR_QDR_NET) >> 22) & 0x3f;
  640. if (ha->qdr_sn_window == window)
  641. return 1;
  642. }
  643. return 0;
  644. }
  645. static int qla4_82xx_pci_mem_read_direct(struct scsi_qla_host *ha,
  646. u64 off, void *data, int size)
  647. {
  648. unsigned long flags;
  649. void __iomem *addr;
  650. int ret = 0;
  651. u64 start;
  652. void __iomem *mem_ptr = NULL;
  653. unsigned long mem_base;
  654. unsigned long mem_page;
  655. write_lock_irqsave(&ha->hw_lock, flags);
  656. /*
  657. * If attempting to access unknown address or straddle hw windows,
  658. * do not access.
  659. */
  660. start = qla4_82xx_pci_set_window(ha, off);
  661. if ((start == -1UL) ||
  662. (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  663. write_unlock_irqrestore(&ha->hw_lock, flags);
  664. printk(KERN_ERR"%s out of bound pci memory access. "
  665. "offset is 0x%llx\n", DRIVER_NAME, off);
  666. return -1;
  667. }
  668. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  669. if (!addr) {
  670. write_unlock_irqrestore(&ha->hw_lock, flags);
  671. mem_base = pci_resource_start(ha->pdev, 0);
  672. mem_page = start & PAGE_MASK;
  673. /* Map two pages whenever user tries to access addresses in two
  674. consecutive pages.
  675. */
  676. if (mem_page != ((start + size - 1) & PAGE_MASK))
  677. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  678. else
  679. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  680. if (mem_ptr == NULL) {
  681. *(u8 *)data = 0;
  682. return -1;
  683. }
  684. addr = mem_ptr;
  685. addr += start & (PAGE_SIZE - 1);
  686. write_lock_irqsave(&ha->hw_lock, flags);
  687. }
  688. switch (size) {
  689. case 1:
  690. *(u8 *)data = readb(addr);
  691. break;
  692. case 2:
  693. *(u16 *)data = readw(addr);
  694. break;
  695. case 4:
  696. *(u32 *)data = readl(addr);
  697. break;
  698. case 8:
  699. *(u64 *)data = readq(addr);
  700. break;
  701. default:
  702. ret = -1;
  703. break;
  704. }
  705. write_unlock_irqrestore(&ha->hw_lock, flags);
  706. if (mem_ptr)
  707. iounmap(mem_ptr);
  708. return ret;
  709. }
  710. static int
  711. qla4_82xx_pci_mem_write_direct(struct scsi_qla_host *ha, u64 off,
  712. void *data, int size)
  713. {
  714. unsigned long flags;
  715. void __iomem *addr;
  716. int ret = 0;
  717. u64 start;
  718. void __iomem *mem_ptr = NULL;
  719. unsigned long mem_base;
  720. unsigned long mem_page;
  721. write_lock_irqsave(&ha->hw_lock, flags);
  722. /*
  723. * If attempting to access unknown address or straddle hw windows,
  724. * do not access.
  725. */
  726. start = qla4_82xx_pci_set_window(ha, off);
  727. if ((start == -1UL) ||
  728. (qla4_82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  729. write_unlock_irqrestore(&ha->hw_lock, flags);
  730. printk(KERN_ERR"%s out of bound pci memory access. "
  731. "offset is 0x%llx\n", DRIVER_NAME, off);
  732. return -1;
  733. }
  734. addr = qla4_8xxx_pci_base_offsetfset(ha, start);
  735. if (!addr) {
  736. write_unlock_irqrestore(&ha->hw_lock, flags);
  737. mem_base = pci_resource_start(ha->pdev, 0);
  738. mem_page = start & PAGE_MASK;
  739. /* Map two pages whenever user tries to access addresses in two
  740. consecutive pages.
  741. */
  742. if (mem_page != ((start + size - 1) & PAGE_MASK))
  743. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  744. else
  745. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  746. if (mem_ptr == NULL)
  747. return -1;
  748. addr = mem_ptr;
  749. addr += start & (PAGE_SIZE - 1);
  750. write_lock_irqsave(&ha->hw_lock, flags);
  751. }
  752. switch (size) {
  753. case 1:
  754. writeb(*(u8 *)data, addr);
  755. break;
  756. case 2:
  757. writew(*(u16 *)data, addr);
  758. break;
  759. case 4:
  760. writel(*(u32 *)data, addr);
  761. break;
  762. case 8:
  763. writeq(*(u64 *)data, addr);
  764. break;
  765. default:
  766. ret = -1;
  767. break;
  768. }
  769. write_unlock_irqrestore(&ha->hw_lock, flags);
  770. if (mem_ptr)
  771. iounmap(mem_ptr);
  772. return ret;
  773. }
  774. #define MTU_FUDGE_FACTOR 100
  775. static unsigned long
  776. qla4_82xx_decode_crb_addr(unsigned long addr)
  777. {
  778. int i;
  779. unsigned long base_addr, offset, pci_base;
  780. if (!qla4_8xxx_crb_table_initialized)
  781. qla4_82xx_crb_addr_transform_setup();
  782. pci_base = ADDR_ERROR;
  783. base_addr = addr & 0xfff00000;
  784. offset = addr & 0x000fffff;
  785. for (i = 0; i < MAX_CRB_XFORM; i++) {
  786. if (crb_addr_xform[i] == base_addr) {
  787. pci_base = i << 20;
  788. break;
  789. }
  790. }
  791. if (pci_base == ADDR_ERROR)
  792. return pci_base;
  793. else
  794. return pci_base + offset;
  795. }
  796. static long rom_max_timeout = 100;
  797. static long qla4_82xx_rom_lock_timeout = 100;
  798. static int
  799. qla4_82xx_rom_lock(struct scsi_qla_host *ha)
  800. {
  801. int i;
  802. int done = 0, timeout = 0;
  803. while (!done) {
  804. /* acquire semaphore2 from PCI HW block */
  805. done = qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  806. if (done == 1)
  807. break;
  808. if (timeout >= qla4_82xx_rom_lock_timeout)
  809. return -1;
  810. timeout++;
  811. /* Yield CPU */
  812. if (!in_interrupt())
  813. schedule();
  814. else {
  815. for (i = 0; i < 20; i++)
  816. cpu_relax(); /*This a nop instr on i386*/
  817. }
  818. }
  819. qla4_82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  820. return 0;
  821. }
  822. static void
  823. qla4_82xx_rom_unlock(struct scsi_qla_host *ha)
  824. {
  825. qla4_82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  826. }
  827. static int
  828. qla4_82xx_wait_rom_done(struct scsi_qla_host *ha)
  829. {
  830. long timeout = 0;
  831. long done = 0 ;
  832. while (done == 0) {
  833. done = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  834. done &= 2;
  835. timeout++;
  836. if (timeout >= rom_max_timeout) {
  837. printk("%s: Timeout reached waiting for rom done",
  838. DRIVER_NAME);
  839. return -1;
  840. }
  841. }
  842. return 0;
  843. }
  844. static int
  845. qla4_82xx_do_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  846. {
  847. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  848. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  849. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  850. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  851. if (qla4_82xx_wait_rom_done(ha)) {
  852. printk("%s: Error waiting for rom done\n", DRIVER_NAME);
  853. return -1;
  854. }
  855. /* reset abyte_cnt and dummy_byte_cnt */
  856. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  857. udelay(10);
  858. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  859. *valp = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  860. return 0;
  861. }
  862. static int
  863. qla4_82xx_rom_fast_read(struct scsi_qla_host *ha, int addr, int *valp)
  864. {
  865. int ret, loops = 0;
  866. while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  867. udelay(100);
  868. loops++;
  869. }
  870. if (loops >= 50000) {
  871. ql4_printk(KERN_WARNING, ha, "%s: qla4_82xx_rom_lock failed\n",
  872. DRIVER_NAME);
  873. return -1;
  874. }
  875. ret = qla4_82xx_do_rom_fast_read(ha, addr, valp);
  876. qla4_82xx_rom_unlock(ha);
  877. return ret;
  878. }
  879. /**
  880. * This routine does CRB initialize sequence
  881. * to put the ISP into operational state
  882. **/
  883. static int
  884. qla4_82xx_pinit_from_rom(struct scsi_qla_host *ha, int verbose)
  885. {
  886. int addr, val;
  887. int i ;
  888. struct crb_addr_pair *buf;
  889. unsigned long off;
  890. unsigned offset, n;
  891. struct crb_addr_pair {
  892. long addr;
  893. long data;
  894. };
  895. /* Halt all the indiviual PEGs and other blocks of the ISP */
  896. qla4_82xx_rom_lock(ha);
  897. /* disable all I2Q */
  898. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x10, 0x0);
  899. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x14, 0x0);
  900. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x18, 0x0);
  901. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x1c, 0x0);
  902. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x20, 0x0);
  903. qla4_82xx_wr_32(ha, QLA82XX_CRB_I2Q + 0x24, 0x0);
  904. /* disable all niu interrupts */
  905. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x40, 0xff);
  906. /* disable xge rx/tx */
  907. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x70000, 0x00);
  908. /* disable xg1 rx/tx */
  909. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x80000, 0x00);
  910. /* disable sideband mac */
  911. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0x90000, 0x00);
  912. /* disable ap0 mac */
  913. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xa0000, 0x00);
  914. /* disable ap1 mac */
  915. qla4_82xx_wr_32(ha, QLA82XX_CRB_NIU + 0xb0000, 0x00);
  916. /* halt sre */
  917. val = qla4_82xx_rd_32(ha, QLA82XX_CRB_SRE + 0x1000);
  918. qla4_82xx_wr_32(ha, QLA82XX_CRB_SRE + 0x1000, val & (~(0x1)));
  919. /* halt epg */
  920. qla4_82xx_wr_32(ha, QLA82XX_CRB_EPG + 0x1300, 0x1);
  921. /* halt timers */
  922. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x0, 0x0);
  923. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x8, 0x0);
  924. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x10, 0x0);
  925. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x18, 0x0);
  926. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x100, 0x0);
  927. qla4_82xx_wr_32(ha, QLA82XX_CRB_TIMER + 0x200, 0x0);
  928. /* halt pegs */
  929. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x3c, 1);
  930. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1 + 0x3c, 1);
  931. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2 + 0x3c, 1);
  932. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3 + 0x3c, 1);
  933. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_4 + 0x3c, 1);
  934. msleep(5);
  935. /* big hammer */
  936. if (test_bit(DPC_RESET_HA, &ha->dpc_flags))
  937. /* don't reset CAM block on reset */
  938. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  939. else
  940. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  941. qla4_82xx_rom_unlock(ha);
  942. /* Read the signature value from the flash.
  943. * Offset 0: Contain signature (0xcafecafe)
  944. * Offset 4: Offset and number of addr/value pairs
  945. * that present in CRB initialize sequence
  946. */
  947. if (qla4_82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  948. qla4_82xx_rom_fast_read(ha, 4, &n) != 0) {
  949. ql4_printk(KERN_WARNING, ha,
  950. "[ERROR] Reading crb_init area: n: %08x\n", n);
  951. return -1;
  952. }
  953. /* Offset in flash = lower 16 bits
  954. * Number of enteries = upper 16 bits
  955. */
  956. offset = n & 0xffffU;
  957. n = (n >> 16) & 0xffffU;
  958. /* number of addr/value pair should not exceed 1024 enteries */
  959. if (n >= 1024) {
  960. ql4_printk(KERN_WARNING, ha,
  961. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  962. DRIVER_NAME, __func__, n);
  963. return -1;
  964. }
  965. ql4_printk(KERN_INFO, ha,
  966. "%s: %d CRB init values found in ROM.\n", DRIVER_NAME, n);
  967. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  968. if (buf == NULL) {
  969. ql4_printk(KERN_WARNING, ha,
  970. "%s: [ERROR] Unable to malloc memory.\n", DRIVER_NAME);
  971. return -1;
  972. }
  973. for (i = 0; i < n; i++) {
  974. if (qla4_82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  975. qla4_82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) !=
  976. 0) {
  977. kfree(buf);
  978. return -1;
  979. }
  980. buf[i].addr = addr;
  981. buf[i].data = val;
  982. }
  983. for (i = 0; i < n; i++) {
  984. /* Translate internal CRB initialization
  985. * address to PCI bus address
  986. */
  987. off = qla4_82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  988. QLA82XX_PCI_CRBSPACE;
  989. /* Not all CRB addr/value pair to be written,
  990. * some of them are skipped
  991. */
  992. /* skip if LS bit is set*/
  993. if (off & 0x1) {
  994. DEBUG2(ql4_printk(KERN_WARNING, ha,
  995. "Skip CRB init replay for offset = 0x%lx\n", off));
  996. continue;
  997. }
  998. /* skipping cold reboot MAGIC */
  999. if (off == QLA82XX_CAM_RAM(0x1fc))
  1000. continue;
  1001. /* do not reset PCI */
  1002. if (off == (ROMUSB_GLB + 0xbc))
  1003. continue;
  1004. /* skip core clock, so that firmware can increase the clock */
  1005. if (off == (ROMUSB_GLB + 0xc8))
  1006. continue;
  1007. /* skip the function enable register */
  1008. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1009. continue;
  1010. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1011. continue;
  1012. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1013. continue;
  1014. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1015. continue;
  1016. if (off == ADDR_ERROR) {
  1017. ql4_printk(KERN_WARNING, ha,
  1018. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  1019. DRIVER_NAME, buf[i].addr);
  1020. continue;
  1021. }
  1022. qla4_82xx_wr_32(ha, off, buf[i].data);
  1023. /* ISP requires much bigger delay to settle down,
  1024. * else crb_window returns 0xffffffff
  1025. */
  1026. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1027. msleep(1000);
  1028. /* ISP requires millisec delay between
  1029. * successive CRB register updation
  1030. */
  1031. msleep(1);
  1032. }
  1033. kfree(buf);
  1034. /* Resetting the data and instruction cache */
  1035. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1036. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1037. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1038. /* Clear all protocol processing engines */
  1039. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1040. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1041. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1042. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1043. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1044. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1045. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1046. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1047. return 0;
  1048. }
  1049. static int
  1050. qla4_82xx_load_from_flash(struct scsi_qla_host *ha, uint32_t image_start)
  1051. {
  1052. int i, rval = 0;
  1053. long size = 0;
  1054. long flashaddr, memaddr;
  1055. u64 data;
  1056. u32 high, low;
  1057. flashaddr = memaddr = ha->hw.flt_region_bootload;
  1058. size = (image_start - flashaddr) / 8;
  1059. DEBUG2(printk("scsi%ld: %s: bootldr=0x%lx, fw_image=0x%x\n",
  1060. ha->host_no, __func__, flashaddr, image_start));
  1061. for (i = 0; i < size; i++) {
  1062. if ((qla4_82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1063. (qla4_82xx_rom_fast_read(ha, flashaddr + 4,
  1064. (int *)&high))) {
  1065. rval = -1;
  1066. goto exit_load_from_flash;
  1067. }
  1068. data = ((u64)high << 32) | low ;
  1069. rval = qla4_82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1070. if (rval)
  1071. goto exit_load_from_flash;
  1072. flashaddr += 8;
  1073. memaddr += 8;
  1074. if (i % 0x1000 == 0)
  1075. msleep(1);
  1076. }
  1077. udelay(100);
  1078. read_lock(&ha->hw_lock);
  1079. qla4_82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1080. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1081. read_unlock(&ha->hw_lock);
  1082. exit_load_from_flash:
  1083. return rval;
  1084. }
  1085. static int qla4_82xx_load_fw(struct scsi_qla_host *ha, uint32_t image_start)
  1086. {
  1087. u32 rst;
  1088. qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1089. if (qla4_82xx_pinit_from_rom(ha, 0) != QLA_SUCCESS) {
  1090. printk(KERN_WARNING "%s: Error during CRB Initialization\n",
  1091. __func__);
  1092. return QLA_ERROR;
  1093. }
  1094. udelay(500);
  1095. /* at this point, QM is in reset. This could be a problem if there are
  1096. * incoming d* transition queue messages. QM/PCIE could wedge.
  1097. * To get around this, QM is brought out of reset.
  1098. */
  1099. rst = qla4_82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  1100. /* unreset qm */
  1101. rst &= ~(1 << 28);
  1102. qla4_82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  1103. if (qla4_82xx_load_from_flash(ha, image_start)) {
  1104. printk("%s: Error trying to load fw from flash!\n", __func__);
  1105. return QLA_ERROR;
  1106. }
  1107. return QLA_SUCCESS;
  1108. }
  1109. int
  1110. qla4_82xx_pci_mem_read_2M(struct scsi_qla_host *ha,
  1111. u64 off, void *data, int size)
  1112. {
  1113. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1114. int shift_amount;
  1115. uint32_t temp;
  1116. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1117. /*
  1118. * If not MN, go check for MS or invalid.
  1119. */
  1120. if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1121. mem_crb = QLA82XX_CRB_QDR_NET;
  1122. else {
  1123. mem_crb = QLA82XX_CRB_DDR_NET;
  1124. if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
  1125. return qla4_82xx_pci_mem_read_direct(ha,
  1126. off, data, size);
  1127. }
  1128. off8 = off & 0xfffffff0;
  1129. off0[0] = off & 0xf;
  1130. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1131. shift_amount = 4;
  1132. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1133. off0[1] = 0;
  1134. sz[1] = size - sz[0];
  1135. for (i = 0; i < loop; i++) {
  1136. temp = off8 + (i << shift_amount);
  1137. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1138. temp = 0;
  1139. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1140. temp = MIU_TA_CTL_ENABLE;
  1141. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1142. temp = MIU_TA_CTL_START_ENABLE;
  1143. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1144. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1145. temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1146. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1147. break;
  1148. }
  1149. if (j >= MAX_CTL_CHECK) {
  1150. printk_ratelimited(KERN_ERR
  1151. "%s: failed to read through agent\n",
  1152. __func__);
  1153. break;
  1154. }
  1155. start = off0[i] >> 2;
  1156. end = (off0[i] + sz[i] - 1) >> 2;
  1157. for (k = start; k <= end; k++) {
  1158. temp = qla4_82xx_rd_32(ha,
  1159. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1160. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1161. }
  1162. }
  1163. if (j >= MAX_CTL_CHECK)
  1164. return -1;
  1165. if ((off0[0] & 7) == 0) {
  1166. val = word[0];
  1167. } else {
  1168. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1169. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1170. }
  1171. switch (size) {
  1172. case 1:
  1173. *(uint8_t *)data = val;
  1174. break;
  1175. case 2:
  1176. *(uint16_t *)data = val;
  1177. break;
  1178. case 4:
  1179. *(uint32_t *)data = val;
  1180. break;
  1181. case 8:
  1182. *(uint64_t *)data = val;
  1183. break;
  1184. }
  1185. return 0;
  1186. }
  1187. int
  1188. qla4_82xx_pci_mem_write_2M(struct scsi_qla_host *ha,
  1189. u64 off, void *data, int size)
  1190. {
  1191. int i, j, ret = 0, loop, sz[2], off0;
  1192. int scale, shift_amount, startword;
  1193. uint32_t temp;
  1194. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1195. /*
  1196. * If not MN, go check for MS or invalid.
  1197. */
  1198. if (off >= QLA8XXX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1199. mem_crb = QLA82XX_CRB_QDR_NET;
  1200. else {
  1201. mem_crb = QLA82XX_CRB_DDR_NET;
  1202. if (qla4_82xx_pci_mem_bound_check(ha, off, size) == 0)
  1203. return qla4_82xx_pci_mem_write_direct(ha,
  1204. off, data, size);
  1205. }
  1206. off0 = off & 0x7;
  1207. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1208. sz[1] = size - sz[0];
  1209. off8 = off & 0xfffffff0;
  1210. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1211. shift_amount = 4;
  1212. scale = 2;
  1213. startword = (off & 0xf)/8;
  1214. for (i = 0; i < loop; i++) {
  1215. if (qla4_82xx_pci_mem_read_2M(ha, off8 +
  1216. (i << shift_amount), &word[i * scale], 8))
  1217. return -1;
  1218. }
  1219. switch (size) {
  1220. case 1:
  1221. tmpw = *((uint8_t *)data);
  1222. break;
  1223. case 2:
  1224. tmpw = *((uint16_t *)data);
  1225. break;
  1226. case 4:
  1227. tmpw = *((uint32_t *)data);
  1228. break;
  1229. case 8:
  1230. default:
  1231. tmpw = *((uint64_t *)data);
  1232. break;
  1233. }
  1234. if (sz[0] == 8)
  1235. word[startword] = tmpw;
  1236. else {
  1237. word[startword] &=
  1238. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1239. word[startword] |= tmpw << (off0 * 8);
  1240. }
  1241. if (sz[1] != 0) {
  1242. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1243. word[startword+1] |= tmpw >> (sz[0] * 8);
  1244. }
  1245. for (i = 0; i < loop; i++) {
  1246. temp = off8 + (i << shift_amount);
  1247. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1248. temp = 0;
  1249. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1250. temp = word[i * scale] & 0xffffffff;
  1251. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1252. temp = (word[i * scale] >> 32) & 0xffffffff;
  1253. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1254. temp = word[i*scale + 1] & 0xffffffff;
  1255. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_LO,
  1256. temp);
  1257. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1258. qla4_82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_WRDATA_UPPER_HI,
  1259. temp);
  1260. temp = MIU_TA_CTL_WRITE_ENABLE;
  1261. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1262. temp = MIU_TA_CTL_WRITE_START;
  1263. qla4_82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  1264. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1265. temp = qla4_82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1266. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1267. break;
  1268. }
  1269. if (j >= MAX_CTL_CHECK) {
  1270. if (printk_ratelimit())
  1271. ql4_printk(KERN_ERR, ha,
  1272. "%s: failed to read through agent\n",
  1273. __func__);
  1274. ret = -1;
  1275. break;
  1276. }
  1277. }
  1278. return ret;
  1279. }
  1280. static int qla4_82xx_cmdpeg_ready(struct scsi_qla_host *ha, int pegtune_val)
  1281. {
  1282. u32 val = 0;
  1283. int retries = 60;
  1284. if (!pegtune_val) {
  1285. do {
  1286. val = qla4_82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1287. if ((val == PHAN_INITIALIZE_COMPLETE) ||
  1288. (val == PHAN_INITIALIZE_ACK))
  1289. return 0;
  1290. set_current_state(TASK_UNINTERRUPTIBLE);
  1291. schedule_timeout(500);
  1292. } while (--retries);
  1293. if (!retries) {
  1294. pegtune_val = qla4_82xx_rd_32(ha,
  1295. QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1296. printk(KERN_WARNING "%s: init failed, "
  1297. "pegtune_val = %x\n", __func__, pegtune_val);
  1298. return -1;
  1299. }
  1300. }
  1301. return 0;
  1302. }
  1303. static int qla4_82xx_rcvpeg_ready(struct scsi_qla_host *ha)
  1304. {
  1305. uint32_t state = 0;
  1306. int loops = 0;
  1307. /* Window 1 call */
  1308. read_lock(&ha->hw_lock);
  1309. state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1310. read_unlock(&ha->hw_lock);
  1311. while ((state != PHAN_PEG_RCV_INITIALIZED) && (loops < 30000)) {
  1312. udelay(100);
  1313. /* Window 1 call */
  1314. read_lock(&ha->hw_lock);
  1315. state = qla4_82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1316. read_unlock(&ha->hw_lock);
  1317. loops++;
  1318. }
  1319. if (loops >= 30000) {
  1320. DEBUG2(ql4_printk(KERN_INFO, ha,
  1321. "Receive Peg initialization not complete: 0x%x.\n", state));
  1322. return QLA_ERROR;
  1323. }
  1324. return QLA_SUCCESS;
  1325. }
  1326. void
  1327. qla4_8xxx_set_drv_active(struct scsi_qla_host *ha)
  1328. {
  1329. uint32_t drv_active;
  1330. drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
  1331. drv_active |= (1 << (ha->func_num * 4));
  1332. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
  1333. __func__, ha->host_no, drv_active);
  1334. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_ACTIVE, drv_active);
  1335. }
  1336. void
  1337. qla4_8xxx_clear_drv_active(struct scsi_qla_host *ha)
  1338. {
  1339. uint32_t drv_active;
  1340. drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
  1341. drv_active &= ~(1 << (ha->func_num * 4));
  1342. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_active: 0x%08x\n",
  1343. __func__, ha->host_no, drv_active);
  1344. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_ACTIVE, drv_active);
  1345. }
  1346. inline int qla4_8xxx_need_reset(struct scsi_qla_host *ha)
  1347. {
  1348. uint32_t drv_state, drv_active;
  1349. int rval;
  1350. drv_active = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_ACTIVE);
  1351. drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
  1352. rval = drv_state & (1 << (ha->func_num * 4));
  1353. if ((test_bit(AF_EEH_BUSY, &ha->flags)) && drv_active)
  1354. rval = 1;
  1355. return rval;
  1356. }
  1357. static inline void
  1358. qla4_8xxx_set_rst_ready(struct scsi_qla_host *ha)
  1359. {
  1360. uint32_t drv_state;
  1361. drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
  1362. drv_state |= (1 << (ha->func_num * 4));
  1363. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
  1364. __func__, ha->host_no, drv_state);
  1365. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, drv_state);
  1366. }
  1367. static inline void
  1368. qla4_8xxx_clear_rst_ready(struct scsi_qla_host *ha)
  1369. {
  1370. uint32_t drv_state;
  1371. drv_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
  1372. drv_state &= ~(1 << (ha->func_num * 4));
  1373. ql4_printk(KERN_INFO, ha, "%s(%ld): drv_state: 0x%08x\n",
  1374. __func__, ha->host_no, drv_state);
  1375. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, drv_state);
  1376. }
  1377. static inline void
  1378. qla4_8xxx_set_qsnt_ready(struct scsi_qla_host *ha)
  1379. {
  1380. uint32_t qsnt_state;
  1381. qsnt_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DRV_STATE);
  1382. qsnt_state |= (2 << (ha->func_num * 4));
  1383. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_STATE, qsnt_state);
  1384. }
  1385. static int
  1386. qla4_82xx_start_firmware(struct scsi_qla_host *ha, uint32_t image_start)
  1387. {
  1388. int pcie_cap;
  1389. uint16_t lnk;
  1390. /* scrub dma mask expansion register */
  1391. qla4_82xx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
  1392. /* Overwrite stale initialization register values */
  1393. qla4_82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  1394. qla4_82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  1395. qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  1396. qla4_82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  1397. if (qla4_82xx_load_fw(ha, image_start) != QLA_SUCCESS) {
  1398. printk("%s: Error trying to start fw!\n", __func__);
  1399. return QLA_ERROR;
  1400. }
  1401. /* Handshake with the card before we register the devices. */
  1402. if (qla4_82xx_cmdpeg_ready(ha, 0) != QLA_SUCCESS) {
  1403. printk("%s: Error during card handshake!\n", __func__);
  1404. return QLA_ERROR;
  1405. }
  1406. /* Negotiated Link width */
  1407. pcie_cap = pci_pcie_cap(ha->pdev);
  1408. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  1409. ha->link_width = (lnk >> 4) & 0x3f;
  1410. /* Synchronize with Receive peg */
  1411. return qla4_82xx_rcvpeg_ready(ha);
  1412. }
  1413. int qla4_82xx_try_start_fw(struct scsi_qla_host *ha)
  1414. {
  1415. int rval = QLA_ERROR;
  1416. /*
  1417. * FW Load priority:
  1418. * 1) Operational firmware residing in flash.
  1419. * 2) Fail
  1420. */
  1421. ql4_printk(KERN_INFO, ha,
  1422. "FW: Retrieving flash offsets from FLT/FDT ...\n");
  1423. rval = qla4_8xxx_get_flash_info(ha);
  1424. if (rval != QLA_SUCCESS)
  1425. return rval;
  1426. ql4_printk(KERN_INFO, ha,
  1427. "FW: Attempting to load firmware from flash...\n");
  1428. rval = qla4_82xx_start_firmware(ha, ha->hw.flt_region_fw);
  1429. if (rval != QLA_SUCCESS) {
  1430. ql4_printk(KERN_ERR, ha, "FW: Load firmware from flash"
  1431. " FAILED...\n");
  1432. return rval;
  1433. }
  1434. return rval;
  1435. }
  1436. void qla4_82xx_rom_lock_recovery(struct scsi_qla_host *ha)
  1437. {
  1438. if (qla4_82xx_rom_lock(ha)) {
  1439. /* Someone else is holding the lock. */
  1440. dev_info(&ha->pdev->dev, "Resetting rom_lock\n");
  1441. }
  1442. /*
  1443. * Either we got the lock, or someone
  1444. * else died while holding it.
  1445. * In either case, unlock.
  1446. */
  1447. qla4_82xx_rom_unlock(ha);
  1448. }
  1449. static void qla4_8xxx_minidump_process_rdcrb(struct scsi_qla_host *ha,
  1450. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1451. uint32_t **d_ptr)
  1452. {
  1453. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  1454. struct qla8xxx_minidump_entry_crb *crb_hdr;
  1455. uint32_t *data_ptr = *d_ptr;
  1456. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1457. crb_hdr = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
  1458. r_addr = crb_hdr->addr;
  1459. r_stride = crb_hdr->crb_strd.addr_stride;
  1460. loop_cnt = crb_hdr->op_count;
  1461. for (i = 0; i < loop_cnt; i++) {
  1462. ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
  1463. *data_ptr++ = cpu_to_le32(r_addr);
  1464. *data_ptr++ = cpu_to_le32(r_value);
  1465. r_addr += r_stride;
  1466. }
  1467. *d_ptr = data_ptr;
  1468. }
  1469. static int qla4_8xxx_minidump_process_l2tag(struct scsi_qla_host *ha,
  1470. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1471. uint32_t **d_ptr)
  1472. {
  1473. uint32_t addr, r_addr, c_addr, t_r_addr;
  1474. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  1475. unsigned long p_wait, w_time, p_mask;
  1476. uint32_t c_value_w, c_value_r;
  1477. struct qla8xxx_minidump_entry_cache *cache_hdr;
  1478. int rval = QLA_ERROR;
  1479. uint32_t *data_ptr = *d_ptr;
  1480. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1481. cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
  1482. loop_count = cache_hdr->op_count;
  1483. r_addr = cache_hdr->read_addr;
  1484. c_addr = cache_hdr->control_addr;
  1485. c_value_w = cache_hdr->cache_ctrl.write_value;
  1486. t_r_addr = cache_hdr->tag_reg_addr;
  1487. t_value = cache_hdr->addr_ctrl.init_tag_value;
  1488. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  1489. p_wait = cache_hdr->cache_ctrl.poll_wait;
  1490. p_mask = cache_hdr->cache_ctrl.poll_mask;
  1491. for (i = 0; i < loop_count; i++) {
  1492. ha->isp_ops->wr_reg_indirect(ha, t_r_addr, t_value);
  1493. if (c_value_w)
  1494. ha->isp_ops->wr_reg_indirect(ha, c_addr, c_value_w);
  1495. if (p_mask) {
  1496. w_time = jiffies + p_wait;
  1497. do {
  1498. ha->isp_ops->rd_reg_indirect(ha, c_addr,
  1499. &c_value_r);
  1500. if ((c_value_r & p_mask) == 0) {
  1501. break;
  1502. } else if (time_after_eq(jiffies, w_time)) {
  1503. /* capturing dump failed */
  1504. return rval;
  1505. }
  1506. } while (1);
  1507. }
  1508. addr = r_addr;
  1509. for (k = 0; k < r_cnt; k++) {
  1510. ha->isp_ops->rd_reg_indirect(ha, addr, &r_value);
  1511. *data_ptr++ = cpu_to_le32(r_value);
  1512. addr += cache_hdr->read_ctrl.read_addr_stride;
  1513. }
  1514. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  1515. }
  1516. *d_ptr = data_ptr;
  1517. return QLA_SUCCESS;
  1518. }
  1519. static int qla4_8xxx_minidump_process_control(struct scsi_qla_host *ha,
  1520. struct qla8xxx_minidump_entry_hdr *entry_hdr)
  1521. {
  1522. struct qla8xxx_minidump_entry_crb *crb_entry;
  1523. uint32_t read_value, opcode, poll_time, addr, index, rval = QLA_SUCCESS;
  1524. uint32_t crb_addr;
  1525. unsigned long wtime;
  1526. struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
  1527. int i;
  1528. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1529. tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
  1530. ha->fw_dump_tmplt_hdr;
  1531. crb_entry = (struct qla8xxx_minidump_entry_crb *)entry_hdr;
  1532. crb_addr = crb_entry->addr;
  1533. for (i = 0; i < crb_entry->op_count; i++) {
  1534. opcode = crb_entry->crb_ctrl.opcode;
  1535. if (opcode & QLA8XXX_DBG_OPCODE_WR) {
  1536. ha->isp_ops->wr_reg_indirect(ha, crb_addr,
  1537. crb_entry->value_1);
  1538. opcode &= ~QLA8XXX_DBG_OPCODE_WR;
  1539. }
  1540. if (opcode & QLA8XXX_DBG_OPCODE_RW) {
  1541. ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
  1542. ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
  1543. opcode &= ~QLA8XXX_DBG_OPCODE_RW;
  1544. }
  1545. if (opcode & QLA8XXX_DBG_OPCODE_AND) {
  1546. ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
  1547. read_value &= crb_entry->value_2;
  1548. opcode &= ~QLA8XXX_DBG_OPCODE_AND;
  1549. if (opcode & QLA8XXX_DBG_OPCODE_OR) {
  1550. read_value |= crb_entry->value_3;
  1551. opcode &= ~QLA8XXX_DBG_OPCODE_OR;
  1552. }
  1553. ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
  1554. }
  1555. if (opcode & QLA8XXX_DBG_OPCODE_OR) {
  1556. ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
  1557. read_value |= crb_entry->value_3;
  1558. ha->isp_ops->wr_reg_indirect(ha, crb_addr, read_value);
  1559. opcode &= ~QLA8XXX_DBG_OPCODE_OR;
  1560. }
  1561. if (opcode & QLA8XXX_DBG_OPCODE_POLL) {
  1562. poll_time = crb_entry->crb_strd.poll_timeout;
  1563. wtime = jiffies + poll_time;
  1564. ha->isp_ops->rd_reg_indirect(ha, crb_addr, &read_value);
  1565. do {
  1566. if ((read_value & crb_entry->value_2) ==
  1567. crb_entry->value_1) {
  1568. break;
  1569. } else if (time_after_eq(jiffies, wtime)) {
  1570. /* capturing dump failed */
  1571. rval = QLA_ERROR;
  1572. break;
  1573. } else {
  1574. ha->isp_ops->rd_reg_indirect(ha,
  1575. crb_addr, &read_value);
  1576. }
  1577. } while (1);
  1578. opcode &= ~QLA8XXX_DBG_OPCODE_POLL;
  1579. }
  1580. if (opcode & QLA8XXX_DBG_OPCODE_RDSTATE) {
  1581. if (crb_entry->crb_strd.state_index_a) {
  1582. index = crb_entry->crb_strd.state_index_a;
  1583. addr = tmplt_hdr->saved_state_array[index];
  1584. } else {
  1585. addr = crb_addr;
  1586. }
  1587. ha->isp_ops->rd_reg_indirect(ha, addr, &read_value);
  1588. index = crb_entry->crb_ctrl.state_index_v;
  1589. tmplt_hdr->saved_state_array[index] = read_value;
  1590. opcode &= ~QLA8XXX_DBG_OPCODE_RDSTATE;
  1591. }
  1592. if (opcode & QLA8XXX_DBG_OPCODE_WRSTATE) {
  1593. if (crb_entry->crb_strd.state_index_a) {
  1594. index = crb_entry->crb_strd.state_index_a;
  1595. addr = tmplt_hdr->saved_state_array[index];
  1596. } else {
  1597. addr = crb_addr;
  1598. }
  1599. if (crb_entry->crb_ctrl.state_index_v) {
  1600. index = crb_entry->crb_ctrl.state_index_v;
  1601. read_value =
  1602. tmplt_hdr->saved_state_array[index];
  1603. } else {
  1604. read_value = crb_entry->value_1;
  1605. }
  1606. ha->isp_ops->wr_reg_indirect(ha, addr, read_value);
  1607. opcode &= ~QLA8XXX_DBG_OPCODE_WRSTATE;
  1608. }
  1609. if (opcode & QLA8XXX_DBG_OPCODE_MDSTATE) {
  1610. index = crb_entry->crb_ctrl.state_index_v;
  1611. read_value = tmplt_hdr->saved_state_array[index];
  1612. read_value <<= crb_entry->crb_ctrl.shl;
  1613. read_value >>= crb_entry->crb_ctrl.shr;
  1614. if (crb_entry->value_2)
  1615. read_value &= crb_entry->value_2;
  1616. read_value |= crb_entry->value_3;
  1617. read_value += crb_entry->value_1;
  1618. tmplt_hdr->saved_state_array[index] = read_value;
  1619. opcode &= ~QLA8XXX_DBG_OPCODE_MDSTATE;
  1620. }
  1621. crb_addr += crb_entry->crb_strd.addr_stride;
  1622. }
  1623. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s\n", __func__));
  1624. return rval;
  1625. }
  1626. static void qla4_8xxx_minidump_process_rdocm(struct scsi_qla_host *ha,
  1627. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1628. uint32_t **d_ptr)
  1629. {
  1630. uint32_t r_addr, r_stride, loop_cnt, i, r_value;
  1631. struct qla8xxx_minidump_entry_rdocm *ocm_hdr;
  1632. uint32_t *data_ptr = *d_ptr;
  1633. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1634. ocm_hdr = (struct qla8xxx_minidump_entry_rdocm *)entry_hdr;
  1635. r_addr = ocm_hdr->read_addr;
  1636. r_stride = ocm_hdr->read_addr_stride;
  1637. loop_cnt = ocm_hdr->op_count;
  1638. DEBUG2(ql4_printk(KERN_INFO, ha,
  1639. "[%s]: r_addr: 0x%x, r_stride: 0x%x, loop_cnt: 0x%x\n",
  1640. __func__, r_addr, r_stride, loop_cnt));
  1641. for (i = 0; i < loop_cnt; i++) {
  1642. r_value = readl((void __iomem *)(r_addr + ha->nx_pcibase));
  1643. *data_ptr++ = cpu_to_le32(r_value);
  1644. r_addr += r_stride;
  1645. }
  1646. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%lx\n",
  1647. __func__, (long unsigned int) (loop_cnt * sizeof(uint32_t))));
  1648. *d_ptr = data_ptr;
  1649. }
  1650. static void qla4_8xxx_minidump_process_rdmux(struct scsi_qla_host *ha,
  1651. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1652. uint32_t **d_ptr)
  1653. {
  1654. uint32_t r_addr, s_stride, s_addr, s_value, loop_cnt, i, r_value;
  1655. struct qla8xxx_minidump_entry_mux *mux_hdr;
  1656. uint32_t *data_ptr = *d_ptr;
  1657. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1658. mux_hdr = (struct qla8xxx_minidump_entry_mux *)entry_hdr;
  1659. r_addr = mux_hdr->read_addr;
  1660. s_addr = mux_hdr->select_addr;
  1661. s_stride = mux_hdr->select_value_stride;
  1662. s_value = mux_hdr->select_value;
  1663. loop_cnt = mux_hdr->op_count;
  1664. for (i = 0; i < loop_cnt; i++) {
  1665. ha->isp_ops->wr_reg_indirect(ha, s_addr, s_value);
  1666. ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
  1667. *data_ptr++ = cpu_to_le32(s_value);
  1668. *data_ptr++ = cpu_to_le32(r_value);
  1669. s_value += s_stride;
  1670. }
  1671. *d_ptr = data_ptr;
  1672. }
  1673. static void qla4_8xxx_minidump_process_l1cache(struct scsi_qla_host *ha,
  1674. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1675. uint32_t **d_ptr)
  1676. {
  1677. uint32_t addr, r_addr, c_addr, t_r_addr;
  1678. uint32_t i, k, loop_count, t_value, r_cnt, r_value;
  1679. uint32_t c_value_w;
  1680. struct qla8xxx_minidump_entry_cache *cache_hdr;
  1681. uint32_t *data_ptr = *d_ptr;
  1682. cache_hdr = (struct qla8xxx_minidump_entry_cache *)entry_hdr;
  1683. loop_count = cache_hdr->op_count;
  1684. r_addr = cache_hdr->read_addr;
  1685. c_addr = cache_hdr->control_addr;
  1686. c_value_w = cache_hdr->cache_ctrl.write_value;
  1687. t_r_addr = cache_hdr->tag_reg_addr;
  1688. t_value = cache_hdr->addr_ctrl.init_tag_value;
  1689. r_cnt = cache_hdr->read_ctrl.read_addr_cnt;
  1690. for (i = 0; i < loop_count; i++) {
  1691. ha->isp_ops->wr_reg_indirect(ha, t_r_addr, t_value);
  1692. ha->isp_ops->wr_reg_indirect(ha, c_addr, c_value_w);
  1693. addr = r_addr;
  1694. for (k = 0; k < r_cnt; k++) {
  1695. ha->isp_ops->rd_reg_indirect(ha, addr, &r_value);
  1696. *data_ptr++ = cpu_to_le32(r_value);
  1697. addr += cache_hdr->read_ctrl.read_addr_stride;
  1698. }
  1699. t_value += cache_hdr->addr_ctrl.tag_value_stride;
  1700. }
  1701. *d_ptr = data_ptr;
  1702. }
  1703. static void qla4_8xxx_minidump_process_queue(struct scsi_qla_host *ha,
  1704. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1705. uint32_t **d_ptr)
  1706. {
  1707. uint32_t s_addr, r_addr;
  1708. uint32_t r_stride, r_value, r_cnt, qid = 0;
  1709. uint32_t i, k, loop_cnt;
  1710. struct qla8xxx_minidump_entry_queue *q_hdr;
  1711. uint32_t *data_ptr = *d_ptr;
  1712. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1713. q_hdr = (struct qla8xxx_minidump_entry_queue *)entry_hdr;
  1714. s_addr = q_hdr->select_addr;
  1715. r_cnt = q_hdr->rd_strd.read_addr_cnt;
  1716. r_stride = q_hdr->rd_strd.read_addr_stride;
  1717. loop_cnt = q_hdr->op_count;
  1718. for (i = 0; i < loop_cnt; i++) {
  1719. ha->isp_ops->wr_reg_indirect(ha, s_addr, qid);
  1720. r_addr = q_hdr->read_addr;
  1721. for (k = 0; k < r_cnt; k++) {
  1722. ha->isp_ops->rd_reg_indirect(ha, r_addr, &r_value);
  1723. *data_ptr++ = cpu_to_le32(r_value);
  1724. r_addr += r_stride;
  1725. }
  1726. qid += q_hdr->q_strd.queue_id_stride;
  1727. }
  1728. *d_ptr = data_ptr;
  1729. }
  1730. #define MD_DIRECT_ROM_WINDOW 0x42110030
  1731. #define MD_DIRECT_ROM_READ_BASE 0x42150000
  1732. static void qla4_82xx_minidump_process_rdrom(struct scsi_qla_host *ha,
  1733. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1734. uint32_t **d_ptr)
  1735. {
  1736. uint32_t r_addr, r_value;
  1737. uint32_t i, loop_cnt;
  1738. struct qla8xxx_minidump_entry_rdrom *rom_hdr;
  1739. uint32_t *data_ptr = *d_ptr;
  1740. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1741. rom_hdr = (struct qla8xxx_minidump_entry_rdrom *)entry_hdr;
  1742. r_addr = rom_hdr->read_addr;
  1743. loop_cnt = rom_hdr->read_data_size/sizeof(uint32_t);
  1744. DEBUG2(ql4_printk(KERN_INFO, ha,
  1745. "[%s]: flash_addr: 0x%x, read_data_size: 0x%x\n",
  1746. __func__, r_addr, loop_cnt));
  1747. for (i = 0; i < loop_cnt; i++) {
  1748. ha->isp_ops->wr_reg_indirect(ha, MD_DIRECT_ROM_WINDOW,
  1749. (r_addr & 0xFFFF0000));
  1750. ha->isp_ops->rd_reg_indirect(ha,
  1751. MD_DIRECT_ROM_READ_BASE + (r_addr & 0x0000FFFF),
  1752. &r_value);
  1753. *data_ptr++ = cpu_to_le32(r_value);
  1754. r_addr += sizeof(uint32_t);
  1755. }
  1756. *d_ptr = data_ptr;
  1757. }
  1758. #define MD_MIU_TEST_AGT_CTRL 0x41000090
  1759. #define MD_MIU_TEST_AGT_ADDR_LO 0x41000094
  1760. #define MD_MIU_TEST_AGT_ADDR_HI 0x41000098
  1761. static int qla4_8xxx_minidump_process_rdmem(struct scsi_qla_host *ha,
  1762. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1763. uint32_t **d_ptr)
  1764. {
  1765. uint32_t r_addr, r_value, r_data;
  1766. uint32_t i, j, loop_cnt;
  1767. struct qla8xxx_minidump_entry_rdmem *m_hdr;
  1768. unsigned long flags;
  1769. uint32_t *data_ptr = *d_ptr;
  1770. DEBUG2(ql4_printk(KERN_INFO, ha, "Entering fn: %s\n", __func__));
  1771. m_hdr = (struct qla8xxx_minidump_entry_rdmem *)entry_hdr;
  1772. r_addr = m_hdr->read_addr;
  1773. loop_cnt = m_hdr->read_data_size/16;
  1774. DEBUG2(ql4_printk(KERN_INFO, ha,
  1775. "[%s]: Read addr: 0x%x, read_data_size: 0x%x\n",
  1776. __func__, r_addr, m_hdr->read_data_size));
  1777. if (r_addr & 0xf) {
  1778. DEBUG2(ql4_printk(KERN_INFO, ha,
  1779. "[%s]: Read addr 0x%x not 16 bytes alligned\n",
  1780. __func__, r_addr));
  1781. return QLA_ERROR;
  1782. }
  1783. if (m_hdr->read_data_size % 16) {
  1784. DEBUG2(ql4_printk(KERN_INFO, ha,
  1785. "[%s]: Read data[0x%x] not multiple of 16 bytes\n",
  1786. __func__, m_hdr->read_data_size));
  1787. return QLA_ERROR;
  1788. }
  1789. DEBUG2(ql4_printk(KERN_INFO, ha,
  1790. "[%s]: rdmem_addr: 0x%x, read_data_size: 0x%x, loop_cnt: 0x%x\n",
  1791. __func__, r_addr, m_hdr->read_data_size, loop_cnt));
  1792. write_lock_irqsave(&ha->hw_lock, flags);
  1793. for (i = 0; i < loop_cnt; i++) {
  1794. ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_LO,
  1795. r_addr);
  1796. r_value = 0;
  1797. ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_ADDR_HI,
  1798. r_value);
  1799. r_value = MIU_TA_CTL_ENABLE;
  1800. ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL, r_value);
  1801. r_value = MIU_TA_CTL_START_ENABLE;
  1802. ha->isp_ops->wr_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL, r_value);
  1803. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1804. ha->isp_ops->rd_reg_indirect(ha, MD_MIU_TEST_AGT_CTRL,
  1805. &r_value);
  1806. if ((r_value & MIU_TA_CTL_BUSY) == 0)
  1807. break;
  1808. }
  1809. if (j >= MAX_CTL_CHECK) {
  1810. printk_ratelimited(KERN_ERR
  1811. "%s: failed to read through agent\n",
  1812. __func__);
  1813. write_unlock_irqrestore(&ha->hw_lock, flags);
  1814. return QLA_SUCCESS;
  1815. }
  1816. for (j = 0; j < 4; j++) {
  1817. ha->isp_ops->rd_reg_indirect(ha,
  1818. MD_MIU_TEST_AGT_RDDATA[j],
  1819. &r_data);
  1820. *data_ptr++ = cpu_to_le32(r_data);
  1821. }
  1822. r_addr += 16;
  1823. }
  1824. write_unlock_irqrestore(&ha->hw_lock, flags);
  1825. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s datacount: 0x%x\n",
  1826. __func__, (loop_cnt * 16)));
  1827. *d_ptr = data_ptr;
  1828. return QLA_SUCCESS;
  1829. }
  1830. static void qla4_8xxx_mark_entry_skipped(struct scsi_qla_host *ha,
  1831. struct qla8xxx_minidump_entry_hdr *entry_hdr,
  1832. int index)
  1833. {
  1834. entry_hdr->d_ctrl.driver_flags |= QLA8XXX_DBG_SKIPPED_FLAG;
  1835. DEBUG2(ql4_printk(KERN_INFO, ha,
  1836. "scsi(%ld): Skipping entry[%d]: ETYPE[0x%x]-ELEVEL[0x%x]\n",
  1837. ha->host_no, index, entry_hdr->entry_type,
  1838. entry_hdr->d_ctrl.entry_capture_mask));
  1839. }
  1840. /**
  1841. * qla4_8xxx_collect_md_data - Retrieve firmware minidump data.
  1842. * @ha: pointer to adapter structure
  1843. **/
  1844. static int qla4_8xxx_collect_md_data(struct scsi_qla_host *ha)
  1845. {
  1846. int num_entry_hdr = 0;
  1847. struct qla8xxx_minidump_entry_hdr *entry_hdr;
  1848. struct qla4_8xxx_minidump_template_hdr *tmplt_hdr;
  1849. uint32_t *data_ptr;
  1850. uint32_t data_collected = 0;
  1851. int i, rval = QLA_ERROR;
  1852. uint64_t now;
  1853. uint32_t timestamp;
  1854. if (!ha->fw_dump) {
  1855. ql4_printk(KERN_INFO, ha, "%s(%ld) No buffer to dump\n",
  1856. __func__, ha->host_no);
  1857. return rval;
  1858. }
  1859. tmplt_hdr = (struct qla4_8xxx_minidump_template_hdr *)
  1860. ha->fw_dump_tmplt_hdr;
  1861. data_ptr = (uint32_t *)((uint8_t *)ha->fw_dump +
  1862. ha->fw_dump_tmplt_size);
  1863. data_collected += ha->fw_dump_tmplt_size;
  1864. num_entry_hdr = tmplt_hdr->num_of_entries;
  1865. ql4_printk(KERN_INFO, ha, "[%s]: starting data ptr: %p\n",
  1866. __func__, data_ptr);
  1867. ql4_printk(KERN_INFO, ha,
  1868. "[%s]: no of entry headers in Template: 0x%x\n",
  1869. __func__, num_entry_hdr);
  1870. ql4_printk(KERN_INFO, ha, "[%s]: Capture Mask obtained: 0x%x\n",
  1871. __func__, ha->fw_dump_capture_mask);
  1872. ql4_printk(KERN_INFO, ha, "[%s]: Total_data_size 0x%x, %d obtained\n",
  1873. __func__, ha->fw_dump_size, ha->fw_dump_size);
  1874. /* Update current timestamp before taking dump */
  1875. now = get_jiffies_64();
  1876. timestamp = (u32)(jiffies_to_msecs(now) / 1000);
  1877. tmplt_hdr->driver_timestamp = timestamp;
  1878. entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
  1879. (((uint8_t *)ha->fw_dump_tmplt_hdr) +
  1880. tmplt_hdr->first_entry_offset);
  1881. /* Walk through the entry headers - validate/perform required action */
  1882. for (i = 0; i < num_entry_hdr; i++) {
  1883. if (data_collected >= ha->fw_dump_size) {
  1884. ql4_printk(KERN_INFO, ha,
  1885. "Data collected: [0x%x], Total Dump size: [0x%x]\n",
  1886. data_collected, ha->fw_dump_size);
  1887. return rval;
  1888. }
  1889. if (!(entry_hdr->d_ctrl.entry_capture_mask &
  1890. ha->fw_dump_capture_mask)) {
  1891. entry_hdr->d_ctrl.driver_flags |=
  1892. QLA8XXX_DBG_SKIPPED_FLAG;
  1893. goto skip_nxt_entry;
  1894. }
  1895. DEBUG2(ql4_printk(KERN_INFO, ha,
  1896. "Data collected: [0x%x], Dump size left:[0x%x]\n",
  1897. data_collected,
  1898. (ha->fw_dump_size - data_collected)));
  1899. /* Decode the entry type and take required action to capture
  1900. * debug data
  1901. */
  1902. switch (entry_hdr->entry_type) {
  1903. case QLA8XXX_RDEND:
  1904. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  1905. break;
  1906. case QLA8XXX_CNTRL:
  1907. rval = qla4_8xxx_minidump_process_control(ha,
  1908. entry_hdr);
  1909. if (rval != QLA_SUCCESS) {
  1910. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  1911. goto md_failed;
  1912. }
  1913. break;
  1914. case QLA8XXX_RDCRB:
  1915. qla4_8xxx_minidump_process_rdcrb(ha, entry_hdr,
  1916. &data_ptr);
  1917. break;
  1918. case QLA8XXX_RDMEM:
  1919. rval = qla4_8xxx_minidump_process_rdmem(ha, entry_hdr,
  1920. &data_ptr);
  1921. if (rval != QLA_SUCCESS) {
  1922. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  1923. goto md_failed;
  1924. }
  1925. break;
  1926. case QLA8XXX_BOARD:
  1927. case QLA8XXX_RDROM:
  1928. qla4_82xx_minidump_process_rdrom(ha, entry_hdr,
  1929. &data_ptr);
  1930. break;
  1931. case QLA8XXX_L2DTG:
  1932. case QLA8XXX_L2ITG:
  1933. case QLA8XXX_L2DAT:
  1934. case QLA8XXX_L2INS:
  1935. rval = qla4_8xxx_minidump_process_l2tag(ha, entry_hdr,
  1936. &data_ptr);
  1937. if (rval != QLA_SUCCESS) {
  1938. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  1939. goto md_failed;
  1940. }
  1941. break;
  1942. case QLA8XXX_L1DAT:
  1943. case QLA8XXX_L1INS:
  1944. qla4_8xxx_minidump_process_l1cache(ha, entry_hdr,
  1945. &data_ptr);
  1946. break;
  1947. case QLA8XXX_RDOCM:
  1948. qla4_8xxx_minidump_process_rdocm(ha, entry_hdr,
  1949. &data_ptr);
  1950. break;
  1951. case QLA8XXX_RDMUX:
  1952. qla4_8xxx_minidump_process_rdmux(ha, entry_hdr,
  1953. &data_ptr);
  1954. break;
  1955. case QLA8XXX_QUEUE:
  1956. qla4_8xxx_minidump_process_queue(ha, entry_hdr,
  1957. &data_ptr);
  1958. break;
  1959. case QLA8XXX_RDNOP:
  1960. default:
  1961. qla4_8xxx_mark_entry_skipped(ha, entry_hdr, i);
  1962. break;
  1963. }
  1964. data_collected = (uint8_t *)data_ptr -
  1965. ((uint8_t *)((uint8_t *)ha->fw_dump +
  1966. ha->fw_dump_tmplt_size));
  1967. skip_nxt_entry:
  1968. /* next entry in the template */
  1969. entry_hdr = (struct qla8xxx_minidump_entry_hdr *)
  1970. (((uint8_t *)entry_hdr) +
  1971. entry_hdr->entry_size);
  1972. }
  1973. if ((data_collected + ha->fw_dump_tmplt_size) != ha->fw_dump_size) {
  1974. ql4_printk(KERN_INFO, ha,
  1975. "Dump data mismatch: Data collected: [0x%x], total_data_size:[0x%x]\n",
  1976. data_collected, ha->fw_dump_size);
  1977. goto md_failed;
  1978. }
  1979. DEBUG2(ql4_printk(KERN_INFO, ha, "Leaving fn: %s Last entry: 0x%x\n",
  1980. __func__, i));
  1981. md_failed:
  1982. return rval;
  1983. }
  1984. /**
  1985. * qla4_8xxx_uevent_emit - Send uevent when the firmware dump is ready.
  1986. * @ha: pointer to adapter structure
  1987. **/
  1988. static void qla4_8xxx_uevent_emit(struct scsi_qla_host *ha, u32 code)
  1989. {
  1990. char event_string[40];
  1991. char *envp[] = { event_string, NULL };
  1992. switch (code) {
  1993. case QL4_UEVENT_CODE_FW_DUMP:
  1994. snprintf(event_string, sizeof(event_string), "FW_DUMP=%ld",
  1995. ha->host_no);
  1996. break;
  1997. default:
  1998. /*do nothing*/
  1999. break;
  2000. }
  2001. kobject_uevent_env(&(&ha->pdev->dev)->kobj, KOBJ_CHANGE, envp);
  2002. }
  2003. /**
  2004. * qla4_8xxx_device_bootstrap - Initialize device, set DEV_READY, start fw
  2005. * @ha: pointer to adapter structure
  2006. *
  2007. * Note: IDC lock must be held upon entry
  2008. **/
  2009. static int
  2010. qla4_8xxx_device_bootstrap(struct scsi_qla_host *ha)
  2011. {
  2012. int rval = QLA_ERROR;
  2013. int i, timeout;
  2014. uint32_t old_count, count;
  2015. int need_reset = 0, peg_stuck = 1;
  2016. need_reset = ha->isp_ops->need_reset(ha);
  2017. old_count = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_ALIVE_COUNTER);
  2018. for (i = 0; i < 10; i++) {
  2019. timeout = msleep_interruptible(200);
  2020. if (timeout) {
  2021. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
  2022. QLA8XXX_DEV_FAILED);
  2023. return rval;
  2024. }
  2025. count = qla4_8xxx_rd_direct(ha, QLA8XXX_PEG_ALIVE_COUNTER);
  2026. if (count != old_count)
  2027. peg_stuck = 0;
  2028. }
  2029. if (need_reset) {
  2030. /* We are trying to perform a recovery here. */
  2031. if (peg_stuck)
  2032. ha->isp_ops->rom_lock_recovery(ha);
  2033. goto dev_initialize;
  2034. } else {
  2035. /* Start of day for this ha context. */
  2036. if (peg_stuck) {
  2037. /* Either we are the first or recovery in progress. */
  2038. ha->isp_ops->rom_lock_recovery(ha);
  2039. goto dev_initialize;
  2040. } else {
  2041. /* Firmware already running. */
  2042. rval = QLA_SUCCESS;
  2043. goto dev_ready;
  2044. }
  2045. }
  2046. dev_initialize:
  2047. /* set to DEV_INITIALIZING */
  2048. ql4_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  2049. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
  2050. QLA8XXX_DEV_INITIALIZING);
  2051. /* Driver that sets device state to initializating sets IDC version */
  2052. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DRV_IDC_VERSION,
  2053. QLA82XX_IDC_VERSION);
  2054. ha->isp_ops->idc_unlock(ha);
  2055. if (ql4xenablemd && test_bit(AF_FW_RECOVERY, &ha->flags) &&
  2056. !test_and_set_bit(AF_82XX_FW_DUMPED, &ha->flags)) {
  2057. if (!qla4_8xxx_collect_md_data(ha)) {
  2058. qla4_8xxx_uevent_emit(ha, QL4_UEVENT_CODE_FW_DUMP);
  2059. } else {
  2060. ql4_printk(KERN_INFO, ha, "Unable to collect minidump\n");
  2061. clear_bit(AF_82XX_FW_DUMPED, &ha->flags);
  2062. }
  2063. }
  2064. rval = ha->isp_ops->restart_firmware(ha);
  2065. ha->isp_ops->idc_lock(ha);
  2066. if (rval != QLA_SUCCESS) {
  2067. ql4_printk(KERN_INFO, ha, "HW State: FAILED\n");
  2068. qla4_8xxx_clear_drv_active(ha);
  2069. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
  2070. QLA8XXX_DEV_FAILED);
  2071. return rval;
  2072. }
  2073. dev_ready:
  2074. ql4_printk(KERN_INFO, ha, "HW State: READY\n");
  2075. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE, QLA8XXX_DEV_READY);
  2076. return rval;
  2077. }
  2078. /**
  2079. * qla4_82xx_need_reset_handler - Code to start reset sequence
  2080. * @ha: pointer to adapter structure
  2081. *
  2082. * Note: IDC lock must be held upon entry
  2083. **/
  2084. static void
  2085. qla4_82xx_need_reset_handler(struct scsi_qla_host *ha)
  2086. {
  2087. uint32_t dev_state, drv_state, drv_active;
  2088. uint32_t active_mask = 0xFFFFFFFF;
  2089. unsigned long reset_timeout;
  2090. ql4_printk(KERN_INFO, ha,
  2091. "Performing ISP error recovery\n");
  2092. if (test_and_clear_bit(AF_ONLINE, &ha->flags)) {
  2093. qla4_82xx_idc_unlock(ha);
  2094. ha->isp_ops->disable_intrs(ha);
  2095. qla4_82xx_idc_lock(ha);
  2096. }
  2097. if (!test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
  2098. DEBUG2(ql4_printk(KERN_INFO, ha,
  2099. "%s(%ld): reset acknowledged\n",
  2100. __func__, ha->host_no));
  2101. qla4_8xxx_set_rst_ready(ha);
  2102. } else {
  2103. active_mask = (~(1 << (ha->func_num * 4)));
  2104. }
  2105. /* wait for 10 seconds for reset ack from all functions */
  2106. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  2107. drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2108. drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2109. ql4_printk(KERN_INFO, ha,
  2110. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
  2111. __func__, ha->host_no, drv_state, drv_active);
  2112. while (drv_state != (drv_active & active_mask)) {
  2113. if (time_after_eq(jiffies, reset_timeout)) {
  2114. ql4_printk(KERN_INFO, ha,
  2115. "%s: RESET TIMEOUT! drv_state: 0x%08x, drv_active: 0x%08x\n",
  2116. DRIVER_NAME, drv_state, drv_active);
  2117. break;
  2118. }
  2119. /*
  2120. * When reset_owner times out, check which functions
  2121. * acked/did not ack
  2122. */
  2123. if (test_bit(AF_8XXX_RST_OWNER, &ha->flags)) {
  2124. ql4_printk(KERN_INFO, ha,
  2125. "%s(%ld): drv_state = 0x%x, drv_active = 0x%x\n",
  2126. __func__, ha->host_no, drv_state,
  2127. drv_active);
  2128. }
  2129. qla4_82xx_idc_unlock(ha);
  2130. msleep(1000);
  2131. qla4_82xx_idc_lock(ha);
  2132. drv_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2133. drv_active = qla4_82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2134. }
  2135. /* Clear RESET OWNER as we are not going to use it any further */
  2136. clear_bit(AF_8XXX_RST_OWNER, &ha->flags);
  2137. dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2138. ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n", dev_state,
  2139. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  2140. /* Force to DEV_COLD unless someone else is starting a reset */
  2141. if (dev_state != QLA8XXX_DEV_INITIALIZING) {
  2142. ql4_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  2143. qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA8XXX_DEV_COLD);
  2144. qla4_8xxx_set_rst_ready(ha);
  2145. }
  2146. }
  2147. /**
  2148. * qla4_8xxx_need_qsnt_handler - Code to start qsnt
  2149. * @ha: pointer to adapter structure
  2150. **/
  2151. void
  2152. qla4_8xxx_need_qsnt_handler(struct scsi_qla_host *ha)
  2153. {
  2154. ha->isp_ops->idc_lock(ha);
  2155. qla4_8xxx_set_qsnt_ready(ha);
  2156. ha->isp_ops->idc_unlock(ha);
  2157. }
  2158. /**
  2159. * qla4_8xxx_device_state_handler - Adapter state machine
  2160. * @ha: pointer to host adapter structure.
  2161. *
  2162. * Note: IDC lock must be UNLOCKED upon entry
  2163. **/
  2164. int qla4_8xxx_device_state_handler(struct scsi_qla_host *ha)
  2165. {
  2166. uint32_t dev_state;
  2167. int rval = QLA_SUCCESS;
  2168. unsigned long dev_init_timeout;
  2169. if (!test_bit(AF_INIT_DONE, &ha->flags)) {
  2170. ha->isp_ops->idc_lock(ha);
  2171. qla4_8xxx_set_drv_active(ha);
  2172. ha->isp_ops->idc_unlock(ha);
  2173. }
  2174. dev_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DEV_STATE);
  2175. DEBUG2(ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
  2176. dev_state, dev_state < MAX_STATES ?
  2177. qdev_state[dev_state] : "Unknown"));
  2178. /* wait for 30 seconds for device to go ready */
  2179. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  2180. ha->isp_ops->idc_lock(ha);
  2181. while (1) {
  2182. if (time_after_eq(jiffies, dev_init_timeout)) {
  2183. ql4_printk(KERN_WARNING, ha,
  2184. "%s: Device Init Failed 0x%x = %s\n",
  2185. DRIVER_NAME,
  2186. dev_state, dev_state < MAX_STATES ?
  2187. qdev_state[dev_state] : "Unknown");
  2188. qla4_8xxx_wr_direct(ha, QLA8XXX_CRB_DEV_STATE,
  2189. QLA8XXX_DEV_FAILED);
  2190. }
  2191. dev_state = qla4_8xxx_rd_direct(ha, QLA8XXX_CRB_DEV_STATE);
  2192. ql4_printk(KERN_INFO, ha, "Device state is 0x%x = %s\n",
  2193. dev_state, dev_state < MAX_STATES ?
  2194. qdev_state[dev_state] : "Unknown");
  2195. /* NOTE: Make sure idc unlocked upon exit of switch statement */
  2196. switch (dev_state) {
  2197. case QLA8XXX_DEV_READY:
  2198. goto exit;
  2199. case QLA8XXX_DEV_COLD:
  2200. rval = qla4_8xxx_device_bootstrap(ha);
  2201. goto exit;
  2202. case QLA8XXX_DEV_INITIALIZING:
  2203. ha->isp_ops->idc_unlock(ha);
  2204. msleep(1000);
  2205. ha->isp_ops->idc_lock(ha);
  2206. break;
  2207. case QLA8XXX_DEV_NEED_RESET:
  2208. if (!ql4xdontresethba) {
  2209. qla4_82xx_need_reset_handler(ha);
  2210. /* Update timeout value after need
  2211. * reset handler */
  2212. dev_init_timeout = jiffies +
  2213. (ha->nx_dev_init_timeout * HZ);
  2214. } else {
  2215. ha->isp_ops->idc_unlock(ha);
  2216. msleep(1000);
  2217. ha->isp_ops->idc_lock(ha);
  2218. }
  2219. break;
  2220. case QLA8XXX_DEV_NEED_QUIESCENT:
  2221. /* idc locked/unlocked in handler */
  2222. qla4_8xxx_need_qsnt_handler(ha);
  2223. break;
  2224. case QLA8XXX_DEV_QUIESCENT:
  2225. ha->isp_ops->idc_unlock(ha);
  2226. msleep(1000);
  2227. ha->isp_ops->idc_lock(ha);
  2228. break;
  2229. case QLA8XXX_DEV_FAILED:
  2230. ha->isp_ops->idc_unlock(ha);
  2231. qla4xxx_dead_adapter_cleanup(ha);
  2232. rval = QLA_ERROR;
  2233. ha->isp_ops->idc_lock(ha);
  2234. goto exit;
  2235. default:
  2236. ha->isp_ops->idc_unlock(ha);
  2237. qla4xxx_dead_adapter_cleanup(ha);
  2238. rval = QLA_ERROR;
  2239. ha->isp_ops->idc_lock(ha);
  2240. goto exit;
  2241. }
  2242. }
  2243. exit:
  2244. ha->isp_ops->idc_unlock(ha);
  2245. return rval;
  2246. }
  2247. int qla4_8xxx_load_risc(struct scsi_qla_host *ha)
  2248. {
  2249. int retval;
  2250. /* clear the interrupt */
  2251. writel(0, &ha->qla4_82xx_reg->host_int);
  2252. readl(&ha->qla4_82xx_reg->host_int);
  2253. retval = qla4_8xxx_device_state_handler(ha);
  2254. if (retval == QLA_SUCCESS && !test_bit(AF_INIT_DONE, &ha->flags))
  2255. retval = qla4xxx_request_irqs(ha);
  2256. return retval;
  2257. }
  2258. /*****************************************************************************/
  2259. /* Flash Manipulation Routines */
  2260. /*****************************************************************************/
  2261. #define OPTROM_BURST_SIZE 0x1000
  2262. #define OPTROM_BURST_DWORDS (OPTROM_BURST_SIZE / 4)
  2263. #define FARX_DATA_FLAG BIT_31
  2264. #define FARX_ACCESS_FLASH_CONF 0x7FFD0000
  2265. #define FARX_ACCESS_FLASH_DATA 0x7FF00000
  2266. static inline uint32_t
  2267. flash_conf_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  2268. {
  2269. return hw->flash_conf_off | faddr;
  2270. }
  2271. static inline uint32_t
  2272. flash_data_addr(struct ql82xx_hw_data *hw, uint32_t faddr)
  2273. {
  2274. return hw->flash_data_off | faddr;
  2275. }
  2276. static uint32_t *
  2277. qla4_82xx_read_flash_data(struct scsi_qla_host *ha, uint32_t *dwptr,
  2278. uint32_t faddr, uint32_t length)
  2279. {
  2280. uint32_t i;
  2281. uint32_t val;
  2282. int loops = 0;
  2283. while ((qla4_82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  2284. udelay(100);
  2285. cond_resched();
  2286. loops++;
  2287. }
  2288. if (loops >= 50000) {
  2289. ql4_printk(KERN_WARNING, ha, "ROM lock failed\n");
  2290. return dwptr;
  2291. }
  2292. /* Dword reads to flash. */
  2293. for (i = 0; i < length/4; i++, faddr += 4) {
  2294. if (qla4_82xx_do_rom_fast_read(ha, faddr, &val)) {
  2295. ql4_printk(KERN_WARNING, ha,
  2296. "Do ROM fast read failed\n");
  2297. goto done_read;
  2298. }
  2299. dwptr[i] = __constant_cpu_to_le32(val);
  2300. }
  2301. done_read:
  2302. qla4_82xx_rom_unlock(ha);
  2303. return dwptr;
  2304. }
  2305. /**
  2306. * Address and length are byte address
  2307. **/
  2308. static uint8_t *
  2309. qla4_82xx_read_optrom_data(struct scsi_qla_host *ha, uint8_t *buf,
  2310. uint32_t offset, uint32_t length)
  2311. {
  2312. qla4_82xx_read_flash_data(ha, (uint32_t *)buf, offset, length);
  2313. return buf;
  2314. }
  2315. static int
  2316. qla4_8xxx_find_flt_start(struct scsi_qla_host *ha, uint32_t *start)
  2317. {
  2318. const char *loc, *locations[] = { "DEF", "PCI" };
  2319. /*
  2320. * FLT-location structure resides after the last PCI region.
  2321. */
  2322. /* Begin with sane defaults. */
  2323. loc = locations[0];
  2324. *start = FA_FLASH_LAYOUT_ADDR_82;
  2325. DEBUG2(ql4_printk(KERN_INFO, ha, "FLTL[%s] = 0x%x.\n", loc, *start));
  2326. return QLA_SUCCESS;
  2327. }
  2328. static void
  2329. qla4_8xxx_get_flt_info(struct scsi_qla_host *ha, uint32_t flt_addr)
  2330. {
  2331. const char *loc, *locations[] = { "DEF", "FLT" };
  2332. uint16_t *wptr;
  2333. uint16_t cnt, chksum;
  2334. uint32_t start;
  2335. struct qla_flt_header *flt;
  2336. struct qla_flt_region *region;
  2337. struct ql82xx_hw_data *hw = &ha->hw;
  2338. hw->flt_region_flt = flt_addr;
  2339. wptr = (uint16_t *)ha->request_ring;
  2340. flt = (struct qla_flt_header *)ha->request_ring;
  2341. region = (struct qla_flt_region *)&flt[1];
  2342. qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  2343. flt_addr << 2, OPTROM_BURST_SIZE);
  2344. if (*wptr == __constant_cpu_to_le16(0xffff))
  2345. goto no_flash_data;
  2346. if (flt->version != __constant_cpu_to_le16(1)) {
  2347. DEBUG2(ql4_printk(KERN_INFO, ha, "Unsupported FLT detected: "
  2348. "version=0x%x length=0x%x checksum=0x%x.\n",
  2349. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  2350. le16_to_cpu(flt->checksum)));
  2351. goto no_flash_data;
  2352. }
  2353. cnt = (sizeof(struct qla_flt_header) + le16_to_cpu(flt->length)) >> 1;
  2354. for (chksum = 0; cnt; cnt--)
  2355. chksum += le16_to_cpu(*wptr++);
  2356. if (chksum) {
  2357. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FLT detected: "
  2358. "version=0x%x length=0x%x checksum=0x%x.\n",
  2359. le16_to_cpu(flt->version), le16_to_cpu(flt->length),
  2360. chksum));
  2361. goto no_flash_data;
  2362. }
  2363. loc = locations[1];
  2364. cnt = le16_to_cpu(flt->length) / sizeof(struct qla_flt_region);
  2365. for ( ; cnt; cnt--, region++) {
  2366. /* Store addresses as DWORD offsets. */
  2367. start = le32_to_cpu(region->start) >> 2;
  2368. DEBUG3(ql4_printk(KERN_DEBUG, ha, "FLT[%02x]: start=0x%x "
  2369. "end=0x%x size=0x%x.\n", le32_to_cpu(region->code), start,
  2370. le32_to_cpu(region->end) >> 2, le32_to_cpu(region->size)));
  2371. switch (le32_to_cpu(region->code) & 0xff) {
  2372. case FLT_REG_FDT:
  2373. hw->flt_region_fdt = start;
  2374. break;
  2375. case FLT_REG_BOOT_CODE_82:
  2376. hw->flt_region_boot = start;
  2377. break;
  2378. case FLT_REG_FW_82:
  2379. case FLT_REG_FW_82_1:
  2380. hw->flt_region_fw = start;
  2381. break;
  2382. case FLT_REG_BOOTLOAD_82:
  2383. hw->flt_region_bootload = start;
  2384. break;
  2385. case FLT_REG_ISCSI_PARAM:
  2386. hw->flt_iscsi_param = start;
  2387. break;
  2388. case FLT_REG_ISCSI_CHAP:
  2389. hw->flt_region_chap = start;
  2390. hw->flt_chap_size = le32_to_cpu(region->size);
  2391. break;
  2392. }
  2393. }
  2394. goto done;
  2395. no_flash_data:
  2396. /* Use hardcoded defaults. */
  2397. loc = locations[0];
  2398. hw->flt_region_fdt = FA_FLASH_DESCR_ADDR_82;
  2399. hw->flt_region_boot = FA_BOOT_CODE_ADDR_82;
  2400. hw->flt_region_bootload = FA_BOOT_LOAD_ADDR_82;
  2401. hw->flt_region_fw = FA_RISC_CODE_ADDR_82;
  2402. hw->flt_region_chap = FA_FLASH_ISCSI_CHAP;
  2403. hw->flt_chap_size = FA_FLASH_CHAP_SIZE;
  2404. done:
  2405. DEBUG2(ql4_printk(KERN_INFO, ha, "FLT[%s]: flt=0x%x fdt=0x%x "
  2406. "boot=0x%x bootload=0x%x fw=0x%x\n", loc, hw->flt_region_flt,
  2407. hw->flt_region_fdt, hw->flt_region_boot, hw->flt_region_bootload,
  2408. hw->flt_region_fw));
  2409. }
  2410. static void
  2411. qla4_82xx_get_fdt_info(struct scsi_qla_host *ha)
  2412. {
  2413. #define FLASH_BLK_SIZE_4K 0x1000
  2414. #define FLASH_BLK_SIZE_32K 0x8000
  2415. #define FLASH_BLK_SIZE_64K 0x10000
  2416. const char *loc, *locations[] = { "MID", "FDT" };
  2417. uint16_t cnt, chksum;
  2418. uint16_t *wptr;
  2419. struct qla_fdt_layout *fdt;
  2420. uint16_t mid = 0;
  2421. uint16_t fid = 0;
  2422. struct ql82xx_hw_data *hw = &ha->hw;
  2423. hw->flash_conf_off = FARX_ACCESS_FLASH_CONF;
  2424. hw->flash_data_off = FARX_ACCESS_FLASH_DATA;
  2425. wptr = (uint16_t *)ha->request_ring;
  2426. fdt = (struct qla_fdt_layout *)ha->request_ring;
  2427. qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  2428. hw->flt_region_fdt << 2, OPTROM_BURST_SIZE);
  2429. if (*wptr == __constant_cpu_to_le16(0xffff))
  2430. goto no_flash_data;
  2431. if (fdt->sig[0] != 'Q' || fdt->sig[1] != 'L' || fdt->sig[2] != 'I' ||
  2432. fdt->sig[3] != 'D')
  2433. goto no_flash_data;
  2434. for (cnt = 0, chksum = 0; cnt < sizeof(struct qla_fdt_layout) >> 1;
  2435. cnt++)
  2436. chksum += le16_to_cpu(*wptr++);
  2437. if (chksum) {
  2438. DEBUG2(ql4_printk(KERN_INFO, ha, "Inconsistent FDT detected: "
  2439. "checksum=0x%x id=%c version=0x%x.\n", chksum, fdt->sig[0],
  2440. le16_to_cpu(fdt->version)));
  2441. goto no_flash_data;
  2442. }
  2443. loc = locations[1];
  2444. mid = le16_to_cpu(fdt->man_id);
  2445. fid = le16_to_cpu(fdt->id);
  2446. hw->fdt_wrt_disable = fdt->wrt_disable_bits;
  2447. hw->fdt_erase_cmd = flash_conf_addr(hw, 0x0300 | fdt->erase_cmd);
  2448. hw->fdt_block_size = le32_to_cpu(fdt->block_size);
  2449. if (fdt->unprotect_sec_cmd) {
  2450. hw->fdt_unprotect_sec_cmd = flash_conf_addr(hw, 0x0300 |
  2451. fdt->unprotect_sec_cmd);
  2452. hw->fdt_protect_sec_cmd = fdt->protect_sec_cmd ?
  2453. flash_conf_addr(hw, 0x0300 | fdt->protect_sec_cmd) :
  2454. flash_conf_addr(hw, 0x0336);
  2455. }
  2456. goto done;
  2457. no_flash_data:
  2458. loc = locations[0];
  2459. hw->fdt_block_size = FLASH_BLK_SIZE_64K;
  2460. done:
  2461. DEBUG2(ql4_printk(KERN_INFO, ha, "FDT[%s]: (0x%x/0x%x) erase=0x%x "
  2462. "pro=%x upro=%x wrtd=0x%x blk=0x%x.\n", loc, mid, fid,
  2463. hw->fdt_erase_cmd, hw->fdt_protect_sec_cmd,
  2464. hw->fdt_unprotect_sec_cmd, hw->fdt_wrt_disable,
  2465. hw->fdt_block_size));
  2466. }
  2467. static void
  2468. qla4_82xx_get_idc_param(struct scsi_qla_host *ha)
  2469. {
  2470. #define QLA82XX_IDC_PARAM_ADDR 0x003e885c
  2471. uint32_t *wptr;
  2472. if (!is_qla8022(ha))
  2473. return;
  2474. wptr = (uint32_t *)ha->request_ring;
  2475. qla4_82xx_read_optrom_data(ha, (uint8_t *)ha->request_ring,
  2476. QLA82XX_IDC_PARAM_ADDR , 8);
  2477. if (*wptr == __constant_cpu_to_le32(0xffffffff)) {
  2478. ha->nx_dev_init_timeout = ROM_DEV_INIT_TIMEOUT;
  2479. ha->nx_reset_timeout = ROM_DRV_RESET_ACK_TIMEOUT;
  2480. } else {
  2481. ha->nx_dev_init_timeout = le32_to_cpu(*wptr++);
  2482. ha->nx_reset_timeout = le32_to_cpu(*wptr);
  2483. }
  2484. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  2485. "ha->nx_dev_init_timeout = %d\n", ha->nx_dev_init_timeout));
  2486. DEBUG2(ql4_printk(KERN_DEBUG, ha,
  2487. "ha->nx_reset_timeout = %d\n", ha->nx_reset_timeout));
  2488. return;
  2489. }
  2490. void qla4_82xx_queue_mbox_cmd(struct scsi_qla_host *ha, uint32_t *mbx_cmd,
  2491. int in_count)
  2492. {
  2493. int i;
  2494. /* Load all mailbox registers, except mailbox 0. */
  2495. for (i = 1; i < in_count; i++)
  2496. writel(mbx_cmd[i], &ha->qla4_82xx_reg->mailbox_in[i]);
  2497. /* Wakeup firmware */
  2498. writel(mbx_cmd[0], &ha->qla4_82xx_reg->mailbox_in[0]);
  2499. readl(&ha->qla4_82xx_reg->mailbox_in[0]);
  2500. writel(HINT_MBX_INT_PENDING, &ha->qla4_82xx_reg->hint);
  2501. readl(&ha->qla4_82xx_reg->hint);
  2502. }
  2503. void qla4_82xx_process_mbox_intr(struct scsi_qla_host *ha, int out_count)
  2504. {
  2505. int intr_status;
  2506. intr_status = readl(&ha->qla4_82xx_reg->host_int);
  2507. if (intr_status & ISRX_82XX_RISC_INT) {
  2508. ha->mbox_status_count = out_count;
  2509. intr_status = readl(&ha->qla4_82xx_reg->host_status);
  2510. ha->isp_ops->interrupt_service_routine(ha, intr_status);
  2511. if (test_bit(AF_INTERRUPTS_ON, &ha->flags) &&
  2512. test_bit(AF_INTx_ENABLED, &ha->flags))
  2513. qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg,
  2514. 0xfbff);
  2515. }
  2516. }
  2517. int
  2518. qla4_8xxx_get_flash_info(struct scsi_qla_host *ha)
  2519. {
  2520. int ret;
  2521. uint32_t flt_addr;
  2522. ret = qla4_8xxx_find_flt_start(ha, &flt_addr);
  2523. if (ret != QLA_SUCCESS)
  2524. return ret;
  2525. qla4_8xxx_get_flt_info(ha, flt_addr);
  2526. qla4_82xx_get_fdt_info(ha);
  2527. qla4_82xx_get_idc_param(ha);
  2528. return QLA_SUCCESS;
  2529. }
  2530. /**
  2531. * qla4_8xxx_stop_firmware - stops firmware on specified adapter instance
  2532. * @ha: pointer to host adapter structure.
  2533. *
  2534. * Remarks:
  2535. * For iSCSI, throws away all I/O and AENs into bit bucket, so they will
  2536. * not be available after successful return. Driver must cleanup potential
  2537. * outstanding I/O's after calling this funcion.
  2538. **/
  2539. int
  2540. qla4_8xxx_stop_firmware(struct scsi_qla_host *ha)
  2541. {
  2542. int status;
  2543. uint32_t mbox_cmd[MBOX_REG_COUNT];
  2544. uint32_t mbox_sts[MBOX_REG_COUNT];
  2545. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  2546. memset(&mbox_sts, 0, sizeof(mbox_sts));
  2547. mbox_cmd[0] = MBOX_CMD_STOP_FW;
  2548. status = qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1,
  2549. &mbox_cmd[0], &mbox_sts[0]);
  2550. DEBUG2(printk("scsi%ld: %s: status = %d\n", ha->host_no,
  2551. __func__, status));
  2552. return status;
  2553. }
  2554. /**
  2555. * qla4_82xx_isp_reset - Resets ISP and aborts all outstanding commands.
  2556. * @ha: pointer to host adapter structure.
  2557. **/
  2558. int
  2559. qla4_82xx_isp_reset(struct scsi_qla_host *ha)
  2560. {
  2561. int rval;
  2562. uint32_t dev_state;
  2563. qla4_82xx_idc_lock(ha);
  2564. dev_state = qla4_82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2565. if (dev_state == QLA8XXX_DEV_READY) {
  2566. ql4_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  2567. qla4_82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2568. QLA8XXX_DEV_NEED_RESET);
  2569. set_bit(AF_8XXX_RST_OWNER, &ha->flags);
  2570. } else
  2571. ql4_printk(KERN_INFO, ha, "HW State: DEVICE INITIALIZING\n");
  2572. qla4_82xx_idc_unlock(ha);
  2573. rval = qla4_8xxx_device_state_handler(ha);
  2574. qla4_82xx_idc_lock(ha);
  2575. qla4_8xxx_clear_rst_ready(ha);
  2576. qla4_82xx_idc_unlock(ha);
  2577. if (rval == QLA_SUCCESS) {
  2578. ql4_printk(KERN_INFO, ha, "Clearing AF_RECOVERY in qla4_82xx_isp_reset\n");
  2579. clear_bit(AF_FW_RECOVERY, &ha->flags);
  2580. }
  2581. return rval;
  2582. }
  2583. /**
  2584. * qla4_8xxx_get_sys_info - get adapter MAC address(es) and serial number
  2585. * @ha: pointer to host adapter structure.
  2586. *
  2587. **/
  2588. int qla4_8xxx_get_sys_info(struct scsi_qla_host *ha)
  2589. {
  2590. uint32_t mbox_cmd[MBOX_REG_COUNT];
  2591. uint32_t mbox_sts[MBOX_REG_COUNT];
  2592. struct mbx_sys_info *sys_info;
  2593. dma_addr_t sys_info_dma;
  2594. int status = QLA_ERROR;
  2595. sys_info = dma_alloc_coherent(&ha->pdev->dev, sizeof(*sys_info),
  2596. &sys_info_dma, GFP_KERNEL);
  2597. if (sys_info == NULL) {
  2598. DEBUG2(printk("scsi%ld: %s: Unable to allocate dma buffer.\n",
  2599. ha->host_no, __func__));
  2600. return status;
  2601. }
  2602. memset(sys_info, 0, sizeof(*sys_info));
  2603. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  2604. memset(&mbox_sts, 0, sizeof(mbox_sts));
  2605. mbox_cmd[0] = MBOX_CMD_GET_SYS_INFO;
  2606. mbox_cmd[1] = LSDW(sys_info_dma);
  2607. mbox_cmd[2] = MSDW(sys_info_dma);
  2608. mbox_cmd[4] = sizeof(*sys_info);
  2609. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 6, &mbox_cmd[0],
  2610. &mbox_sts[0]) != QLA_SUCCESS) {
  2611. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO failed\n",
  2612. ha->host_no, __func__));
  2613. goto exit_validate_mac82;
  2614. }
  2615. /* Make sure we receive the minimum required data to cache internally */
  2616. if (mbox_sts[4] < offsetof(struct mbx_sys_info, reserved)) {
  2617. DEBUG2(printk("scsi%ld: %s: GET_SYS_INFO data receive"
  2618. " error (%x)\n", ha->host_no, __func__, mbox_sts[4]));
  2619. goto exit_validate_mac82;
  2620. }
  2621. /* Save M.A.C. address & serial_number */
  2622. ha->port_num = sys_info->port_num;
  2623. memcpy(ha->my_mac, &sys_info->mac_addr[0],
  2624. min(sizeof(ha->my_mac), sizeof(sys_info->mac_addr)));
  2625. memcpy(ha->serial_number, &sys_info->serial_number,
  2626. min(sizeof(ha->serial_number), sizeof(sys_info->serial_number)));
  2627. memcpy(ha->model_name, &sys_info->board_id_str,
  2628. min(sizeof(ha->model_name), sizeof(sys_info->board_id_str)));
  2629. ha->phy_port_cnt = sys_info->phys_port_cnt;
  2630. ha->phy_port_num = sys_info->port_num;
  2631. ha->iscsi_pci_func_cnt = sys_info->iscsi_pci_func_cnt;
  2632. DEBUG2(printk("scsi%ld: %s: "
  2633. "mac %02x:%02x:%02x:%02x:%02x:%02x "
  2634. "serial %s\n", ha->host_no, __func__,
  2635. ha->my_mac[0], ha->my_mac[1], ha->my_mac[2],
  2636. ha->my_mac[3], ha->my_mac[4], ha->my_mac[5],
  2637. ha->serial_number));
  2638. status = QLA_SUCCESS;
  2639. exit_validate_mac82:
  2640. dma_free_coherent(&ha->pdev->dev, sizeof(*sys_info), sys_info,
  2641. sys_info_dma);
  2642. return status;
  2643. }
  2644. /* Interrupt handling helpers. */
  2645. static int
  2646. qla4_8xxx_mbx_intr_enable(struct scsi_qla_host *ha)
  2647. {
  2648. uint32_t mbox_cmd[MBOX_REG_COUNT];
  2649. uint32_t mbox_sts[MBOX_REG_COUNT];
  2650. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  2651. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  2652. memset(&mbox_sts, 0, sizeof(mbox_sts));
  2653. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  2654. mbox_cmd[1] = INTR_ENABLE;
  2655. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  2656. &mbox_sts[0]) != QLA_SUCCESS) {
  2657. DEBUG2(ql4_printk(KERN_INFO, ha,
  2658. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  2659. __func__, mbox_sts[0]));
  2660. return QLA_ERROR;
  2661. }
  2662. return QLA_SUCCESS;
  2663. }
  2664. static int
  2665. qla4_8xxx_mbx_intr_disable(struct scsi_qla_host *ha)
  2666. {
  2667. uint32_t mbox_cmd[MBOX_REG_COUNT];
  2668. uint32_t mbox_sts[MBOX_REG_COUNT];
  2669. DEBUG2(ql4_printk(KERN_INFO, ha, "%s\n", __func__));
  2670. memset(&mbox_cmd, 0, sizeof(mbox_cmd));
  2671. memset(&mbox_sts, 0, sizeof(mbox_sts));
  2672. mbox_cmd[0] = MBOX_CMD_ENABLE_INTRS;
  2673. mbox_cmd[1] = INTR_DISABLE;
  2674. if (qla4xxx_mailbox_command(ha, MBOX_REG_COUNT, 1, &mbox_cmd[0],
  2675. &mbox_sts[0]) != QLA_SUCCESS) {
  2676. DEBUG2(ql4_printk(KERN_INFO, ha,
  2677. "%s: MBOX_CMD_ENABLE_INTRS failed (0x%04x)\n",
  2678. __func__, mbox_sts[0]));
  2679. return QLA_ERROR;
  2680. }
  2681. return QLA_SUCCESS;
  2682. }
  2683. void
  2684. qla4_82xx_enable_intrs(struct scsi_qla_host *ha)
  2685. {
  2686. qla4_8xxx_mbx_intr_enable(ha);
  2687. spin_lock_irq(&ha->hardware_lock);
  2688. /* BIT 10 - reset */
  2689. qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2690. spin_unlock_irq(&ha->hardware_lock);
  2691. set_bit(AF_INTERRUPTS_ON, &ha->flags);
  2692. }
  2693. void
  2694. qla4_82xx_disable_intrs(struct scsi_qla_host *ha)
  2695. {
  2696. if (test_and_clear_bit(AF_INTERRUPTS_ON, &ha->flags))
  2697. qla4_8xxx_mbx_intr_disable(ha);
  2698. spin_lock_irq(&ha->hardware_lock);
  2699. /* BIT 10 - set */
  2700. qla4_82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2701. spin_unlock_irq(&ha->hardware_lock);
  2702. }
  2703. struct ql4_init_msix_entry {
  2704. uint16_t entry;
  2705. uint16_t index;
  2706. const char *name;
  2707. irq_handler_t handler;
  2708. };
  2709. static struct ql4_init_msix_entry qla4_8xxx_msix_entries[QLA_MSIX_ENTRIES] = {
  2710. { QLA_MSIX_DEFAULT, QLA_MIDX_DEFAULT,
  2711. "qla4xxx (default)",
  2712. (irq_handler_t)qla4_8xxx_default_intr_handler },
  2713. { QLA_MSIX_RSP_Q, QLA_MIDX_RSP_Q,
  2714. "qla4xxx (rsp_q)", (irq_handler_t)qla4_8xxx_msix_rsp_q },
  2715. };
  2716. void
  2717. qla4_8xxx_disable_msix(struct scsi_qla_host *ha)
  2718. {
  2719. int i;
  2720. struct ql4_msix_entry *qentry;
  2721. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  2722. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  2723. if (qentry->have_irq) {
  2724. free_irq(qentry->msix_vector, ha);
  2725. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  2726. __func__, qla4_8xxx_msix_entries[i].name));
  2727. }
  2728. }
  2729. pci_disable_msix(ha->pdev);
  2730. clear_bit(AF_MSIX_ENABLED, &ha->flags);
  2731. }
  2732. int
  2733. qla4_8xxx_enable_msix(struct scsi_qla_host *ha)
  2734. {
  2735. int i, ret;
  2736. struct msix_entry entries[QLA_MSIX_ENTRIES];
  2737. struct ql4_msix_entry *qentry;
  2738. for (i = 0; i < QLA_MSIX_ENTRIES; i++)
  2739. entries[i].entry = qla4_8xxx_msix_entries[i].entry;
  2740. ret = pci_enable_msix(ha->pdev, entries, ARRAY_SIZE(entries));
  2741. if (ret) {
  2742. ql4_printk(KERN_WARNING, ha,
  2743. "MSI-X: Failed to enable support -- %d/%d\n",
  2744. QLA_MSIX_ENTRIES, ret);
  2745. goto msix_out;
  2746. }
  2747. set_bit(AF_MSIX_ENABLED, &ha->flags);
  2748. for (i = 0; i < QLA_MSIX_ENTRIES; i++) {
  2749. qentry = &ha->msix_entries[qla4_8xxx_msix_entries[i].index];
  2750. qentry->msix_vector = entries[i].vector;
  2751. qentry->msix_entry = entries[i].entry;
  2752. qentry->have_irq = 0;
  2753. ret = request_irq(qentry->msix_vector,
  2754. qla4_8xxx_msix_entries[i].handler, 0,
  2755. qla4_8xxx_msix_entries[i].name, ha);
  2756. if (ret) {
  2757. ql4_printk(KERN_WARNING, ha,
  2758. "MSI-X: Unable to register handler -- %x/%d.\n",
  2759. qla4_8xxx_msix_entries[i].index, ret);
  2760. qla4_8xxx_disable_msix(ha);
  2761. goto msix_out;
  2762. }
  2763. qentry->have_irq = 1;
  2764. DEBUG2(ql4_printk(KERN_INFO, ha, "%s: %s\n",
  2765. __func__, qla4_8xxx_msix_entries[i].name));
  2766. }
  2767. msix_out:
  2768. return ret;
  2769. }