b44.c 52 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143
  1. /* b44.c: Broadcom 4400 device driver.
  2. *
  3. * Copyright (C) 2002 David S. Miller (davem@redhat.com)
  4. * Fixed by Pekka Pietikainen (pp@ee.oulu.fi)
  5. *
  6. * Distribute under GPL.
  7. */
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/moduleparam.h>
  11. #include <linux/types.h>
  12. #include <linux/netdevice.h>
  13. #include <linux/ethtool.h>
  14. #include <linux/mii.h>
  15. #include <linux/if_ether.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/init.h>
  20. #include <linux/version.h>
  21. #include <linux/dma-mapping.h>
  22. #include <asm/uaccess.h>
  23. #include <asm/io.h>
  24. #include <asm/irq.h>
  25. #include "b44.h"
  26. #define DRV_MODULE_NAME "b44"
  27. #define PFX DRV_MODULE_NAME ": "
  28. #define DRV_MODULE_VERSION "0.95"
  29. #define DRV_MODULE_RELDATE "Aug 3, 2004"
  30. #define B44_DEF_MSG_ENABLE \
  31. (NETIF_MSG_DRV | \
  32. NETIF_MSG_PROBE | \
  33. NETIF_MSG_LINK | \
  34. NETIF_MSG_TIMER | \
  35. NETIF_MSG_IFDOWN | \
  36. NETIF_MSG_IFUP | \
  37. NETIF_MSG_RX_ERR | \
  38. NETIF_MSG_TX_ERR)
  39. /* length of time before we decide the hardware is borked,
  40. * and dev->tx_timeout() should be called to fix the problem
  41. */
  42. #define B44_TX_TIMEOUT (5 * HZ)
  43. /* hardware minimum and maximum for a single frame's data payload */
  44. #define B44_MIN_MTU 60
  45. #define B44_MAX_MTU 1500
  46. #define B44_RX_RING_SIZE 512
  47. #define B44_DEF_RX_RING_PENDING 200
  48. #define B44_RX_RING_BYTES (sizeof(struct dma_desc) * \
  49. B44_RX_RING_SIZE)
  50. #define B44_TX_RING_SIZE 512
  51. #define B44_DEF_TX_RING_PENDING (B44_TX_RING_SIZE - 1)
  52. #define B44_TX_RING_BYTES (sizeof(struct dma_desc) * \
  53. B44_TX_RING_SIZE)
  54. #define B44_DMA_MASK 0x3fffffff
  55. #define TX_RING_GAP(BP) \
  56. (B44_TX_RING_SIZE - (BP)->tx_pending)
  57. #define TX_BUFFS_AVAIL(BP) \
  58. (((BP)->tx_cons <= (BP)->tx_prod) ? \
  59. (BP)->tx_cons + (BP)->tx_pending - (BP)->tx_prod : \
  60. (BP)->tx_cons - (BP)->tx_prod - TX_RING_GAP(BP))
  61. #define NEXT_TX(N) (((N) + 1) & (B44_TX_RING_SIZE - 1))
  62. #define RX_PKT_BUF_SZ (1536 + bp->rx_offset + 64)
  63. #define TX_PKT_BUF_SZ (B44_MAX_MTU + ETH_HLEN + 8)
  64. /* minimum number of free TX descriptors required to wake up TX process */
  65. #define B44_TX_WAKEUP_THRESH (B44_TX_RING_SIZE / 4)
  66. static char version[] __devinitdata =
  67. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  68. MODULE_AUTHOR("Florian Schirmer, Pekka Pietikainen, David S. Miller");
  69. MODULE_DESCRIPTION("Broadcom 4400 10/100 PCI ethernet driver");
  70. MODULE_LICENSE("GPL");
  71. MODULE_VERSION(DRV_MODULE_VERSION);
  72. static int b44_debug = -1; /* -1 == use B44_DEF_MSG_ENABLE as value */
  73. module_param(b44_debug, int, 0);
  74. MODULE_PARM_DESC(b44_debug, "B44 bitmapped debugging message enable value");
  75. static struct pci_device_id b44_pci_tbl[] = {
  76. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401,
  77. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  78. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B0,
  79. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  80. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B1,
  81. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  82. { } /* terminate list with empty entry */
  83. };
  84. MODULE_DEVICE_TABLE(pci, b44_pci_tbl);
  85. static void b44_halt(struct b44 *);
  86. static void b44_init_rings(struct b44 *);
  87. static void b44_init_hw(struct b44 *);
  88. static int dma_desc_align_mask;
  89. static int dma_desc_sync_size;
  90. static const char b44_gstrings[][ETH_GSTRING_LEN] = {
  91. #define _B44(x...) # x,
  92. B44_STAT_REG_DECLARE
  93. #undef _B44
  94. };
  95. static inline void b44_sync_dma_desc_for_device(struct pci_dev *pdev,
  96. dma_addr_t dma_base,
  97. unsigned long offset,
  98. enum dma_data_direction dir)
  99. {
  100. dma_sync_single_range_for_device(&pdev->dev, dma_base,
  101. offset & dma_desc_align_mask,
  102. dma_desc_sync_size, dir);
  103. }
  104. static inline void b44_sync_dma_desc_for_cpu(struct pci_dev *pdev,
  105. dma_addr_t dma_base,
  106. unsigned long offset,
  107. enum dma_data_direction dir)
  108. {
  109. dma_sync_single_range_for_cpu(&pdev->dev, dma_base,
  110. offset & dma_desc_align_mask,
  111. dma_desc_sync_size, dir);
  112. }
  113. static inline unsigned long br32(const struct b44 *bp, unsigned long reg)
  114. {
  115. return readl(bp->regs + reg);
  116. }
  117. static inline void bw32(const struct b44 *bp,
  118. unsigned long reg, unsigned long val)
  119. {
  120. writel(val, bp->regs + reg);
  121. }
  122. static int b44_wait_bit(struct b44 *bp, unsigned long reg,
  123. u32 bit, unsigned long timeout, const int clear)
  124. {
  125. unsigned long i;
  126. for (i = 0; i < timeout; i++) {
  127. u32 val = br32(bp, reg);
  128. if (clear && !(val & bit))
  129. break;
  130. if (!clear && (val & bit))
  131. break;
  132. udelay(10);
  133. }
  134. if (i == timeout) {
  135. printk(KERN_ERR PFX "%s: BUG! Timeout waiting for bit %08x of register "
  136. "%lx to %s.\n",
  137. bp->dev->name,
  138. bit, reg,
  139. (clear ? "clear" : "set"));
  140. return -ENODEV;
  141. }
  142. return 0;
  143. }
  144. /* Sonics SiliconBackplane support routines. ROFL, you should see all the
  145. * buzz words used on this company's website :-)
  146. *
  147. * All of these routines must be invoked with bp->lock held and
  148. * interrupts disabled.
  149. */
  150. #define SB_PCI_DMA 0x40000000 /* Client Mode PCI memory access space (1 GB) */
  151. #define BCM4400_PCI_CORE_ADDR 0x18002000 /* Address of PCI core on BCM4400 cards */
  152. static u32 ssb_get_core_rev(struct b44 *bp)
  153. {
  154. return (br32(bp, B44_SBIDHIGH) & SBIDHIGH_RC_MASK);
  155. }
  156. static u32 ssb_pci_setup(struct b44 *bp, u32 cores)
  157. {
  158. u32 bar_orig, pci_rev, val;
  159. pci_read_config_dword(bp->pdev, SSB_BAR0_WIN, &bar_orig);
  160. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, BCM4400_PCI_CORE_ADDR);
  161. pci_rev = ssb_get_core_rev(bp);
  162. val = br32(bp, B44_SBINTVEC);
  163. val |= cores;
  164. bw32(bp, B44_SBINTVEC, val);
  165. val = br32(bp, SSB_PCI_TRANS_2);
  166. val |= SSB_PCI_PREF | SSB_PCI_BURST;
  167. bw32(bp, SSB_PCI_TRANS_2, val);
  168. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, bar_orig);
  169. return pci_rev;
  170. }
  171. static void ssb_core_disable(struct b44 *bp)
  172. {
  173. if (br32(bp, B44_SBTMSLOW) & SBTMSLOW_RESET)
  174. return;
  175. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_CLOCK));
  176. b44_wait_bit(bp, B44_SBTMSLOW, SBTMSLOW_REJECT, 100000, 0);
  177. b44_wait_bit(bp, B44_SBTMSHIGH, SBTMSHIGH_BUSY, 100000, 1);
  178. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_FGC | SBTMSLOW_CLOCK |
  179. SBTMSLOW_REJECT | SBTMSLOW_RESET));
  180. br32(bp, B44_SBTMSLOW);
  181. udelay(1);
  182. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_RESET));
  183. br32(bp, B44_SBTMSLOW);
  184. udelay(1);
  185. }
  186. static void ssb_core_reset(struct b44 *bp)
  187. {
  188. u32 val;
  189. ssb_core_disable(bp);
  190. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_RESET | SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  191. br32(bp, B44_SBTMSLOW);
  192. udelay(1);
  193. /* Clear SERR if set, this is a hw bug workaround. */
  194. if (br32(bp, B44_SBTMSHIGH) & SBTMSHIGH_SERR)
  195. bw32(bp, B44_SBTMSHIGH, 0);
  196. val = br32(bp, B44_SBIMSTATE);
  197. if (val & (SBIMSTATE_IBE | SBIMSTATE_TO))
  198. bw32(bp, B44_SBIMSTATE, val & ~(SBIMSTATE_IBE | SBIMSTATE_TO));
  199. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  200. br32(bp, B44_SBTMSLOW);
  201. udelay(1);
  202. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK));
  203. br32(bp, B44_SBTMSLOW);
  204. udelay(1);
  205. }
  206. static int ssb_core_unit(struct b44 *bp)
  207. {
  208. #if 0
  209. u32 val = br32(bp, B44_SBADMATCH0);
  210. u32 base;
  211. type = val & SBADMATCH0_TYPE_MASK;
  212. switch (type) {
  213. case 0:
  214. base = val & SBADMATCH0_BS0_MASK;
  215. break;
  216. case 1:
  217. base = val & SBADMATCH0_BS1_MASK;
  218. break;
  219. case 2:
  220. default:
  221. base = val & SBADMATCH0_BS2_MASK;
  222. break;
  223. };
  224. #endif
  225. return 0;
  226. }
  227. static int ssb_is_core_up(struct b44 *bp)
  228. {
  229. return ((br32(bp, B44_SBTMSLOW) & (SBTMSLOW_RESET | SBTMSLOW_REJECT | SBTMSLOW_CLOCK))
  230. == SBTMSLOW_CLOCK);
  231. }
  232. static void __b44_cam_write(struct b44 *bp, unsigned char *data, int index)
  233. {
  234. u32 val;
  235. val = ((u32) data[2]) << 24;
  236. val |= ((u32) data[3]) << 16;
  237. val |= ((u32) data[4]) << 8;
  238. val |= ((u32) data[5]) << 0;
  239. bw32(bp, B44_CAM_DATA_LO, val);
  240. val = (CAM_DATA_HI_VALID |
  241. (((u32) data[0]) << 8) |
  242. (((u32) data[1]) << 0));
  243. bw32(bp, B44_CAM_DATA_HI, val);
  244. bw32(bp, B44_CAM_CTRL, (CAM_CTRL_WRITE |
  245. (index << CAM_CTRL_INDEX_SHIFT)));
  246. b44_wait_bit(bp, B44_CAM_CTRL, CAM_CTRL_BUSY, 100, 1);
  247. }
  248. static inline void __b44_disable_ints(struct b44 *bp)
  249. {
  250. bw32(bp, B44_IMASK, 0);
  251. }
  252. static void b44_disable_ints(struct b44 *bp)
  253. {
  254. __b44_disable_ints(bp);
  255. /* Flush posted writes. */
  256. br32(bp, B44_IMASK);
  257. }
  258. static void b44_enable_ints(struct b44 *bp)
  259. {
  260. bw32(bp, B44_IMASK, bp->imask);
  261. }
  262. static int b44_readphy(struct b44 *bp, int reg, u32 *val)
  263. {
  264. int err;
  265. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  266. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  267. (MDIO_OP_READ << MDIO_DATA_OP_SHIFT) |
  268. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  269. (reg << MDIO_DATA_RA_SHIFT) |
  270. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT)));
  271. err = b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  272. *val = br32(bp, B44_MDIO_DATA) & MDIO_DATA_DATA;
  273. return err;
  274. }
  275. static int b44_writephy(struct b44 *bp, int reg, u32 val)
  276. {
  277. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  278. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  279. (MDIO_OP_WRITE << MDIO_DATA_OP_SHIFT) |
  280. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  281. (reg << MDIO_DATA_RA_SHIFT) |
  282. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT) |
  283. (val & MDIO_DATA_DATA)));
  284. return b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  285. }
  286. /* miilib interface */
  287. /* FIXME FIXME: phy_id is ignored, bp->phy_addr use is unconditional
  288. * due to code existing before miilib use was added to this driver.
  289. * Someone should remove this artificial driver limitation in
  290. * b44_{read,write}phy. bp->phy_addr itself is fine (and needed).
  291. */
  292. static int b44_mii_read(struct net_device *dev, int phy_id, int location)
  293. {
  294. u32 val;
  295. struct b44 *bp = netdev_priv(dev);
  296. int rc = b44_readphy(bp, location, &val);
  297. if (rc)
  298. return 0xffffffff;
  299. return val;
  300. }
  301. static void b44_mii_write(struct net_device *dev, int phy_id, int location,
  302. int val)
  303. {
  304. struct b44 *bp = netdev_priv(dev);
  305. b44_writephy(bp, location, val);
  306. }
  307. static int b44_phy_reset(struct b44 *bp)
  308. {
  309. u32 val;
  310. int err;
  311. err = b44_writephy(bp, MII_BMCR, BMCR_RESET);
  312. if (err)
  313. return err;
  314. udelay(100);
  315. err = b44_readphy(bp, MII_BMCR, &val);
  316. if (!err) {
  317. if (val & BMCR_RESET) {
  318. printk(KERN_ERR PFX "%s: PHY Reset would not complete.\n",
  319. bp->dev->name);
  320. err = -ENODEV;
  321. }
  322. }
  323. return 0;
  324. }
  325. static void __b44_set_flow_ctrl(struct b44 *bp, u32 pause_flags)
  326. {
  327. u32 val;
  328. bp->flags &= ~(B44_FLAG_TX_PAUSE | B44_FLAG_RX_PAUSE);
  329. bp->flags |= pause_flags;
  330. val = br32(bp, B44_RXCONFIG);
  331. if (pause_flags & B44_FLAG_RX_PAUSE)
  332. val |= RXCONFIG_FLOW;
  333. else
  334. val &= ~RXCONFIG_FLOW;
  335. bw32(bp, B44_RXCONFIG, val);
  336. val = br32(bp, B44_MAC_FLOW);
  337. if (pause_flags & B44_FLAG_TX_PAUSE)
  338. val |= (MAC_FLOW_PAUSE_ENAB |
  339. (0xc0 & MAC_FLOW_RX_HI_WATER));
  340. else
  341. val &= ~MAC_FLOW_PAUSE_ENAB;
  342. bw32(bp, B44_MAC_FLOW, val);
  343. }
  344. static void b44_set_flow_ctrl(struct b44 *bp, u32 local, u32 remote)
  345. {
  346. u32 pause_enab = bp->flags & (B44_FLAG_TX_PAUSE |
  347. B44_FLAG_RX_PAUSE);
  348. if (local & ADVERTISE_PAUSE_CAP) {
  349. if (local & ADVERTISE_PAUSE_ASYM) {
  350. if (remote & LPA_PAUSE_CAP)
  351. pause_enab |= (B44_FLAG_TX_PAUSE |
  352. B44_FLAG_RX_PAUSE);
  353. else if (remote & LPA_PAUSE_ASYM)
  354. pause_enab |= B44_FLAG_RX_PAUSE;
  355. } else {
  356. if (remote & LPA_PAUSE_CAP)
  357. pause_enab |= (B44_FLAG_TX_PAUSE |
  358. B44_FLAG_RX_PAUSE);
  359. }
  360. } else if (local & ADVERTISE_PAUSE_ASYM) {
  361. if ((remote & LPA_PAUSE_CAP) &&
  362. (remote & LPA_PAUSE_ASYM))
  363. pause_enab |= B44_FLAG_TX_PAUSE;
  364. }
  365. __b44_set_flow_ctrl(bp, pause_enab);
  366. }
  367. static int b44_setup_phy(struct b44 *bp)
  368. {
  369. u32 val;
  370. int err;
  371. if ((err = b44_readphy(bp, B44_MII_ALEDCTRL, &val)) != 0)
  372. goto out;
  373. if ((err = b44_writephy(bp, B44_MII_ALEDCTRL,
  374. val & MII_ALEDCTRL_ALLMSK)) != 0)
  375. goto out;
  376. if ((err = b44_readphy(bp, B44_MII_TLEDCTRL, &val)) != 0)
  377. goto out;
  378. if ((err = b44_writephy(bp, B44_MII_TLEDCTRL,
  379. val | MII_TLEDCTRL_ENABLE)) != 0)
  380. goto out;
  381. if (!(bp->flags & B44_FLAG_FORCE_LINK)) {
  382. u32 adv = ADVERTISE_CSMA;
  383. if (bp->flags & B44_FLAG_ADV_10HALF)
  384. adv |= ADVERTISE_10HALF;
  385. if (bp->flags & B44_FLAG_ADV_10FULL)
  386. adv |= ADVERTISE_10FULL;
  387. if (bp->flags & B44_FLAG_ADV_100HALF)
  388. adv |= ADVERTISE_100HALF;
  389. if (bp->flags & B44_FLAG_ADV_100FULL)
  390. adv |= ADVERTISE_100FULL;
  391. if (bp->flags & B44_FLAG_PAUSE_AUTO)
  392. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  393. if ((err = b44_writephy(bp, MII_ADVERTISE, adv)) != 0)
  394. goto out;
  395. if ((err = b44_writephy(bp, MII_BMCR, (BMCR_ANENABLE |
  396. BMCR_ANRESTART))) != 0)
  397. goto out;
  398. } else {
  399. u32 bmcr;
  400. if ((err = b44_readphy(bp, MII_BMCR, &bmcr)) != 0)
  401. goto out;
  402. bmcr &= ~(BMCR_FULLDPLX | BMCR_ANENABLE | BMCR_SPEED100);
  403. if (bp->flags & B44_FLAG_100_BASE_T)
  404. bmcr |= BMCR_SPEED100;
  405. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  406. bmcr |= BMCR_FULLDPLX;
  407. if ((err = b44_writephy(bp, MII_BMCR, bmcr)) != 0)
  408. goto out;
  409. /* Since we will not be negotiating there is no safe way
  410. * to determine if the link partner supports flow control
  411. * or not. So just disable it completely in this case.
  412. */
  413. b44_set_flow_ctrl(bp, 0, 0);
  414. }
  415. out:
  416. return err;
  417. }
  418. static void b44_stats_update(struct b44 *bp)
  419. {
  420. unsigned long reg;
  421. u32 *val;
  422. val = &bp->hw_stats.tx_good_octets;
  423. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL) {
  424. *val++ += br32(bp, reg);
  425. }
  426. /* Pad */
  427. reg += 8*4UL;
  428. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL) {
  429. *val++ += br32(bp, reg);
  430. }
  431. }
  432. static void b44_link_report(struct b44 *bp)
  433. {
  434. if (!netif_carrier_ok(bp->dev)) {
  435. printk(KERN_INFO PFX "%s: Link is down.\n", bp->dev->name);
  436. } else {
  437. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  438. bp->dev->name,
  439. (bp->flags & B44_FLAG_100_BASE_T) ? 100 : 10,
  440. (bp->flags & B44_FLAG_FULL_DUPLEX) ? "full" : "half");
  441. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  442. "%s for RX.\n",
  443. bp->dev->name,
  444. (bp->flags & B44_FLAG_TX_PAUSE) ? "on" : "off",
  445. (bp->flags & B44_FLAG_RX_PAUSE) ? "on" : "off");
  446. }
  447. }
  448. static void b44_check_phy(struct b44 *bp)
  449. {
  450. u32 bmsr, aux;
  451. if (!b44_readphy(bp, MII_BMSR, &bmsr) &&
  452. !b44_readphy(bp, B44_MII_AUXCTRL, &aux) &&
  453. (bmsr != 0xffff)) {
  454. if (aux & MII_AUXCTRL_SPEED)
  455. bp->flags |= B44_FLAG_100_BASE_T;
  456. else
  457. bp->flags &= ~B44_FLAG_100_BASE_T;
  458. if (aux & MII_AUXCTRL_DUPLEX)
  459. bp->flags |= B44_FLAG_FULL_DUPLEX;
  460. else
  461. bp->flags &= ~B44_FLAG_FULL_DUPLEX;
  462. if (!netif_carrier_ok(bp->dev) &&
  463. (bmsr & BMSR_LSTATUS)) {
  464. u32 val = br32(bp, B44_TX_CTRL);
  465. u32 local_adv, remote_adv;
  466. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  467. val |= TX_CTRL_DUPLEX;
  468. else
  469. val &= ~TX_CTRL_DUPLEX;
  470. bw32(bp, B44_TX_CTRL, val);
  471. if (!(bp->flags & B44_FLAG_FORCE_LINK) &&
  472. !b44_readphy(bp, MII_ADVERTISE, &local_adv) &&
  473. !b44_readphy(bp, MII_LPA, &remote_adv))
  474. b44_set_flow_ctrl(bp, local_adv, remote_adv);
  475. /* Link now up */
  476. netif_carrier_on(bp->dev);
  477. b44_link_report(bp);
  478. } else if (netif_carrier_ok(bp->dev) && !(bmsr & BMSR_LSTATUS)) {
  479. /* Link now down */
  480. netif_carrier_off(bp->dev);
  481. b44_link_report(bp);
  482. }
  483. if (bmsr & BMSR_RFAULT)
  484. printk(KERN_WARNING PFX "%s: Remote fault detected in PHY\n",
  485. bp->dev->name);
  486. if (bmsr & BMSR_JCD)
  487. printk(KERN_WARNING PFX "%s: Jabber detected in PHY\n",
  488. bp->dev->name);
  489. }
  490. }
  491. static void b44_timer(unsigned long __opaque)
  492. {
  493. struct b44 *bp = (struct b44 *) __opaque;
  494. spin_lock_irq(&bp->lock);
  495. b44_check_phy(bp);
  496. b44_stats_update(bp);
  497. spin_unlock_irq(&bp->lock);
  498. bp->timer.expires = jiffies + HZ;
  499. add_timer(&bp->timer);
  500. }
  501. static void b44_tx(struct b44 *bp)
  502. {
  503. u32 cur, cons;
  504. cur = br32(bp, B44_DMATX_STAT) & DMATX_STAT_CDMASK;
  505. cur /= sizeof(struct dma_desc);
  506. /* XXX needs updating when NETIF_F_SG is supported */
  507. for (cons = bp->tx_cons; cons != cur; cons = NEXT_TX(cons)) {
  508. struct ring_info *rp = &bp->tx_buffers[cons];
  509. struct sk_buff *skb = rp->skb;
  510. if (unlikely(skb == NULL))
  511. BUG();
  512. pci_unmap_single(bp->pdev,
  513. pci_unmap_addr(rp, mapping),
  514. skb->len,
  515. PCI_DMA_TODEVICE);
  516. rp->skb = NULL;
  517. dev_kfree_skb_irq(skb);
  518. }
  519. bp->tx_cons = cons;
  520. if (netif_queue_stopped(bp->dev) &&
  521. TX_BUFFS_AVAIL(bp) > B44_TX_WAKEUP_THRESH)
  522. netif_wake_queue(bp->dev);
  523. bw32(bp, B44_GPTIMER, 0);
  524. }
  525. /* Works like this. This chip writes a 'struct rx_header" 30 bytes
  526. * before the DMA address you give it. So we allocate 30 more bytes
  527. * for the RX buffer, DMA map all of it, skb_reserve the 30 bytes, then
  528. * point the chip at 30 bytes past where the rx_header will go.
  529. */
  530. static int b44_alloc_rx_skb(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  531. {
  532. struct dma_desc *dp;
  533. struct ring_info *src_map, *map;
  534. struct rx_header *rh;
  535. struct sk_buff *skb;
  536. dma_addr_t mapping;
  537. int dest_idx;
  538. u32 ctrl;
  539. src_map = NULL;
  540. if (src_idx >= 0)
  541. src_map = &bp->rx_buffers[src_idx];
  542. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  543. map = &bp->rx_buffers[dest_idx];
  544. skb = dev_alloc_skb(RX_PKT_BUF_SZ);
  545. if (skb == NULL)
  546. return -ENOMEM;
  547. mapping = pci_map_single(bp->pdev, skb->data,
  548. RX_PKT_BUF_SZ,
  549. PCI_DMA_FROMDEVICE);
  550. /* Hardware bug work-around, the chip is unable to do PCI DMA
  551. to/from anything above 1GB :-( */
  552. if (mapping + RX_PKT_BUF_SZ > B44_DMA_MASK) {
  553. /* Sigh... */
  554. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  555. dev_kfree_skb_any(skb);
  556. skb = __dev_alloc_skb(RX_PKT_BUF_SZ,GFP_DMA);
  557. if (skb == NULL)
  558. return -ENOMEM;
  559. mapping = pci_map_single(bp->pdev, skb->data,
  560. RX_PKT_BUF_SZ,
  561. PCI_DMA_FROMDEVICE);
  562. if (mapping + RX_PKT_BUF_SZ > B44_DMA_MASK) {
  563. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  564. dev_kfree_skb_any(skb);
  565. return -ENOMEM;
  566. }
  567. }
  568. skb->dev = bp->dev;
  569. skb_reserve(skb, bp->rx_offset);
  570. rh = (struct rx_header *)
  571. (skb->data - bp->rx_offset);
  572. rh->len = 0;
  573. rh->flags = 0;
  574. map->skb = skb;
  575. pci_unmap_addr_set(map, mapping, mapping);
  576. if (src_map != NULL)
  577. src_map->skb = NULL;
  578. ctrl = (DESC_CTRL_LEN & (RX_PKT_BUF_SZ - bp->rx_offset));
  579. if (dest_idx == (B44_RX_RING_SIZE - 1))
  580. ctrl |= DESC_CTRL_EOT;
  581. dp = &bp->rx_ring[dest_idx];
  582. dp->ctrl = cpu_to_le32(ctrl);
  583. dp->addr = cpu_to_le32((u32) mapping + bp->rx_offset + bp->dma_offset);
  584. if (bp->flags & B44_FLAG_RX_RING_HACK)
  585. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  586. dest_idx * sizeof(dp),
  587. DMA_BIDIRECTIONAL);
  588. return RX_PKT_BUF_SZ;
  589. }
  590. static void b44_recycle_rx(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  591. {
  592. struct dma_desc *src_desc, *dest_desc;
  593. struct ring_info *src_map, *dest_map;
  594. struct rx_header *rh;
  595. int dest_idx;
  596. u32 ctrl;
  597. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  598. dest_desc = &bp->rx_ring[dest_idx];
  599. dest_map = &bp->rx_buffers[dest_idx];
  600. src_desc = &bp->rx_ring[src_idx];
  601. src_map = &bp->rx_buffers[src_idx];
  602. dest_map->skb = src_map->skb;
  603. rh = (struct rx_header *) src_map->skb->data;
  604. rh->len = 0;
  605. rh->flags = 0;
  606. pci_unmap_addr_set(dest_map, mapping,
  607. pci_unmap_addr(src_map, mapping));
  608. if (bp->flags & B44_FLAG_RX_RING_HACK)
  609. b44_sync_dma_desc_for_cpu(bp->pdev, bp->rx_ring_dma,
  610. src_idx * sizeof(src_desc),
  611. DMA_BIDIRECTIONAL);
  612. ctrl = src_desc->ctrl;
  613. if (dest_idx == (B44_RX_RING_SIZE - 1))
  614. ctrl |= cpu_to_le32(DESC_CTRL_EOT);
  615. else
  616. ctrl &= cpu_to_le32(~DESC_CTRL_EOT);
  617. dest_desc->ctrl = ctrl;
  618. dest_desc->addr = src_desc->addr;
  619. src_map->skb = NULL;
  620. if (bp->flags & B44_FLAG_RX_RING_HACK)
  621. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  622. dest_idx * sizeof(dest_desc),
  623. DMA_BIDIRECTIONAL);
  624. pci_dma_sync_single_for_device(bp->pdev, src_desc->addr,
  625. RX_PKT_BUF_SZ,
  626. PCI_DMA_FROMDEVICE);
  627. }
  628. static int b44_rx(struct b44 *bp, int budget)
  629. {
  630. int received;
  631. u32 cons, prod;
  632. received = 0;
  633. prod = br32(bp, B44_DMARX_STAT) & DMARX_STAT_CDMASK;
  634. prod /= sizeof(struct dma_desc);
  635. cons = bp->rx_cons;
  636. while (cons != prod && budget > 0) {
  637. struct ring_info *rp = &bp->rx_buffers[cons];
  638. struct sk_buff *skb = rp->skb;
  639. dma_addr_t map = pci_unmap_addr(rp, mapping);
  640. struct rx_header *rh;
  641. u16 len;
  642. pci_dma_sync_single_for_cpu(bp->pdev, map,
  643. RX_PKT_BUF_SZ,
  644. PCI_DMA_FROMDEVICE);
  645. rh = (struct rx_header *) skb->data;
  646. len = cpu_to_le16(rh->len);
  647. if ((len > (RX_PKT_BUF_SZ - bp->rx_offset)) ||
  648. (rh->flags & cpu_to_le16(RX_FLAG_ERRORS))) {
  649. drop_it:
  650. b44_recycle_rx(bp, cons, bp->rx_prod);
  651. drop_it_no_recycle:
  652. bp->stats.rx_dropped++;
  653. goto next_pkt;
  654. }
  655. if (len == 0) {
  656. int i = 0;
  657. do {
  658. udelay(2);
  659. barrier();
  660. len = cpu_to_le16(rh->len);
  661. } while (len == 0 && i++ < 5);
  662. if (len == 0)
  663. goto drop_it;
  664. }
  665. /* Omit CRC. */
  666. len -= 4;
  667. if (len > RX_COPY_THRESHOLD) {
  668. int skb_size;
  669. skb_size = b44_alloc_rx_skb(bp, cons, bp->rx_prod);
  670. if (skb_size < 0)
  671. goto drop_it;
  672. pci_unmap_single(bp->pdev, map,
  673. skb_size, PCI_DMA_FROMDEVICE);
  674. /* Leave out rx_header */
  675. skb_put(skb, len+bp->rx_offset);
  676. skb_pull(skb,bp->rx_offset);
  677. } else {
  678. struct sk_buff *copy_skb;
  679. b44_recycle_rx(bp, cons, bp->rx_prod);
  680. copy_skb = dev_alloc_skb(len + 2);
  681. if (copy_skb == NULL)
  682. goto drop_it_no_recycle;
  683. copy_skb->dev = bp->dev;
  684. skb_reserve(copy_skb, 2);
  685. skb_put(copy_skb, len);
  686. /* DMA sync done above, copy just the actual packet */
  687. memcpy(copy_skb->data, skb->data+bp->rx_offset, len);
  688. skb = copy_skb;
  689. }
  690. skb->ip_summed = CHECKSUM_NONE;
  691. skb->protocol = eth_type_trans(skb, bp->dev);
  692. netif_receive_skb(skb);
  693. bp->dev->last_rx = jiffies;
  694. received++;
  695. budget--;
  696. next_pkt:
  697. bp->rx_prod = (bp->rx_prod + 1) &
  698. (B44_RX_RING_SIZE - 1);
  699. cons = (cons + 1) & (B44_RX_RING_SIZE - 1);
  700. }
  701. bp->rx_cons = cons;
  702. bw32(bp, B44_DMARX_PTR, cons * sizeof(struct dma_desc));
  703. return received;
  704. }
  705. static int b44_poll(struct net_device *netdev, int *budget)
  706. {
  707. struct b44 *bp = netdev_priv(netdev);
  708. int done;
  709. spin_lock_irq(&bp->lock);
  710. if (bp->istat & (ISTAT_TX | ISTAT_TO)) {
  711. /* spin_lock(&bp->tx_lock); */
  712. b44_tx(bp);
  713. /* spin_unlock(&bp->tx_lock); */
  714. }
  715. spin_unlock_irq(&bp->lock);
  716. done = 1;
  717. if (bp->istat & ISTAT_RX) {
  718. int orig_budget = *budget;
  719. int work_done;
  720. if (orig_budget > netdev->quota)
  721. orig_budget = netdev->quota;
  722. work_done = b44_rx(bp, orig_budget);
  723. *budget -= work_done;
  724. netdev->quota -= work_done;
  725. if (work_done >= orig_budget)
  726. done = 0;
  727. }
  728. if (bp->istat & ISTAT_ERRORS) {
  729. spin_lock_irq(&bp->lock);
  730. b44_halt(bp);
  731. b44_init_rings(bp);
  732. b44_init_hw(bp);
  733. netif_wake_queue(bp->dev);
  734. spin_unlock_irq(&bp->lock);
  735. done = 1;
  736. }
  737. if (done) {
  738. netif_rx_complete(netdev);
  739. b44_enable_ints(bp);
  740. }
  741. return (done ? 0 : 1);
  742. }
  743. static irqreturn_t b44_interrupt(int irq, void *dev_id, struct pt_regs *regs)
  744. {
  745. struct net_device *dev = dev_id;
  746. struct b44 *bp = netdev_priv(dev);
  747. unsigned long flags;
  748. u32 istat, imask;
  749. int handled = 0;
  750. spin_lock_irqsave(&bp->lock, flags);
  751. istat = br32(bp, B44_ISTAT);
  752. imask = br32(bp, B44_IMASK);
  753. /* ??? What the fuck is the purpose of the interrupt mask
  754. * ??? register if we have to mask it out by hand anyways?
  755. */
  756. istat &= imask;
  757. if (istat) {
  758. handled = 1;
  759. if (netif_rx_schedule_prep(dev)) {
  760. /* NOTE: These writes are posted by the readback of
  761. * the ISTAT register below.
  762. */
  763. bp->istat = istat;
  764. __b44_disable_ints(bp);
  765. __netif_rx_schedule(dev);
  766. } else {
  767. printk(KERN_ERR PFX "%s: Error, poll already scheduled\n",
  768. dev->name);
  769. }
  770. bw32(bp, B44_ISTAT, istat);
  771. br32(bp, B44_ISTAT);
  772. }
  773. spin_unlock_irqrestore(&bp->lock, flags);
  774. return IRQ_RETVAL(handled);
  775. }
  776. static void b44_tx_timeout(struct net_device *dev)
  777. {
  778. struct b44 *bp = netdev_priv(dev);
  779. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  780. dev->name);
  781. spin_lock_irq(&bp->lock);
  782. b44_halt(bp);
  783. b44_init_rings(bp);
  784. b44_init_hw(bp);
  785. spin_unlock_irq(&bp->lock);
  786. b44_enable_ints(bp);
  787. netif_wake_queue(dev);
  788. }
  789. static int b44_start_xmit(struct sk_buff *skb, struct net_device *dev)
  790. {
  791. struct b44 *bp = netdev_priv(dev);
  792. struct sk_buff *bounce_skb;
  793. int rc = NETDEV_TX_OK;
  794. dma_addr_t mapping;
  795. u32 len, entry, ctrl;
  796. len = skb->len;
  797. spin_lock_irq(&bp->lock);
  798. /* This is a hard error, log it. */
  799. if (unlikely(TX_BUFFS_AVAIL(bp) < 1)) {
  800. netif_stop_queue(dev);
  801. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  802. dev->name);
  803. goto err_out;
  804. }
  805. mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  806. if (mapping + len > B44_DMA_MASK) {
  807. /* Chip can't handle DMA to/from >1GB, use bounce buffer */
  808. pci_unmap_single(bp->pdev, mapping, len, PCI_DMA_TODEVICE);
  809. bounce_skb = __dev_alloc_skb(TX_PKT_BUF_SZ,
  810. GFP_ATOMIC|GFP_DMA);
  811. if (!bounce_skb)
  812. goto err_out;
  813. mapping = pci_map_single(bp->pdev, bounce_skb->data,
  814. len, PCI_DMA_TODEVICE);
  815. if (mapping + len > B44_DMA_MASK) {
  816. pci_unmap_single(bp->pdev, mapping,
  817. len, PCI_DMA_TODEVICE);
  818. dev_kfree_skb_any(bounce_skb);
  819. goto err_out;
  820. }
  821. memcpy(skb_put(bounce_skb, len), skb->data, skb->len);
  822. dev_kfree_skb_any(skb);
  823. skb = bounce_skb;
  824. }
  825. entry = bp->tx_prod;
  826. bp->tx_buffers[entry].skb = skb;
  827. pci_unmap_addr_set(&bp->tx_buffers[entry], mapping, mapping);
  828. ctrl = (len & DESC_CTRL_LEN);
  829. ctrl |= DESC_CTRL_IOC | DESC_CTRL_SOF | DESC_CTRL_EOF;
  830. if (entry == (B44_TX_RING_SIZE - 1))
  831. ctrl |= DESC_CTRL_EOT;
  832. bp->tx_ring[entry].ctrl = cpu_to_le32(ctrl);
  833. bp->tx_ring[entry].addr = cpu_to_le32((u32) mapping+bp->dma_offset);
  834. if (bp->flags & B44_FLAG_TX_RING_HACK)
  835. b44_sync_dma_desc_for_device(bp->pdev, bp->tx_ring_dma,
  836. entry * sizeof(bp->tx_ring[0]),
  837. DMA_TO_DEVICE);
  838. entry = NEXT_TX(entry);
  839. bp->tx_prod = entry;
  840. wmb();
  841. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  842. if (bp->flags & B44_FLAG_BUGGY_TXPTR)
  843. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  844. if (bp->flags & B44_FLAG_REORDER_BUG)
  845. br32(bp, B44_DMATX_PTR);
  846. if (TX_BUFFS_AVAIL(bp) < 1)
  847. netif_stop_queue(dev);
  848. dev->trans_start = jiffies;
  849. out_unlock:
  850. spin_unlock_irq(&bp->lock);
  851. return rc;
  852. err_out:
  853. rc = NETDEV_TX_BUSY;
  854. goto out_unlock;
  855. }
  856. static int b44_change_mtu(struct net_device *dev, int new_mtu)
  857. {
  858. struct b44 *bp = netdev_priv(dev);
  859. if (new_mtu < B44_MIN_MTU || new_mtu > B44_MAX_MTU)
  860. return -EINVAL;
  861. if (!netif_running(dev)) {
  862. /* We'll just catch it later when the
  863. * device is up'd.
  864. */
  865. dev->mtu = new_mtu;
  866. return 0;
  867. }
  868. spin_lock_irq(&bp->lock);
  869. b44_halt(bp);
  870. dev->mtu = new_mtu;
  871. b44_init_rings(bp);
  872. b44_init_hw(bp);
  873. spin_unlock_irq(&bp->lock);
  874. b44_enable_ints(bp);
  875. return 0;
  876. }
  877. /* Free up pending packets in all rx/tx rings.
  878. *
  879. * The chip has been shut down and the driver detached from
  880. * the networking, so no interrupts or new tx packets will
  881. * end up in the driver. bp->lock is not held and we are not
  882. * in an interrupt context and thus may sleep.
  883. */
  884. static void b44_free_rings(struct b44 *bp)
  885. {
  886. struct ring_info *rp;
  887. int i;
  888. for (i = 0; i < B44_RX_RING_SIZE; i++) {
  889. rp = &bp->rx_buffers[i];
  890. if (rp->skb == NULL)
  891. continue;
  892. pci_unmap_single(bp->pdev,
  893. pci_unmap_addr(rp, mapping),
  894. RX_PKT_BUF_SZ,
  895. PCI_DMA_FROMDEVICE);
  896. dev_kfree_skb_any(rp->skb);
  897. rp->skb = NULL;
  898. }
  899. /* XXX needs changes once NETIF_F_SG is set... */
  900. for (i = 0; i < B44_TX_RING_SIZE; i++) {
  901. rp = &bp->tx_buffers[i];
  902. if (rp->skb == NULL)
  903. continue;
  904. pci_unmap_single(bp->pdev,
  905. pci_unmap_addr(rp, mapping),
  906. rp->skb->len,
  907. PCI_DMA_TODEVICE);
  908. dev_kfree_skb_any(rp->skb);
  909. rp->skb = NULL;
  910. }
  911. }
  912. /* Initialize tx/rx rings for packet processing.
  913. *
  914. * The chip has been shut down and the driver detached from
  915. * the networking, so no interrupts or new tx packets will
  916. * end up in the driver.
  917. */
  918. static void b44_init_rings(struct b44 *bp)
  919. {
  920. int i;
  921. b44_free_rings(bp);
  922. memset(bp->rx_ring, 0, B44_RX_RING_BYTES);
  923. memset(bp->tx_ring, 0, B44_TX_RING_BYTES);
  924. if (bp->flags & B44_FLAG_RX_RING_HACK)
  925. dma_sync_single_for_device(&bp->pdev->dev, bp->rx_ring_dma,
  926. DMA_TABLE_BYTES,
  927. PCI_DMA_BIDIRECTIONAL);
  928. if (bp->flags & B44_FLAG_TX_RING_HACK)
  929. dma_sync_single_for_device(&bp->pdev->dev, bp->tx_ring_dma,
  930. DMA_TABLE_BYTES,
  931. PCI_DMA_TODEVICE);
  932. for (i = 0; i < bp->rx_pending; i++) {
  933. if (b44_alloc_rx_skb(bp, -1, i) < 0)
  934. break;
  935. }
  936. }
  937. /*
  938. * Must not be invoked with interrupt sources disabled and
  939. * the hardware shutdown down.
  940. */
  941. static void b44_free_consistent(struct b44 *bp)
  942. {
  943. kfree(bp->rx_buffers);
  944. bp->rx_buffers = NULL;
  945. kfree(bp->tx_buffers);
  946. bp->tx_buffers = NULL;
  947. if (bp->rx_ring) {
  948. if (bp->flags & B44_FLAG_RX_RING_HACK) {
  949. dma_unmap_single(&bp->pdev->dev, bp->rx_ring_dma,
  950. DMA_TABLE_BYTES,
  951. DMA_BIDIRECTIONAL);
  952. kfree(bp->rx_ring);
  953. } else
  954. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  955. bp->rx_ring, bp->rx_ring_dma);
  956. bp->rx_ring = NULL;
  957. bp->flags &= ~B44_FLAG_RX_RING_HACK;
  958. }
  959. if (bp->tx_ring) {
  960. if (bp->flags & B44_FLAG_TX_RING_HACK) {
  961. dma_unmap_single(&bp->pdev->dev, bp->tx_ring_dma,
  962. DMA_TABLE_BYTES,
  963. DMA_TO_DEVICE);
  964. kfree(bp->tx_ring);
  965. } else
  966. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  967. bp->tx_ring, bp->tx_ring_dma);
  968. bp->tx_ring = NULL;
  969. bp->flags &= ~B44_FLAG_TX_RING_HACK;
  970. }
  971. }
  972. /*
  973. * Must not be invoked with interrupt sources disabled and
  974. * the hardware shutdown down. Can sleep.
  975. */
  976. static int b44_alloc_consistent(struct b44 *bp)
  977. {
  978. int size;
  979. size = B44_RX_RING_SIZE * sizeof(struct ring_info);
  980. bp->rx_buffers = kzalloc(size, GFP_KERNEL);
  981. if (!bp->rx_buffers)
  982. goto out_err;
  983. size = B44_TX_RING_SIZE * sizeof(struct ring_info);
  984. bp->tx_buffers = kzalloc(size, GFP_KERNEL);
  985. if (!bp->tx_buffers)
  986. goto out_err;
  987. size = DMA_TABLE_BYTES;
  988. bp->rx_ring = pci_alloc_consistent(bp->pdev, size, &bp->rx_ring_dma);
  989. if (!bp->rx_ring) {
  990. /* Allocation may have failed due to pci_alloc_consistent
  991. insisting on use of GFP_DMA, which is more restrictive
  992. than necessary... */
  993. struct dma_desc *rx_ring;
  994. dma_addr_t rx_ring_dma;
  995. rx_ring = kzalloc(size, GFP_KERNEL);
  996. if (!rx_ring)
  997. goto out_err;
  998. rx_ring_dma = dma_map_single(&bp->pdev->dev, rx_ring,
  999. DMA_TABLE_BYTES,
  1000. DMA_BIDIRECTIONAL);
  1001. if (rx_ring_dma + size > B44_DMA_MASK) {
  1002. kfree(rx_ring);
  1003. goto out_err;
  1004. }
  1005. bp->rx_ring = rx_ring;
  1006. bp->rx_ring_dma = rx_ring_dma;
  1007. bp->flags |= B44_FLAG_RX_RING_HACK;
  1008. }
  1009. bp->tx_ring = pci_alloc_consistent(bp->pdev, size, &bp->tx_ring_dma);
  1010. if (!bp->tx_ring) {
  1011. /* Allocation may have failed due to pci_alloc_consistent
  1012. insisting on use of GFP_DMA, which is more restrictive
  1013. than necessary... */
  1014. struct dma_desc *tx_ring;
  1015. dma_addr_t tx_ring_dma;
  1016. tx_ring = kzalloc(size, GFP_KERNEL);
  1017. if (!tx_ring)
  1018. goto out_err;
  1019. tx_ring_dma = dma_map_single(&bp->pdev->dev, tx_ring,
  1020. DMA_TABLE_BYTES,
  1021. DMA_TO_DEVICE);
  1022. if (tx_ring_dma + size > B44_DMA_MASK) {
  1023. kfree(tx_ring);
  1024. goto out_err;
  1025. }
  1026. bp->tx_ring = tx_ring;
  1027. bp->tx_ring_dma = tx_ring_dma;
  1028. bp->flags |= B44_FLAG_TX_RING_HACK;
  1029. }
  1030. return 0;
  1031. out_err:
  1032. b44_free_consistent(bp);
  1033. return -ENOMEM;
  1034. }
  1035. /* bp->lock is held. */
  1036. static void b44_clear_stats(struct b44 *bp)
  1037. {
  1038. unsigned long reg;
  1039. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1040. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL)
  1041. br32(bp, reg);
  1042. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL)
  1043. br32(bp, reg);
  1044. }
  1045. /* bp->lock is held. */
  1046. static void b44_chip_reset(struct b44 *bp)
  1047. {
  1048. if (ssb_is_core_up(bp)) {
  1049. bw32(bp, B44_RCV_LAZY, 0);
  1050. bw32(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE);
  1051. b44_wait_bit(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE, 100, 1);
  1052. bw32(bp, B44_DMATX_CTRL, 0);
  1053. bp->tx_prod = bp->tx_cons = 0;
  1054. if (br32(bp, B44_DMARX_STAT) & DMARX_STAT_EMASK) {
  1055. b44_wait_bit(bp, B44_DMARX_STAT, DMARX_STAT_SIDLE,
  1056. 100, 0);
  1057. }
  1058. bw32(bp, B44_DMARX_CTRL, 0);
  1059. bp->rx_prod = bp->rx_cons = 0;
  1060. } else {
  1061. ssb_pci_setup(bp, (bp->core_unit == 0 ?
  1062. SBINTVEC_ENET0 :
  1063. SBINTVEC_ENET1));
  1064. }
  1065. ssb_core_reset(bp);
  1066. b44_clear_stats(bp);
  1067. /* Make PHY accessible. */
  1068. bw32(bp, B44_MDIO_CTRL, (MDIO_CTRL_PREAMBLE |
  1069. (0x0d & MDIO_CTRL_MAXF_MASK)));
  1070. br32(bp, B44_MDIO_CTRL);
  1071. if (!(br32(bp, B44_DEVCTRL) & DEVCTRL_IPP)) {
  1072. bw32(bp, B44_ENET_CTRL, ENET_CTRL_EPSEL);
  1073. br32(bp, B44_ENET_CTRL);
  1074. bp->flags &= ~B44_FLAG_INTERNAL_PHY;
  1075. } else {
  1076. u32 val = br32(bp, B44_DEVCTRL);
  1077. if (val & DEVCTRL_EPR) {
  1078. bw32(bp, B44_DEVCTRL, (val & ~DEVCTRL_EPR));
  1079. br32(bp, B44_DEVCTRL);
  1080. udelay(100);
  1081. }
  1082. bp->flags |= B44_FLAG_INTERNAL_PHY;
  1083. }
  1084. }
  1085. /* bp->lock is held. */
  1086. static void b44_halt(struct b44 *bp)
  1087. {
  1088. b44_disable_ints(bp);
  1089. b44_chip_reset(bp);
  1090. }
  1091. /* bp->lock is held. */
  1092. static void __b44_set_mac_addr(struct b44 *bp)
  1093. {
  1094. bw32(bp, B44_CAM_CTRL, 0);
  1095. if (!(bp->dev->flags & IFF_PROMISC)) {
  1096. u32 val;
  1097. __b44_cam_write(bp, bp->dev->dev_addr, 0);
  1098. val = br32(bp, B44_CAM_CTRL);
  1099. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1100. }
  1101. }
  1102. static int b44_set_mac_addr(struct net_device *dev, void *p)
  1103. {
  1104. struct b44 *bp = netdev_priv(dev);
  1105. struct sockaddr *addr = p;
  1106. if (netif_running(dev))
  1107. return -EBUSY;
  1108. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1109. spin_lock_irq(&bp->lock);
  1110. __b44_set_mac_addr(bp);
  1111. spin_unlock_irq(&bp->lock);
  1112. return 0;
  1113. }
  1114. /* Called at device open time to get the chip ready for
  1115. * packet processing. Invoked with bp->lock held.
  1116. */
  1117. static void __b44_set_rx_mode(struct net_device *);
  1118. static void b44_init_hw(struct b44 *bp)
  1119. {
  1120. u32 val;
  1121. b44_chip_reset(bp);
  1122. b44_phy_reset(bp);
  1123. b44_setup_phy(bp);
  1124. /* Enable CRC32, set proper LED modes and power on PHY */
  1125. bw32(bp, B44_MAC_CTRL, MAC_CTRL_CRC32_ENAB | MAC_CTRL_PHY_LEDCTRL);
  1126. bw32(bp, B44_RCV_LAZY, (1 << RCV_LAZY_FC_SHIFT));
  1127. /* This sets the MAC address too. */
  1128. __b44_set_rx_mode(bp->dev);
  1129. /* MTU + eth header + possible VLAN tag + struct rx_header */
  1130. bw32(bp, B44_RXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1131. bw32(bp, B44_TXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1132. bw32(bp, B44_TX_WMARK, 56); /* XXX magic */
  1133. bw32(bp, B44_DMATX_CTRL, DMATX_CTRL_ENABLE);
  1134. bw32(bp, B44_DMATX_ADDR, bp->tx_ring_dma + bp->dma_offset);
  1135. bw32(bp, B44_DMARX_CTRL, (DMARX_CTRL_ENABLE |
  1136. (bp->rx_offset << DMARX_CTRL_ROSHIFT)));
  1137. bw32(bp, B44_DMARX_ADDR, bp->rx_ring_dma + bp->dma_offset);
  1138. bw32(bp, B44_DMARX_PTR, bp->rx_pending);
  1139. bp->rx_prod = bp->rx_pending;
  1140. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1141. val = br32(bp, B44_ENET_CTRL);
  1142. bw32(bp, B44_ENET_CTRL, (val | ENET_CTRL_ENABLE));
  1143. }
  1144. static int b44_open(struct net_device *dev)
  1145. {
  1146. struct b44 *bp = netdev_priv(dev);
  1147. int err;
  1148. err = b44_alloc_consistent(bp);
  1149. if (err)
  1150. return err;
  1151. err = request_irq(dev->irq, b44_interrupt, SA_SHIRQ, dev->name, dev);
  1152. if (err)
  1153. goto err_out_free;
  1154. spin_lock_irq(&bp->lock);
  1155. b44_init_rings(bp);
  1156. b44_init_hw(bp);
  1157. bp->flags |= B44_FLAG_INIT_COMPLETE;
  1158. netif_carrier_off(dev);
  1159. b44_check_phy(bp);
  1160. spin_unlock_irq(&bp->lock);
  1161. init_timer(&bp->timer);
  1162. bp->timer.expires = jiffies + HZ;
  1163. bp->timer.data = (unsigned long) bp;
  1164. bp->timer.function = b44_timer;
  1165. add_timer(&bp->timer);
  1166. b44_enable_ints(bp);
  1167. return 0;
  1168. err_out_free:
  1169. b44_free_consistent(bp);
  1170. return err;
  1171. }
  1172. #if 0
  1173. /*static*/ void b44_dump_state(struct b44 *bp)
  1174. {
  1175. u32 val32, val32_2, val32_3, val32_4, val32_5;
  1176. u16 val16;
  1177. pci_read_config_word(bp->pdev, PCI_STATUS, &val16);
  1178. printk("DEBUG: PCI status [%04x] \n", val16);
  1179. }
  1180. #endif
  1181. #ifdef CONFIG_NET_POLL_CONTROLLER
  1182. /*
  1183. * Polling receive - used by netconsole and other diagnostic tools
  1184. * to allow network i/o with interrupts disabled.
  1185. */
  1186. static void b44_poll_controller(struct net_device *dev)
  1187. {
  1188. disable_irq(dev->irq);
  1189. b44_interrupt(dev->irq, dev, NULL);
  1190. enable_irq(dev->irq);
  1191. }
  1192. #endif
  1193. static int b44_close(struct net_device *dev)
  1194. {
  1195. struct b44 *bp = netdev_priv(dev);
  1196. netif_stop_queue(dev);
  1197. del_timer_sync(&bp->timer);
  1198. spin_lock_irq(&bp->lock);
  1199. #if 0
  1200. b44_dump_state(bp);
  1201. #endif
  1202. b44_halt(bp);
  1203. b44_free_rings(bp);
  1204. bp->flags &= ~B44_FLAG_INIT_COMPLETE;
  1205. netif_carrier_off(bp->dev);
  1206. spin_unlock_irq(&bp->lock);
  1207. free_irq(dev->irq, dev);
  1208. b44_free_consistent(bp);
  1209. return 0;
  1210. }
  1211. static struct net_device_stats *b44_get_stats(struct net_device *dev)
  1212. {
  1213. struct b44 *bp = netdev_priv(dev);
  1214. struct net_device_stats *nstat = &bp->stats;
  1215. struct b44_hw_stats *hwstat = &bp->hw_stats;
  1216. /* Convert HW stats into netdevice stats. */
  1217. nstat->rx_packets = hwstat->rx_pkts;
  1218. nstat->tx_packets = hwstat->tx_pkts;
  1219. nstat->rx_bytes = hwstat->rx_octets;
  1220. nstat->tx_bytes = hwstat->tx_octets;
  1221. nstat->tx_errors = (hwstat->tx_jabber_pkts +
  1222. hwstat->tx_oversize_pkts +
  1223. hwstat->tx_underruns +
  1224. hwstat->tx_excessive_cols +
  1225. hwstat->tx_late_cols);
  1226. nstat->multicast = hwstat->tx_multicast_pkts;
  1227. nstat->collisions = hwstat->tx_total_cols;
  1228. nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
  1229. hwstat->rx_undersize);
  1230. nstat->rx_over_errors = hwstat->rx_missed_pkts;
  1231. nstat->rx_frame_errors = hwstat->rx_align_errs;
  1232. nstat->rx_crc_errors = hwstat->rx_crc_errs;
  1233. nstat->rx_errors = (hwstat->rx_jabber_pkts +
  1234. hwstat->rx_oversize_pkts +
  1235. hwstat->rx_missed_pkts +
  1236. hwstat->rx_crc_align_errs +
  1237. hwstat->rx_undersize +
  1238. hwstat->rx_crc_errs +
  1239. hwstat->rx_align_errs +
  1240. hwstat->rx_symbol_errs);
  1241. nstat->tx_aborted_errors = hwstat->tx_underruns;
  1242. #if 0
  1243. /* Carrier lost counter seems to be broken for some devices */
  1244. nstat->tx_carrier_errors = hwstat->tx_carrier_lost;
  1245. #endif
  1246. return nstat;
  1247. }
  1248. static int __b44_load_mcast(struct b44 *bp, struct net_device *dev)
  1249. {
  1250. struct dev_mc_list *mclist;
  1251. int i, num_ents;
  1252. num_ents = min_t(int, dev->mc_count, B44_MCAST_TABLE_SIZE);
  1253. mclist = dev->mc_list;
  1254. for (i = 0; mclist && i < num_ents; i++, mclist = mclist->next) {
  1255. __b44_cam_write(bp, mclist->dmi_addr, i + 1);
  1256. }
  1257. return i+1;
  1258. }
  1259. static void __b44_set_rx_mode(struct net_device *dev)
  1260. {
  1261. struct b44 *bp = netdev_priv(dev);
  1262. u32 val;
  1263. val = br32(bp, B44_RXCONFIG);
  1264. val &= ~(RXCONFIG_PROMISC | RXCONFIG_ALLMULTI);
  1265. if (dev->flags & IFF_PROMISC) {
  1266. val |= RXCONFIG_PROMISC;
  1267. bw32(bp, B44_RXCONFIG, val);
  1268. } else {
  1269. unsigned char zero[6] = {0, 0, 0, 0, 0, 0};
  1270. int i = 0;
  1271. __b44_set_mac_addr(bp);
  1272. if (dev->flags & IFF_ALLMULTI)
  1273. val |= RXCONFIG_ALLMULTI;
  1274. else
  1275. i = __b44_load_mcast(bp, dev);
  1276. for (; i < 64; i++) {
  1277. __b44_cam_write(bp, zero, i);
  1278. }
  1279. bw32(bp, B44_RXCONFIG, val);
  1280. val = br32(bp, B44_CAM_CTRL);
  1281. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1282. }
  1283. }
  1284. static void b44_set_rx_mode(struct net_device *dev)
  1285. {
  1286. struct b44 *bp = netdev_priv(dev);
  1287. spin_lock_irq(&bp->lock);
  1288. __b44_set_rx_mode(dev);
  1289. spin_unlock_irq(&bp->lock);
  1290. }
  1291. static u32 b44_get_msglevel(struct net_device *dev)
  1292. {
  1293. struct b44 *bp = netdev_priv(dev);
  1294. return bp->msg_enable;
  1295. }
  1296. static void b44_set_msglevel(struct net_device *dev, u32 value)
  1297. {
  1298. struct b44 *bp = netdev_priv(dev);
  1299. bp->msg_enable = value;
  1300. }
  1301. static void b44_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
  1302. {
  1303. struct b44 *bp = netdev_priv(dev);
  1304. struct pci_dev *pci_dev = bp->pdev;
  1305. strcpy (info->driver, DRV_MODULE_NAME);
  1306. strcpy (info->version, DRV_MODULE_VERSION);
  1307. strcpy (info->bus_info, pci_name(pci_dev));
  1308. }
  1309. static int b44_nway_reset(struct net_device *dev)
  1310. {
  1311. struct b44 *bp = netdev_priv(dev);
  1312. u32 bmcr;
  1313. int r;
  1314. spin_lock_irq(&bp->lock);
  1315. b44_readphy(bp, MII_BMCR, &bmcr);
  1316. b44_readphy(bp, MII_BMCR, &bmcr);
  1317. r = -EINVAL;
  1318. if (bmcr & BMCR_ANENABLE) {
  1319. b44_writephy(bp, MII_BMCR,
  1320. bmcr | BMCR_ANRESTART);
  1321. r = 0;
  1322. }
  1323. spin_unlock_irq(&bp->lock);
  1324. return r;
  1325. }
  1326. static int b44_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1327. {
  1328. struct b44 *bp = netdev_priv(dev);
  1329. if (!(bp->flags & B44_FLAG_INIT_COMPLETE))
  1330. return -EAGAIN;
  1331. cmd->supported = (SUPPORTED_Autoneg);
  1332. cmd->supported |= (SUPPORTED_100baseT_Half |
  1333. SUPPORTED_100baseT_Full |
  1334. SUPPORTED_10baseT_Half |
  1335. SUPPORTED_10baseT_Full |
  1336. SUPPORTED_MII);
  1337. cmd->advertising = 0;
  1338. if (bp->flags & B44_FLAG_ADV_10HALF)
  1339. cmd->advertising |= ADVERTISED_10baseT_Half;
  1340. if (bp->flags & B44_FLAG_ADV_10FULL)
  1341. cmd->advertising |= ADVERTISED_10baseT_Full;
  1342. if (bp->flags & B44_FLAG_ADV_100HALF)
  1343. cmd->advertising |= ADVERTISED_100baseT_Half;
  1344. if (bp->flags & B44_FLAG_ADV_100FULL)
  1345. cmd->advertising |= ADVERTISED_100baseT_Full;
  1346. cmd->advertising |= ADVERTISED_Pause | ADVERTISED_Asym_Pause;
  1347. cmd->speed = (bp->flags & B44_FLAG_100_BASE_T) ?
  1348. SPEED_100 : SPEED_10;
  1349. cmd->duplex = (bp->flags & B44_FLAG_FULL_DUPLEX) ?
  1350. DUPLEX_FULL : DUPLEX_HALF;
  1351. cmd->port = 0;
  1352. cmd->phy_address = bp->phy_addr;
  1353. cmd->transceiver = (bp->flags & B44_FLAG_INTERNAL_PHY) ?
  1354. XCVR_INTERNAL : XCVR_EXTERNAL;
  1355. cmd->autoneg = (bp->flags & B44_FLAG_FORCE_LINK) ?
  1356. AUTONEG_DISABLE : AUTONEG_ENABLE;
  1357. cmd->maxtxpkt = 0;
  1358. cmd->maxrxpkt = 0;
  1359. return 0;
  1360. }
  1361. static int b44_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1362. {
  1363. struct b44 *bp = netdev_priv(dev);
  1364. if (!(bp->flags & B44_FLAG_INIT_COMPLETE))
  1365. return -EAGAIN;
  1366. /* We do not support gigabit. */
  1367. if (cmd->autoneg == AUTONEG_ENABLE) {
  1368. if (cmd->advertising &
  1369. (ADVERTISED_1000baseT_Half |
  1370. ADVERTISED_1000baseT_Full))
  1371. return -EINVAL;
  1372. } else if ((cmd->speed != SPEED_100 &&
  1373. cmd->speed != SPEED_10) ||
  1374. (cmd->duplex != DUPLEX_HALF &&
  1375. cmd->duplex != DUPLEX_FULL)) {
  1376. return -EINVAL;
  1377. }
  1378. spin_lock_irq(&bp->lock);
  1379. if (cmd->autoneg == AUTONEG_ENABLE) {
  1380. bp->flags &= ~B44_FLAG_FORCE_LINK;
  1381. bp->flags &= ~(B44_FLAG_ADV_10HALF |
  1382. B44_FLAG_ADV_10FULL |
  1383. B44_FLAG_ADV_100HALF |
  1384. B44_FLAG_ADV_100FULL);
  1385. if (cmd->advertising & ADVERTISE_10HALF)
  1386. bp->flags |= B44_FLAG_ADV_10HALF;
  1387. if (cmd->advertising & ADVERTISE_10FULL)
  1388. bp->flags |= B44_FLAG_ADV_10FULL;
  1389. if (cmd->advertising & ADVERTISE_100HALF)
  1390. bp->flags |= B44_FLAG_ADV_100HALF;
  1391. if (cmd->advertising & ADVERTISE_100FULL)
  1392. bp->flags |= B44_FLAG_ADV_100FULL;
  1393. } else {
  1394. bp->flags |= B44_FLAG_FORCE_LINK;
  1395. if (cmd->speed == SPEED_100)
  1396. bp->flags |= B44_FLAG_100_BASE_T;
  1397. if (cmd->duplex == DUPLEX_FULL)
  1398. bp->flags |= B44_FLAG_FULL_DUPLEX;
  1399. }
  1400. b44_setup_phy(bp);
  1401. spin_unlock_irq(&bp->lock);
  1402. return 0;
  1403. }
  1404. static void b44_get_ringparam(struct net_device *dev,
  1405. struct ethtool_ringparam *ering)
  1406. {
  1407. struct b44 *bp = netdev_priv(dev);
  1408. ering->rx_max_pending = B44_RX_RING_SIZE - 1;
  1409. ering->rx_pending = bp->rx_pending;
  1410. /* XXX ethtool lacks a tx_max_pending, oops... */
  1411. }
  1412. static int b44_set_ringparam(struct net_device *dev,
  1413. struct ethtool_ringparam *ering)
  1414. {
  1415. struct b44 *bp = netdev_priv(dev);
  1416. if ((ering->rx_pending > B44_RX_RING_SIZE - 1) ||
  1417. (ering->rx_mini_pending != 0) ||
  1418. (ering->rx_jumbo_pending != 0) ||
  1419. (ering->tx_pending > B44_TX_RING_SIZE - 1))
  1420. return -EINVAL;
  1421. spin_lock_irq(&bp->lock);
  1422. bp->rx_pending = ering->rx_pending;
  1423. bp->tx_pending = ering->tx_pending;
  1424. b44_halt(bp);
  1425. b44_init_rings(bp);
  1426. b44_init_hw(bp);
  1427. netif_wake_queue(bp->dev);
  1428. spin_unlock_irq(&bp->lock);
  1429. b44_enable_ints(bp);
  1430. return 0;
  1431. }
  1432. static void b44_get_pauseparam(struct net_device *dev,
  1433. struct ethtool_pauseparam *epause)
  1434. {
  1435. struct b44 *bp = netdev_priv(dev);
  1436. epause->autoneg =
  1437. (bp->flags & B44_FLAG_PAUSE_AUTO) != 0;
  1438. epause->rx_pause =
  1439. (bp->flags & B44_FLAG_RX_PAUSE) != 0;
  1440. epause->tx_pause =
  1441. (bp->flags & B44_FLAG_TX_PAUSE) != 0;
  1442. }
  1443. static int b44_set_pauseparam(struct net_device *dev,
  1444. struct ethtool_pauseparam *epause)
  1445. {
  1446. struct b44 *bp = netdev_priv(dev);
  1447. spin_lock_irq(&bp->lock);
  1448. if (epause->autoneg)
  1449. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1450. else
  1451. bp->flags &= ~B44_FLAG_PAUSE_AUTO;
  1452. if (epause->rx_pause)
  1453. bp->flags |= B44_FLAG_RX_PAUSE;
  1454. else
  1455. bp->flags &= ~B44_FLAG_RX_PAUSE;
  1456. if (epause->tx_pause)
  1457. bp->flags |= B44_FLAG_TX_PAUSE;
  1458. else
  1459. bp->flags &= ~B44_FLAG_TX_PAUSE;
  1460. if (bp->flags & B44_FLAG_PAUSE_AUTO) {
  1461. b44_halt(bp);
  1462. b44_init_rings(bp);
  1463. b44_init_hw(bp);
  1464. } else {
  1465. __b44_set_flow_ctrl(bp, bp->flags);
  1466. }
  1467. spin_unlock_irq(&bp->lock);
  1468. b44_enable_ints(bp);
  1469. return 0;
  1470. }
  1471. static void b44_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  1472. {
  1473. switch(stringset) {
  1474. case ETH_SS_STATS:
  1475. memcpy(data, *b44_gstrings, sizeof(b44_gstrings));
  1476. break;
  1477. }
  1478. }
  1479. static int b44_get_stats_count(struct net_device *dev)
  1480. {
  1481. return ARRAY_SIZE(b44_gstrings);
  1482. }
  1483. static void b44_get_ethtool_stats(struct net_device *dev,
  1484. struct ethtool_stats *stats, u64 *data)
  1485. {
  1486. struct b44 *bp = netdev_priv(dev);
  1487. u32 *val = &bp->hw_stats.tx_good_octets;
  1488. u32 i;
  1489. spin_lock_irq(&bp->lock);
  1490. b44_stats_update(bp);
  1491. for (i = 0; i < ARRAY_SIZE(b44_gstrings); i++)
  1492. *data++ = *val++;
  1493. spin_unlock_irq(&bp->lock);
  1494. }
  1495. static struct ethtool_ops b44_ethtool_ops = {
  1496. .get_drvinfo = b44_get_drvinfo,
  1497. .get_settings = b44_get_settings,
  1498. .set_settings = b44_set_settings,
  1499. .nway_reset = b44_nway_reset,
  1500. .get_link = ethtool_op_get_link,
  1501. .get_ringparam = b44_get_ringparam,
  1502. .set_ringparam = b44_set_ringparam,
  1503. .get_pauseparam = b44_get_pauseparam,
  1504. .set_pauseparam = b44_set_pauseparam,
  1505. .get_msglevel = b44_get_msglevel,
  1506. .set_msglevel = b44_set_msglevel,
  1507. .get_strings = b44_get_strings,
  1508. .get_stats_count = b44_get_stats_count,
  1509. .get_ethtool_stats = b44_get_ethtool_stats,
  1510. .get_perm_addr = ethtool_op_get_perm_addr,
  1511. };
  1512. static int b44_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1513. {
  1514. struct mii_ioctl_data *data = if_mii(ifr);
  1515. struct b44 *bp = netdev_priv(dev);
  1516. int err;
  1517. spin_lock_irq(&bp->lock);
  1518. err = generic_mii_ioctl(&bp->mii_if, data, cmd, NULL);
  1519. spin_unlock_irq(&bp->lock);
  1520. return err;
  1521. }
  1522. /* Read 128-bytes of EEPROM. */
  1523. static int b44_read_eeprom(struct b44 *bp, u8 *data)
  1524. {
  1525. long i;
  1526. u16 *ptr = (u16 *) data;
  1527. for (i = 0; i < 128; i += 2)
  1528. ptr[i / 2] = readw(bp->regs + 4096 + i);
  1529. return 0;
  1530. }
  1531. static int __devinit b44_get_invariants(struct b44 *bp)
  1532. {
  1533. u8 eeprom[128];
  1534. int err;
  1535. err = b44_read_eeprom(bp, &eeprom[0]);
  1536. if (err)
  1537. goto out;
  1538. bp->dev->dev_addr[0] = eeprom[79];
  1539. bp->dev->dev_addr[1] = eeprom[78];
  1540. bp->dev->dev_addr[2] = eeprom[81];
  1541. bp->dev->dev_addr[3] = eeprom[80];
  1542. bp->dev->dev_addr[4] = eeprom[83];
  1543. bp->dev->dev_addr[5] = eeprom[82];
  1544. memcpy(bp->dev->perm_addr, bp->dev->dev_addr, bp->dev->addr_len);
  1545. bp->phy_addr = eeprom[90] & 0x1f;
  1546. /* With this, plus the rx_header prepended to the data by the
  1547. * hardware, we'll land the ethernet header on a 2-byte boundary.
  1548. */
  1549. bp->rx_offset = 30;
  1550. bp->imask = IMASK_DEF;
  1551. bp->core_unit = ssb_core_unit(bp);
  1552. bp->dma_offset = SB_PCI_DMA;
  1553. /* XXX - really required?
  1554. bp->flags |= B44_FLAG_BUGGY_TXPTR;
  1555. */
  1556. out:
  1557. return err;
  1558. }
  1559. static int __devinit b44_init_one(struct pci_dev *pdev,
  1560. const struct pci_device_id *ent)
  1561. {
  1562. static int b44_version_printed = 0;
  1563. unsigned long b44reg_base, b44reg_len;
  1564. struct net_device *dev;
  1565. struct b44 *bp;
  1566. int err, i;
  1567. if (b44_version_printed++ == 0)
  1568. printk(KERN_INFO "%s", version);
  1569. err = pci_enable_device(pdev);
  1570. if (err) {
  1571. printk(KERN_ERR PFX "Cannot enable PCI device, "
  1572. "aborting.\n");
  1573. return err;
  1574. }
  1575. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1576. printk(KERN_ERR PFX "Cannot find proper PCI device "
  1577. "base address, aborting.\n");
  1578. err = -ENODEV;
  1579. goto err_out_disable_pdev;
  1580. }
  1581. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  1582. if (err) {
  1583. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  1584. "aborting.\n");
  1585. goto err_out_disable_pdev;
  1586. }
  1587. pci_set_master(pdev);
  1588. err = pci_set_dma_mask(pdev, (u64) B44_DMA_MASK);
  1589. if (err) {
  1590. printk(KERN_ERR PFX "No usable DMA configuration, "
  1591. "aborting.\n");
  1592. goto err_out_free_res;
  1593. }
  1594. err = pci_set_consistent_dma_mask(pdev, (u64) B44_DMA_MASK);
  1595. if (err) {
  1596. printk(KERN_ERR PFX "No usable DMA configuration, "
  1597. "aborting.\n");
  1598. goto err_out_free_res;
  1599. }
  1600. b44reg_base = pci_resource_start(pdev, 0);
  1601. b44reg_len = pci_resource_len(pdev, 0);
  1602. dev = alloc_etherdev(sizeof(*bp));
  1603. if (!dev) {
  1604. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  1605. err = -ENOMEM;
  1606. goto err_out_free_res;
  1607. }
  1608. SET_MODULE_OWNER(dev);
  1609. SET_NETDEV_DEV(dev,&pdev->dev);
  1610. /* No interesting netdevice features in this card... */
  1611. dev->features |= 0;
  1612. bp = netdev_priv(dev);
  1613. bp->pdev = pdev;
  1614. bp->dev = dev;
  1615. bp->msg_enable = netif_msg_init(b44_debug, B44_DEF_MSG_ENABLE);
  1616. spin_lock_init(&bp->lock);
  1617. bp->regs = ioremap(b44reg_base, b44reg_len);
  1618. if (bp->regs == 0UL) {
  1619. printk(KERN_ERR PFX "Cannot map device registers, "
  1620. "aborting.\n");
  1621. err = -ENOMEM;
  1622. goto err_out_free_dev;
  1623. }
  1624. bp->rx_pending = B44_DEF_RX_RING_PENDING;
  1625. bp->tx_pending = B44_DEF_TX_RING_PENDING;
  1626. dev->open = b44_open;
  1627. dev->stop = b44_close;
  1628. dev->hard_start_xmit = b44_start_xmit;
  1629. dev->get_stats = b44_get_stats;
  1630. dev->set_multicast_list = b44_set_rx_mode;
  1631. dev->set_mac_address = b44_set_mac_addr;
  1632. dev->do_ioctl = b44_ioctl;
  1633. dev->tx_timeout = b44_tx_timeout;
  1634. dev->poll = b44_poll;
  1635. dev->weight = 64;
  1636. dev->watchdog_timeo = B44_TX_TIMEOUT;
  1637. #ifdef CONFIG_NET_POLL_CONTROLLER
  1638. dev->poll_controller = b44_poll_controller;
  1639. #endif
  1640. dev->change_mtu = b44_change_mtu;
  1641. dev->irq = pdev->irq;
  1642. SET_ETHTOOL_OPS(dev, &b44_ethtool_ops);
  1643. err = b44_get_invariants(bp);
  1644. if (err) {
  1645. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  1646. "aborting.\n");
  1647. goto err_out_iounmap;
  1648. }
  1649. bp->mii_if.dev = dev;
  1650. bp->mii_if.mdio_read = b44_mii_read;
  1651. bp->mii_if.mdio_write = b44_mii_write;
  1652. bp->mii_if.phy_id = bp->phy_addr;
  1653. bp->mii_if.phy_id_mask = 0x1f;
  1654. bp->mii_if.reg_num_mask = 0x1f;
  1655. /* By default, advertise all speed/duplex settings. */
  1656. bp->flags |= (B44_FLAG_ADV_10HALF | B44_FLAG_ADV_10FULL |
  1657. B44_FLAG_ADV_100HALF | B44_FLAG_ADV_100FULL);
  1658. /* By default, auto-negotiate PAUSE. */
  1659. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1660. err = register_netdev(dev);
  1661. if (err) {
  1662. printk(KERN_ERR PFX "Cannot register net device, "
  1663. "aborting.\n");
  1664. goto err_out_iounmap;
  1665. }
  1666. pci_set_drvdata(pdev, dev);
  1667. pci_save_state(bp->pdev);
  1668. printk(KERN_INFO "%s: Broadcom 4400 10/100BaseT Ethernet ", dev->name);
  1669. for (i = 0; i < 6; i++)
  1670. printk("%2.2x%c", dev->dev_addr[i],
  1671. i == 5 ? '\n' : ':');
  1672. return 0;
  1673. err_out_iounmap:
  1674. iounmap(bp->regs);
  1675. err_out_free_dev:
  1676. free_netdev(dev);
  1677. err_out_free_res:
  1678. pci_release_regions(pdev);
  1679. err_out_disable_pdev:
  1680. pci_disable_device(pdev);
  1681. pci_set_drvdata(pdev, NULL);
  1682. return err;
  1683. }
  1684. static void __devexit b44_remove_one(struct pci_dev *pdev)
  1685. {
  1686. struct net_device *dev = pci_get_drvdata(pdev);
  1687. struct b44 *bp = netdev_priv(dev);
  1688. unregister_netdev(dev);
  1689. iounmap(bp->regs);
  1690. free_netdev(dev);
  1691. pci_release_regions(pdev);
  1692. pci_disable_device(pdev);
  1693. pci_set_drvdata(pdev, NULL);
  1694. }
  1695. static int b44_suspend(struct pci_dev *pdev, pm_message_t state)
  1696. {
  1697. struct net_device *dev = pci_get_drvdata(pdev);
  1698. struct b44 *bp = netdev_priv(dev);
  1699. if (!netif_running(dev))
  1700. return 0;
  1701. del_timer_sync(&bp->timer);
  1702. spin_lock_irq(&bp->lock);
  1703. b44_halt(bp);
  1704. netif_carrier_off(bp->dev);
  1705. netif_device_detach(bp->dev);
  1706. b44_free_rings(bp);
  1707. spin_unlock_irq(&bp->lock);
  1708. free_irq(dev->irq, dev);
  1709. pci_disable_device(pdev);
  1710. return 0;
  1711. }
  1712. static int b44_resume(struct pci_dev *pdev)
  1713. {
  1714. struct net_device *dev = pci_get_drvdata(pdev);
  1715. struct b44 *bp = netdev_priv(dev);
  1716. pci_restore_state(pdev);
  1717. pci_enable_device(pdev);
  1718. pci_set_master(pdev);
  1719. if (!netif_running(dev))
  1720. return 0;
  1721. if (request_irq(dev->irq, b44_interrupt, SA_SHIRQ, dev->name, dev))
  1722. printk(KERN_ERR PFX "%s: request_irq failed\n", dev->name);
  1723. spin_lock_irq(&bp->lock);
  1724. b44_init_rings(bp);
  1725. b44_init_hw(bp);
  1726. netif_device_attach(bp->dev);
  1727. spin_unlock_irq(&bp->lock);
  1728. bp->timer.expires = jiffies + HZ;
  1729. add_timer(&bp->timer);
  1730. b44_enable_ints(bp);
  1731. return 0;
  1732. }
  1733. static struct pci_driver b44_driver = {
  1734. .name = DRV_MODULE_NAME,
  1735. .id_table = b44_pci_tbl,
  1736. .probe = b44_init_one,
  1737. .remove = __devexit_p(b44_remove_one),
  1738. .suspend = b44_suspend,
  1739. .resume = b44_resume,
  1740. };
  1741. static int __init b44_init(void)
  1742. {
  1743. unsigned int dma_desc_align_size = dma_get_cache_alignment();
  1744. /* Setup paramaters for syncing RX/TX DMA descriptors */
  1745. dma_desc_align_mask = ~(dma_desc_align_size - 1);
  1746. dma_desc_sync_size = max(dma_desc_align_size, sizeof(struct dma_desc));
  1747. return pci_module_init(&b44_driver);
  1748. }
  1749. static void __exit b44_cleanup(void)
  1750. {
  1751. pci_unregister_driver(&b44_driver);
  1752. }
  1753. module_init(b44_init);
  1754. module_exit(b44_cleanup);