emulate.c 107 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Opcode effective-address decode tables.
  30. * Note that we only emulate instructions that have at least one memory
  31. * operand (excluding implicit stack references). We assume that stack
  32. * references and instruction fetches will never occur in special memory
  33. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  34. * not be handled.
  35. */
  36. /* Operand sizes: 8-bit operands or specified/overridden size. */
  37. #define ByteOp (1<<0) /* 8-bit operands. */
  38. /* Destination operand type. */
  39. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  40. #define DstReg (2<<1) /* Register operand. */
  41. #define DstMem (3<<1) /* Memory operand. */
  42. #define DstAcc (4<<1) /* Destination Accumulator */
  43. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  44. #define DstMem64 (6<<1) /* 64bit memory operand */
  45. #define DstImmUByte (7<<1) /* 8-bit unsigned immediate operand */
  46. #define DstDX (8<<1) /* Destination is in DX register */
  47. #define DstMask (0xf<<1)
  48. /* Source operand type. */
  49. #define SrcNone (0<<5) /* No source operand. */
  50. #define SrcReg (1<<5) /* Register operand. */
  51. #define SrcMem (2<<5) /* Memory operand. */
  52. #define SrcMem16 (3<<5) /* Memory operand (16-bit). */
  53. #define SrcMem32 (4<<5) /* Memory operand (32-bit). */
  54. #define SrcImm (5<<5) /* Immediate operand. */
  55. #define SrcImmByte (6<<5) /* 8-bit sign-extended immediate operand. */
  56. #define SrcOne (7<<5) /* Implied '1' */
  57. #define SrcImmUByte (8<<5) /* 8-bit unsigned immediate operand. */
  58. #define SrcImmU (9<<5) /* Immediate operand, unsigned */
  59. #define SrcSI (0xa<<5) /* Source is in the DS:RSI */
  60. #define SrcImmFAddr (0xb<<5) /* Source is immediate far address */
  61. #define SrcMemFAddr (0xc<<5) /* Source is far address in memory */
  62. #define SrcAcc (0xd<<5) /* Source Accumulator */
  63. #define SrcImmU16 (0xe<<5) /* Immediate operand, unsigned, 16 bits */
  64. #define SrcDX (0xf<<5) /* Source is in DX register */
  65. #define SrcMask (0xf<<5)
  66. /* Generic ModRM decode. */
  67. #define ModRM (1<<9)
  68. /* Destination is only written; never read. */
  69. #define Mov (1<<10)
  70. #define BitOp (1<<11)
  71. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  72. #define String (1<<13) /* String instruction (rep capable) */
  73. #define Stack (1<<14) /* Stack instruction (push/pop) */
  74. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  75. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  76. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  77. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  78. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  79. #define Sse (1<<18) /* SSE Vector instruction */
  80. /* Misc flags */
  81. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  82. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  83. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  84. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  85. #define Undefined (1<<25) /* No Such Instruction */
  86. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  87. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  88. #define No64 (1<<28)
  89. /* Source 2 operand type */
  90. #define Src2None (0<<29)
  91. #define Src2CL (1<<29)
  92. #define Src2ImmByte (2<<29)
  93. #define Src2One (3<<29)
  94. #define Src2Imm (4<<29)
  95. #define Src2Mask (7<<29)
  96. #define X2(x...) x, x
  97. #define X3(x...) X2(x), x
  98. #define X4(x...) X2(x), X2(x)
  99. #define X5(x...) X4(x), x
  100. #define X6(x...) X4(x), X2(x)
  101. #define X7(x...) X4(x), X3(x)
  102. #define X8(x...) X4(x), X4(x)
  103. #define X16(x...) X8(x), X8(x)
  104. struct opcode {
  105. u32 flags;
  106. u8 intercept;
  107. union {
  108. int (*execute)(struct x86_emulate_ctxt *ctxt);
  109. struct opcode *group;
  110. struct group_dual *gdual;
  111. struct gprefix *gprefix;
  112. } u;
  113. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  114. };
  115. struct group_dual {
  116. struct opcode mod012[8];
  117. struct opcode mod3[8];
  118. };
  119. struct gprefix {
  120. struct opcode pfx_no;
  121. struct opcode pfx_66;
  122. struct opcode pfx_f2;
  123. struct opcode pfx_f3;
  124. };
  125. /* EFLAGS bit definitions. */
  126. #define EFLG_ID (1<<21)
  127. #define EFLG_VIP (1<<20)
  128. #define EFLG_VIF (1<<19)
  129. #define EFLG_AC (1<<18)
  130. #define EFLG_VM (1<<17)
  131. #define EFLG_RF (1<<16)
  132. #define EFLG_IOPL (3<<12)
  133. #define EFLG_NT (1<<14)
  134. #define EFLG_OF (1<<11)
  135. #define EFLG_DF (1<<10)
  136. #define EFLG_IF (1<<9)
  137. #define EFLG_TF (1<<8)
  138. #define EFLG_SF (1<<7)
  139. #define EFLG_ZF (1<<6)
  140. #define EFLG_AF (1<<4)
  141. #define EFLG_PF (1<<2)
  142. #define EFLG_CF (1<<0)
  143. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  144. #define EFLG_RESERVED_ONE_MASK 2
  145. /*
  146. * Instruction emulation:
  147. * Most instructions are emulated directly via a fragment of inline assembly
  148. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  149. * any modified flags.
  150. */
  151. #if defined(CONFIG_X86_64)
  152. #define _LO32 "k" /* force 32-bit operand */
  153. #define _STK "%%rsp" /* stack pointer */
  154. #elif defined(__i386__)
  155. #define _LO32 "" /* force 32-bit operand */
  156. #define _STK "%%esp" /* stack pointer */
  157. #endif
  158. /*
  159. * These EFLAGS bits are restored from saved value during emulation, and
  160. * any changes are written back to the saved value after emulation.
  161. */
  162. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  163. /* Before executing instruction: restore necessary bits in EFLAGS. */
  164. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  165. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  166. "movl %"_sav",%"_LO32 _tmp"; " \
  167. "push %"_tmp"; " \
  168. "push %"_tmp"; " \
  169. "movl %"_msk",%"_LO32 _tmp"; " \
  170. "andl %"_LO32 _tmp",("_STK"); " \
  171. "pushf; " \
  172. "notl %"_LO32 _tmp"; " \
  173. "andl %"_LO32 _tmp",("_STK"); " \
  174. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  175. "pop %"_tmp"; " \
  176. "orl %"_LO32 _tmp",("_STK"); " \
  177. "popf; " \
  178. "pop %"_sav"; "
  179. /* After executing instruction: write-back necessary bits in EFLAGS. */
  180. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  181. /* _sav |= EFLAGS & _msk; */ \
  182. "pushf; " \
  183. "pop %"_tmp"; " \
  184. "andl %"_msk",%"_LO32 _tmp"; " \
  185. "orl %"_LO32 _tmp",%"_sav"; "
  186. #ifdef CONFIG_X86_64
  187. #define ON64(x) x
  188. #else
  189. #define ON64(x)
  190. #endif
  191. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  192. do { \
  193. __asm__ __volatile__ ( \
  194. _PRE_EFLAGS("0", "4", "2") \
  195. _op _suffix " %"_x"3,%1; " \
  196. _POST_EFLAGS("0", "4", "2") \
  197. : "=m" ((ctxt)->eflags), \
  198. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  199. "=&r" (_tmp) \
  200. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  201. } while (0)
  202. /* Raw emulation: instruction has two explicit operands. */
  203. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  204. do { \
  205. unsigned long _tmp; \
  206. \
  207. switch ((ctxt)->dst.bytes) { \
  208. case 2: \
  209. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  210. break; \
  211. case 4: \
  212. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  213. break; \
  214. case 8: \
  215. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  216. break; \
  217. } \
  218. } while (0)
  219. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  220. do { \
  221. unsigned long _tmp; \
  222. switch ((ctxt)->dst.bytes) { \
  223. case 1: \
  224. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  225. break; \
  226. default: \
  227. __emulate_2op_nobyte(ctxt, _op, \
  228. _wx, _wy, _lx, _ly, _qx, _qy); \
  229. break; \
  230. } \
  231. } while (0)
  232. /* Source operand is byte-sized and may be restricted to just %cl. */
  233. #define emulate_2op_SrcB(ctxt, _op) \
  234. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  235. /* Source operand is byte, word, long or quad sized. */
  236. #define emulate_2op_SrcV(ctxt, _op) \
  237. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  238. /* Source operand is word, long or quad sized. */
  239. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  240. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  241. /* Instruction has three operands and one operand is stored in ECX register */
  242. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  243. do { \
  244. unsigned long _tmp; \
  245. _type _clv = (ctxt)->src2.val; \
  246. _type _srcv = (ctxt)->src.val; \
  247. _type _dstv = (ctxt)->dst.val; \
  248. \
  249. __asm__ __volatile__ ( \
  250. _PRE_EFLAGS("0", "5", "2") \
  251. _op _suffix " %4,%1 \n" \
  252. _POST_EFLAGS("0", "5", "2") \
  253. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  254. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  255. ); \
  256. \
  257. (ctxt)->src2.val = (unsigned long) _clv; \
  258. (ctxt)->src2.val = (unsigned long) _srcv; \
  259. (ctxt)->dst.val = (unsigned long) _dstv; \
  260. } while (0)
  261. #define emulate_2op_cl(ctxt, _op) \
  262. do { \
  263. switch ((ctxt)->dst.bytes) { \
  264. case 2: \
  265. __emulate_2op_cl(ctxt, _op, "w", u16); \
  266. break; \
  267. case 4: \
  268. __emulate_2op_cl(ctxt, _op, "l", u32); \
  269. break; \
  270. case 8: \
  271. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  272. break; \
  273. } \
  274. } while (0)
  275. #define __emulate_1op(ctxt, _op, _suffix) \
  276. do { \
  277. unsigned long _tmp; \
  278. \
  279. __asm__ __volatile__ ( \
  280. _PRE_EFLAGS("0", "3", "2") \
  281. _op _suffix " %1; " \
  282. _POST_EFLAGS("0", "3", "2") \
  283. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  284. "=&r" (_tmp) \
  285. : "i" (EFLAGS_MASK)); \
  286. } while (0)
  287. /* Instruction has only one explicit operand (no source operand). */
  288. #define emulate_1op(ctxt, _op) \
  289. do { \
  290. switch ((ctxt)->dst.bytes) { \
  291. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  292. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  293. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  294. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  295. } \
  296. } while (0)
  297. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  298. do { \
  299. unsigned long _tmp; \
  300. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  301. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  302. \
  303. __asm__ __volatile__ ( \
  304. _PRE_EFLAGS("0", "5", "1") \
  305. "1: \n\t" \
  306. _op _suffix " %6; " \
  307. "2: \n\t" \
  308. _POST_EFLAGS("0", "5", "1") \
  309. ".pushsection .fixup,\"ax\" \n\t" \
  310. "3: movb $1, %4 \n\t" \
  311. "jmp 2b \n\t" \
  312. ".popsection \n\t" \
  313. _ASM_EXTABLE(1b, 3b) \
  314. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  315. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  316. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  317. "a" (*rax), "d" (*rdx)); \
  318. } while (0)
  319. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  320. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  321. do { \
  322. switch((ctxt)->src.bytes) { \
  323. case 1: \
  324. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  325. break; \
  326. case 2: \
  327. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  328. break; \
  329. case 4: \
  330. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  331. break; \
  332. case 8: ON64( \
  333. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  334. break; \
  335. } \
  336. } while (0)
  337. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  338. enum x86_intercept intercept,
  339. enum x86_intercept_stage stage)
  340. {
  341. struct x86_instruction_info info = {
  342. .intercept = intercept,
  343. .rep_prefix = ctxt->rep_prefix,
  344. .modrm_mod = ctxt->modrm_mod,
  345. .modrm_reg = ctxt->modrm_reg,
  346. .modrm_rm = ctxt->modrm_rm,
  347. .src_val = ctxt->src.val64,
  348. .src_bytes = ctxt->src.bytes,
  349. .dst_bytes = ctxt->dst.bytes,
  350. .ad_bytes = ctxt->ad_bytes,
  351. .next_rip = ctxt->eip,
  352. };
  353. return ctxt->ops->intercept(ctxt, &info, stage);
  354. }
  355. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  356. {
  357. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  358. }
  359. /* Access/update address held in a register, based on addressing mode. */
  360. static inline unsigned long
  361. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  362. {
  363. if (ctxt->ad_bytes == sizeof(unsigned long))
  364. return reg;
  365. else
  366. return reg & ad_mask(ctxt);
  367. }
  368. static inline unsigned long
  369. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  370. {
  371. return address_mask(ctxt, reg);
  372. }
  373. static inline void
  374. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  375. {
  376. if (ctxt->ad_bytes == sizeof(unsigned long))
  377. *reg += inc;
  378. else
  379. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  380. }
  381. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  382. {
  383. register_address_increment(ctxt, &ctxt->_eip, rel);
  384. }
  385. static u32 desc_limit_scaled(struct desc_struct *desc)
  386. {
  387. u32 limit = get_desc_limit(desc);
  388. return desc->g ? (limit << 12) | 0xfff : limit;
  389. }
  390. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  391. {
  392. ctxt->has_seg_override = true;
  393. ctxt->seg_override = seg;
  394. }
  395. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  396. {
  397. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  398. return 0;
  399. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  400. }
  401. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  402. {
  403. if (!ctxt->has_seg_override)
  404. return 0;
  405. return ctxt->seg_override;
  406. }
  407. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  408. u32 error, bool valid)
  409. {
  410. ctxt->exception.vector = vec;
  411. ctxt->exception.error_code = error;
  412. ctxt->exception.error_code_valid = valid;
  413. return X86EMUL_PROPAGATE_FAULT;
  414. }
  415. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  416. {
  417. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  418. }
  419. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  420. {
  421. return emulate_exception(ctxt, GP_VECTOR, err, true);
  422. }
  423. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  424. {
  425. return emulate_exception(ctxt, SS_VECTOR, err, true);
  426. }
  427. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  428. {
  429. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  430. }
  431. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  432. {
  433. return emulate_exception(ctxt, TS_VECTOR, err, true);
  434. }
  435. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  436. {
  437. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  438. }
  439. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  440. {
  441. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  442. }
  443. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  444. {
  445. u16 selector;
  446. struct desc_struct desc;
  447. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  448. return selector;
  449. }
  450. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  451. unsigned seg)
  452. {
  453. u16 dummy;
  454. u32 base3;
  455. struct desc_struct desc;
  456. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  457. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  458. }
  459. static int __linearize(struct x86_emulate_ctxt *ctxt,
  460. struct segmented_address addr,
  461. unsigned size, bool write, bool fetch,
  462. ulong *linear)
  463. {
  464. struct desc_struct desc;
  465. bool usable;
  466. ulong la;
  467. u32 lim;
  468. u16 sel;
  469. unsigned cpl, rpl;
  470. la = seg_base(ctxt, addr.seg) + addr.ea;
  471. switch (ctxt->mode) {
  472. case X86EMUL_MODE_REAL:
  473. break;
  474. case X86EMUL_MODE_PROT64:
  475. if (((signed long)la << 16) >> 16 != la)
  476. return emulate_gp(ctxt, 0);
  477. break;
  478. default:
  479. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  480. addr.seg);
  481. if (!usable)
  482. goto bad;
  483. /* code segment or read-only data segment */
  484. if (((desc.type & 8) || !(desc.type & 2)) && write)
  485. goto bad;
  486. /* unreadable code segment */
  487. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  488. goto bad;
  489. lim = desc_limit_scaled(&desc);
  490. if ((desc.type & 8) || !(desc.type & 4)) {
  491. /* expand-up segment */
  492. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  493. goto bad;
  494. } else {
  495. /* exapand-down segment */
  496. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  497. goto bad;
  498. lim = desc.d ? 0xffffffff : 0xffff;
  499. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  500. goto bad;
  501. }
  502. cpl = ctxt->ops->cpl(ctxt);
  503. rpl = sel & 3;
  504. cpl = max(cpl, rpl);
  505. if (!(desc.type & 8)) {
  506. /* data segment */
  507. if (cpl > desc.dpl)
  508. goto bad;
  509. } else if ((desc.type & 8) && !(desc.type & 4)) {
  510. /* nonconforming code segment */
  511. if (cpl != desc.dpl)
  512. goto bad;
  513. } else if ((desc.type & 8) && (desc.type & 4)) {
  514. /* conforming code segment */
  515. if (cpl < desc.dpl)
  516. goto bad;
  517. }
  518. break;
  519. }
  520. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  521. la &= (u32)-1;
  522. *linear = la;
  523. return X86EMUL_CONTINUE;
  524. bad:
  525. if (addr.seg == VCPU_SREG_SS)
  526. return emulate_ss(ctxt, addr.seg);
  527. else
  528. return emulate_gp(ctxt, addr.seg);
  529. }
  530. static int linearize(struct x86_emulate_ctxt *ctxt,
  531. struct segmented_address addr,
  532. unsigned size, bool write,
  533. ulong *linear)
  534. {
  535. return __linearize(ctxt, addr, size, write, false, linear);
  536. }
  537. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  538. struct segmented_address addr,
  539. void *data,
  540. unsigned size)
  541. {
  542. int rc;
  543. ulong linear;
  544. rc = linearize(ctxt, addr, size, false, &linear);
  545. if (rc != X86EMUL_CONTINUE)
  546. return rc;
  547. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  548. }
  549. /*
  550. * Fetch the next byte of the instruction being emulated which is pointed to
  551. * by ctxt->_eip, then increment ctxt->_eip.
  552. *
  553. * Also prefetch the remaining bytes of the instruction without crossing page
  554. * boundary if they are not in fetch_cache yet.
  555. */
  556. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  557. {
  558. struct fetch_cache *fc = &ctxt->fetch;
  559. int rc;
  560. int size, cur_size;
  561. if (ctxt->_eip == fc->end) {
  562. unsigned long linear;
  563. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  564. .ea = ctxt->_eip };
  565. cur_size = fc->end - fc->start;
  566. size = min(15UL - cur_size,
  567. PAGE_SIZE - offset_in_page(ctxt->_eip));
  568. rc = __linearize(ctxt, addr, size, false, true, &linear);
  569. if (unlikely(rc != X86EMUL_CONTINUE))
  570. return rc;
  571. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  572. size, &ctxt->exception);
  573. if (unlikely(rc != X86EMUL_CONTINUE))
  574. return rc;
  575. fc->end += size;
  576. }
  577. *dest = fc->data[ctxt->_eip - fc->start];
  578. ctxt->_eip++;
  579. return X86EMUL_CONTINUE;
  580. }
  581. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  582. void *dest, unsigned size)
  583. {
  584. int rc;
  585. /* x86 instructions are limited to 15 bytes. */
  586. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  587. return X86EMUL_UNHANDLEABLE;
  588. while (size--) {
  589. rc = do_insn_fetch_byte(ctxt, dest++);
  590. if (rc != X86EMUL_CONTINUE)
  591. return rc;
  592. }
  593. return X86EMUL_CONTINUE;
  594. }
  595. /* Fetch next part of the instruction being emulated. */
  596. #define insn_fetch(_type, _ctxt) \
  597. ({ unsigned long _x; \
  598. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  599. if (rc != X86EMUL_CONTINUE) \
  600. goto done; \
  601. (_type)_x; \
  602. })
  603. #define insn_fetch_arr(_arr, _size, _ctxt) \
  604. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  605. if (rc != X86EMUL_CONTINUE) \
  606. goto done; \
  607. })
  608. /*
  609. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  610. * pointer into the block that addresses the relevant register.
  611. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  612. */
  613. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  614. int highbyte_regs)
  615. {
  616. void *p;
  617. p = &regs[modrm_reg];
  618. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  619. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  620. return p;
  621. }
  622. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  623. struct segmented_address addr,
  624. u16 *size, unsigned long *address, int op_bytes)
  625. {
  626. int rc;
  627. if (op_bytes == 2)
  628. op_bytes = 3;
  629. *address = 0;
  630. rc = segmented_read_std(ctxt, addr, size, 2);
  631. if (rc != X86EMUL_CONTINUE)
  632. return rc;
  633. addr.ea += 2;
  634. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  635. return rc;
  636. }
  637. static int test_cc(unsigned int condition, unsigned int flags)
  638. {
  639. int rc = 0;
  640. switch ((condition & 15) >> 1) {
  641. case 0: /* o */
  642. rc |= (flags & EFLG_OF);
  643. break;
  644. case 1: /* b/c/nae */
  645. rc |= (flags & EFLG_CF);
  646. break;
  647. case 2: /* z/e */
  648. rc |= (flags & EFLG_ZF);
  649. break;
  650. case 3: /* be/na */
  651. rc |= (flags & (EFLG_CF|EFLG_ZF));
  652. break;
  653. case 4: /* s */
  654. rc |= (flags & EFLG_SF);
  655. break;
  656. case 5: /* p/pe */
  657. rc |= (flags & EFLG_PF);
  658. break;
  659. case 7: /* le/ng */
  660. rc |= (flags & EFLG_ZF);
  661. /* fall through */
  662. case 6: /* l/nge */
  663. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  664. break;
  665. }
  666. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  667. return (!!rc ^ (condition & 1));
  668. }
  669. static void fetch_register_operand(struct operand *op)
  670. {
  671. switch (op->bytes) {
  672. case 1:
  673. op->val = *(u8 *)op->addr.reg;
  674. break;
  675. case 2:
  676. op->val = *(u16 *)op->addr.reg;
  677. break;
  678. case 4:
  679. op->val = *(u32 *)op->addr.reg;
  680. break;
  681. case 8:
  682. op->val = *(u64 *)op->addr.reg;
  683. break;
  684. }
  685. }
  686. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  687. {
  688. ctxt->ops->get_fpu(ctxt);
  689. switch (reg) {
  690. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  691. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  692. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  693. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  694. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  695. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  696. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  697. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  698. #ifdef CONFIG_X86_64
  699. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  700. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  701. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  702. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  703. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  704. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  705. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  706. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  707. #endif
  708. default: BUG();
  709. }
  710. ctxt->ops->put_fpu(ctxt);
  711. }
  712. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  713. int reg)
  714. {
  715. ctxt->ops->get_fpu(ctxt);
  716. switch (reg) {
  717. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  718. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  719. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  720. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  721. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  722. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  723. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  724. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  725. #ifdef CONFIG_X86_64
  726. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  727. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  728. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  729. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  730. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  731. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  732. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  733. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  734. #endif
  735. default: BUG();
  736. }
  737. ctxt->ops->put_fpu(ctxt);
  738. }
  739. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  740. struct operand *op,
  741. int inhibit_bytereg)
  742. {
  743. unsigned reg = ctxt->modrm_reg;
  744. int highbyte_regs = ctxt->rex_prefix == 0;
  745. if (!(ctxt->d & ModRM))
  746. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  747. if (ctxt->d & Sse) {
  748. op->type = OP_XMM;
  749. op->bytes = 16;
  750. op->addr.xmm = reg;
  751. read_sse_reg(ctxt, &op->vec_val, reg);
  752. return;
  753. }
  754. op->type = OP_REG;
  755. if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
  756. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  757. op->bytes = 1;
  758. } else {
  759. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  760. op->bytes = ctxt->op_bytes;
  761. }
  762. fetch_register_operand(op);
  763. op->orig_val = op->val;
  764. }
  765. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  766. struct operand *op)
  767. {
  768. u8 sib;
  769. int index_reg = 0, base_reg = 0, scale;
  770. int rc = X86EMUL_CONTINUE;
  771. ulong modrm_ea = 0;
  772. if (ctxt->rex_prefix) {
  773. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  774. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  775. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  776. }
  777. ctxt->modrm = insn_fetch(u8, ctxt);
  778. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  779. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  780. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  781. ctxt->modrm_seg = VCPU_SREG_DS;
  782. if (ctxt->modrm_mod == 3) {
  783. op->type = OP_REG;
  784. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  785. op->addr.reg = decode_register(ctxt->modrm_rm,
  786. ctxt->regs, ctxt->d & ByteOp);
  787. if (ctxt->d & Sse) {
  788. op->type = OP_XMM;
  789. op->bytes = 16;
  790. op->addr.xmm = ctxt->modrm_rm;
  791. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  792. return rc;
  793. }
  794. fetch_register_operand(op);
  795. return rc;
  796. }
  797. op->type = OP_MEM;
  798. if (ctxt->ad_bytes == 2) {
  799. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  800. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  801. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  802. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  803. /* 16-bit ModR/M decode. */
  804. switch (ctxt->modrm_mod) {
  805. case 0:
  806. if (ctxt->modrm_rm == 6)
  807. modrm_ea += insn_fetch(u16, ctxt);
  808. break;
  809. case 1:
  810. modrm_ea += insn_fetch(s8, ctxt);
  811. break;
  812. case 2:
  813. modrm_ea += insn_fetch(u16, ctxt);
  814. break;
  815. }
  816. switch (ctxt->modrm_rm) {
  817. case 0:
  818. modrm_ea += bx + si;
  819. break;
  820. case 1:
  821. modrm_ea += bx + di;
  822. break;
  823. case 2:
  824. modrm_ea += bp + si;
  825. break;
  826. case 3:
  827. modrm_ea += bp + di;
  828. break;
  829. case 4:
  830. modrm_ea += si;
  831. break;
  832. case 5:
  833. modrm_ea += di;
  834. break;
  835. case 6:
  836. if (ctxt->modrm_mod != 0)
  837. modrm_ea += bp;
  838. break;
  839. case 7:
  840. modrm_ea += bx;
  841. break;
  842. }
  843. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  844. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  845. ctxt->modrm_seg = VCPU_SREG_SS;
  846. modrm_ea = (u16)modrm_ea;
  847. } else {
  848. /* 32/64-bit ModR/M decode. */
  849. if ((ctxt->modrm_rm & 7) == 4) {
  850. sib = insn_fetch(u8, ctxt);
  851. index_reg |= (sib >> 3) & 7;
  852. base_reg |= sib & 7;
  853. scale = sib >> 6;
  854. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  855. modrm_ea += insn_fetch(s32, ctxt);
  856. else
  857. modrm_ea += ctxt->regs[base_reg];
  858. if (index_reg != 4)
  859. modrm_ea += ctxt->regs[index_reg] << scale;
  860. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  861. if (ctxt->mode == X86EMUL_MODE_PROT64)
  862. ctxt->rip_relative = 1;
  863. } else
  864. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  865. switch (ctxt->modrm_mod) {
  866. case 0:
  867. if (ctxt->modrm_rm == 5)
  868. modrm_ea += insn_fetch(s32, ctxt);
  869. break;
  870. case 1:
  871. modrm_ea += insn_fetch(s8, ctxt);
  872. break;
  873. case 2:
  874. modrm_ea += insn_fetch(s32, ctxt);
  875. break;
  876. }
  877. }
  878. op->addr.mem.ea = modrm_ea;
  879. done:
  880. return rc;
  881. }
  882. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  883. struct operand *op)
  884. {
  885. int rc = X86EMUL_CONTINUE;
  886. op->type = OP_MEM;
  887. switch (ctxt->ad_bytes) {
  888. case 2:
  889. op->addr.mem.ea = insn_fetch(u16, ctxt);
  890. break;
  891. case 4:
  892. op->addr.mem.ea = insn_fetch(u32, ctxt);
  893. break;
  894. case 8:
  895. op->addr.mem.ea = insn_fetch(u64, ctxt);
  896. break;
  897. }
  898. done:
  899. return rc;
  900. }
  901. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  902. {
  903. long sv = 0, mask;
  904. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  905. mask = ~(ctxt->dst.bytes * 8 - 1);
  906. if (ctxt->src.bytes == 2)
  907. sv = (s16)ctxt->src.val & (s16)mask;
  908. else if (ctxt->src.bytes == 4)
  909. sv = (s32)ctxt->src.val & (s32)mask;
  910. ctxt->dst.addr.mem.ea += (sv >> 3);
  911. }
  912. /* only subword offset */
  913. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  914. }
  915. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  916. unsigned long addr, void *dest, unsigned size)
  917. {
  918. int rc;
  919. struct read_cache *mc = &ctxt->mem_read;
  920. while (size) {
  921. int n = min(size, 8u);
  922. size -= n;
  923. if (mc->pos < mc->end)
  924. goto read_cached;
  925. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  926. &ctxt->exception);
  927. if (rc != X86EMUL_CONTINUE)
  928. return rc;
  929. mc->end += n;
  930. read_cached:
  931. memcpy(dest, mc->data + mc->pos, n);
  932. mc->pos += n;
  933. dest += n;
  934. addr += n;
  935. }
  936. return X86EMUL_CONTINUE;
  937. }
  938. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  939. struct segmented_address addr,
  940. void *data,
  941. unsigned size)
  942. {
  943. int rc;
  944. ulong linear;
  945. rc = linearize(ctxt, addr, size, false, &linear);
  946. if (rc != X86EMUL_CONTINUE)
  947. return rc;
  948. return read_emulated(ctxt, linear, data, size);
  949. }
  950. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  951. struct segmented_address addr,
  952. const void *data,
  953. unsigned size)
  954. {
  955. int rc;
  956. ulong linear;
  957. rc = linearize(ctxt, addr, size, true, &linear);
  958. if (rc != X86EMUL_CONTINUE)
  959. return rc;
  960. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  961. &ctxt->exception);
  962. }
  963. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  964. struct segmented_address addr,
  965. const void *orig_data, const void *data,
  966. unsigned size)
  967. {
  968. int rc;
  969. ulong linear;
  970. rc = linearize(ctxt, addr, size, true, &linear);
  971. if (rc != X86EMUL_CONTINUE)
  972. return rc;
  973. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  974. size, &ctxt->exception);
  975. }
  976. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  977. unsigned int size, unsigned short port,
  978. void *dest)
  979. {
  980. struct read_cache *rc = &ctxt->io_read;
  981. if (rc->pos == rc->end) { /* refill pio read ahead */
  982. unsigned int in_page, n;
  983. unsigned int count = ctxt->rep_prefix ?
  984. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  985. in_page = (ctxt->eflags & EFLG_DF) ?
  986. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  987. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  988. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  989. count);
  990. if (n == 0)
  991. n = 1;
  992. rc->pos = rc->end = 0;
  993. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  994. return 0;
  995. rc->end = n * size;
  996. }
  997. memcpy(dest, rc->data + rc->pos, size);
  998. rc->pos += size;
  999. return 1;
  1000. }
  1001. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1002. u16 selector, struct desc_ptr *dt)
  1003. {
  1004. struct x86_emulate_ops *ops = ctxt->ops;
  1005. if (selector & 1 << 2) {
  1006. struct desc_struct desc;
  1007. u16 sel;
  1008. memset (dt, 0, sizeof *dt);
  1009. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1010. return;
  1011. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1012. dt->address = get_desc_base(&desc);
  1013. } else
  1014. ops->get_gdt(ctxt, dt);
  1015. }
  1016. /* allowed just for 8 bytes segments */
  1017. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1018. u16 selector, struct desc_struct *desc)
  1019. {
  1020. struct desc_ptr dt;
  1021. u16 index = selector >> 3;
  1022. ulong addr;
  1023. get_descriptor_table_ptr(ctxt, selector, &dt);
  1024. if (dt.size < index * 8 + 7)
  1025. return emulate_gp(ctxt, selector & 0xfffc);
  1026. addr = dt.address + index * 8;
  1027. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1028. &ctxt->exception);
  1029. }
  1030. /* allowed just for 8 bytes segments */
  1031. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1032. u16 selector, struct desc_struct *desc)
  1033. {
  1034. struct desc_ptr dt;
  1035. u16 index = selector >> 3;
  1036. ulong addr;
  1037. get_descriptor_table_ptr(ctxt, selector, &dt);
  1038. if (dt.size < index * 8 + 7)
  1039. return emulate_gp(ctxt, selector & 0xfffc);
  1040. addr = dt.address + index * 8;
  1041. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1042. &ctxt->exception);
  1043. }
  1044. /* Does not support long mode */
  1045. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1046. u16 selector, int seg)
  1047. {
  1048. struct desc_struct seg_desc;
  1049. u8 dpl, rpl, cpl;
  1050. unsigned err_vec = GP_VECTOR;
  1051. u32 err_code = 0;
  1052. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1053. int ret;
  1054. memset(&seg_desc, 0, sizeof seg_desc);
  1055. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1056. || ctxt->mode == X86EMUL_MODE_REAL) {
  1057. /* set real mode segment descriptor */
  1058. set_desc_base(&seg_desc, selector << 4);
  1059. set_desc_limit(&seg_desc, 0xffff);
  1060. seg_desc.type = 3;
  1061. seg_desc.p = 1;
  1062. seg_desc.s = 1;
  1063. goto load;
  1064. }
  1065. /* NULL selector is not valid for TR, CS and SS */
  1066. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1067. && null_selector)
  1068. goto exception;
  1069. /* TR should be in GDT only */
  1070. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1071. goto exception;
  1072. if (null_selector) /* for NULL selector skip all following checks */
  1073. goto load;
  1074. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1075. if (ret != X86EMUL_CONTINUE)
  1076. return ret;
  1077. err_code = selector & 0xfffc;
  1078. err_vec = GP_VECTOR;
  1079. /* can't load system descriptor into segment selecor */
  1080. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1081. goto exception;
  1082. if (!seg_desc.p) {
  1083. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1084. goto exception;
  1085. }
  1086. rpl = selector & 3;
  1087. dpl = seg_desc.dpl;
  1088. cpl = ctxt->ops->cpl(ctxt);
  1089. switch (seg) {
  1090. case VCPU_SREG_SS:
  1091. /*
  1092. * segment is not a writable data segment or segment
  1093. * selector's RPL != CPL or segment selector's RPL != CPL
  1094. */
  1095. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1096. goto exception;
  1097. break;
  1098. case VCPU_SREG_CS:
  1099. if (!(seg_desc.type & 8))
  1100. goto exception;
  1101. if (seg_desc.type & 4) {
  1102. /* conforming */
  1103. if (dpl > cpl)
  1104. goto exception;
  1105. } else {
  1106. /* nonconforming */
  1107. if (rpl > cpl || dpl != cpl)
  1108. goto exception;
  1109. }
  1110. /* CS(RPL) <- CPL */
  1111. selector = (selector & 0xfffc) | cpl;
  1112. break;
  1113. case VCPU_SREG_TR:
  1114. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1115. goto exception;
  1116. break;
  1117. case VCPU_SREG_LDTR:
  1118. if (seg_desc.s || seg_desc.type != 2)
  1119. goto exception;
  1120. break;
  1121. default: /* DS, ES, FS, or GS */
  1122. /*
  1123. * segment is not a data or readable code segment or
  1124. * ((segment is a data or nonconforming code segment)
  1125. * and (both RPL and CPL > DPL))
  1126. */
  1127. if ((seg_desc.type & 0xa) == 0x8 ||
  1128. (((seg_desc.type & 0xc) != 0xc) &&
  1129. (rpl > dpl && cpl > dpl)))
  1130. goto exception;
  1131. break;
  1132. }
  1133. if (seg_desc.s) {
  1134. /* mark segment as accessed */
  1135. seg_desc.type |= 1;
  1136. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1137. if (ret != X86EMUL_CONTINUE)
  1138. return ret;
  1139. }
  1140. load:
  1141. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1142. return X86EMUL_CONTINUE;
  1143. exception:
  1144. emulate_exception(ctxt, err_vec, err_code, true);
  1145. return X86EMUL_PROPAGATE_FAULT;
  1146. }
  1147. static void write_register_operand(struct operand *op)
  1148. {
  1149. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1150. switch (op->bytes) {
  1151. case 1:
  1152. *(u8 *)op->addr.reg = (u8)op->val;
  1153. break;
  1154. case 2:
  1155. *(u16 *)op->addr.reg = (u16)op->val;
  1156. break;
  1157. case 4:
  1158. *op->addr.reg = (u32)op->val;
  1159. break; /* 64b: zero-extend */
  1160. case 8:
  1161. *op->addr.reg = op->val;
  1162. break;
  1163. }
  1164. }
  1165. static int writeback(struct x86_emulate_ctxt *ctxt)
  1166. {
  1167. int rc;
  1168. switch (ctxt->dst.type) {
  1169. case OP_REG:
  1170. write_register_operand(&ctxt->dst);
  1171. break;
  1172. case OP_MEM:
  1173. if (ctxt->lock_prefix)
  1174. rc = segmented_cmpxchg(ctxt,
  1175. ctxt->dst.addr.mem,
  1176. &ctxt->dst.orig_val,
  1177. &ctxt->dst.val,
  1178. ctxt->dst.bytes);
  1179. else
  1180. rc = segmented_write(ctxt,
  1181. ctxt->dst.addr.mem,
  1182. &ctxt->dst.val,
  1183. ctxt->dst.bytes);
  1184. if (rc != X86EMUL_CONTINUE)
  1185. return rc;
  1186. break;
  1187. case OP_XMM:
  1188. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1189. break;
  1190. case OP_NONE:
  1191. /* no writeback */
  1192. break;
  1193. default:
  1194. break;
  1195. }
  1196. return X86EMUL_CONTINUE;
  1197. }
  1198. static int em_push(struct x86_emulate_ctxt *ctxt)
  1199. {
  1200. struct segmented_address addr;
  1201. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1202. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1203. addr.seg = VCPU_SREG_SS;
  1204. /* Disable writeback. */
  1205. ctxt->dst.type = OP_NONE;
  1206. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1207. }
  1208. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1209. void *dest, int len)
  1210. {
  1211. int rc;
  1212. struct segmented_address addr;
  1213. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1214. addr.seg = VCPU_SREG_SS;
  1215. rc = segmented_read(ctxt, addr, dest, len);
  1216. if (rc != X86EMUL_CONTINUE)
  1217. return rc;
  1218. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1219. return rc;
  1220. }
  1221. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1222. {
  1223. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1224. }
  1225. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1226. void *dest, int len)
  1227. {
  1228. int rc;
  1229. unsigned long val, change_mask;
  1230. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1231. int cpl = ctxt->ops->cpl(ctxt);
  1232. rc = emulate_pop(ctxt, &val, len);
  1233. if (rc != X86EMUL_CONTINUE)
  1234. return rc;
  1235. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1236. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1237. switch(ctxt->mode) {
  1238. case X86EMUL_MODE_PROT64:
  1239. case X86EMUL_MODE_PROT32:
  1240. case X86EMUL_MODE_PROT16:
  1241. if (cpl == 0)
  1242. change_mask |= EFLG_IOPL;
  1243. if (cpl <= iopl)
  1244. change_mask |= EFLG_IF;
  1245. break;
  1246. case X86EMUL_MODE_VM86:
  1247. if (iopl < 3)
  1248. return emulate_gp(ctxt, 0);
  1249. change_mask |= EFLG_IF;
  1250. break;
  1251. default: /* real mode */
  1252. change_mask |= (EFLG_IOPL | EFLG_IF);
  1253. break;
  1254. }
  1255. *(unsigned long *)dest =
  1256. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1257. return rc;
  1258. }
  1259. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1260. {
  1261. ctxt->dst.type = OP_REG;
  1262. ctxt->dst.addr.reg = &ctxt->eflags;
  1263. ctxt->dst.bytes = ctxt->op_bytes;
  1264. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1265. }
  1266. static int emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1267. {
  1268. ctxt->src.val = get_segment_selector(ctxt, seg);
  1269. return em_push(ctxt);
  1270. }
  1271. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1272. {
  1273. unsigned long selector;
  1274. int rc;
  1275. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1276. if (rc != X86EMUL_CONTINUE)
  1277. return rc;
  1278. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1279. return rc;
  1280. }
  1281. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1282. {
  1283. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1284. int rc = X86EMUL_CONTINUE;
  1285. int reg = VCPU_REGS_RAX;
  1286. while (reg <= VCPU_REGS_RDI) {
  1287. (reg == VCPU_REGS_RSP) ?
  1288. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1289. rc = em_push(ctxt);
  1290. if (rc != X86EMUL_CONTINUE)
  1291. return rc;
  1292. ++reg;
  1293. }
  1294. return rc;
  1295. }
  1296. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1297. {
  1298. ctxt->src.val = (unsigned long)ctxt->eflags;
  1299. return em_push(ctxt);
  1300. }
  1301. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1302. {
  1303. int rc = X86EMUL_CONTINUE;
  1304. int reg = VCPU_REGS_RDI;
  1305. while (reg >= VCPU_REGS_RAX) {
  1306. if (reg == VCPU_REGS_RSP) {
  1307. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1308. ctxt->op_bytes);
  1309. --reg;
  1310. }
  1311. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1312. if (rc != X86EMUL_CONTINUE)
  1313. break;
  1314. --reg;
  1315. }
  1316. return rc;
  1317. }
  1318. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1319. {
  1320. struct x86_emulate_ops *ops = ctxt->ops;
  1321. int rc;
  1322. struct desc_ptr dt;
  1323. gva_t cs_addr;
  1324. gva_t eip_addr;
  1325. u16 cs, eip;
  1326. /* TODO: Add limit checks */
  1327. ctxt->src.val = ctxt->eflags;
  1328. rc = em_push(ctxt);
  1329. if (rc != X86EMUL_CONTINUE)
  1330. return rc;
  1331. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1332. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1333. rc = em_push(ctxt);
  1334. if (rc != X86EMUL_CONTINUE)
  1335. return rc;
  1336. ctxt->src.val = ctxt->_eip;
  1337. rc = em_push(ctxt);
  1338. if (rc != X86EMUL_CONTINUE)
  1339. return rc;
  1340. ops->get_idt(ctxt, &dt);
  1341. eip_addr = dt.address + (irq << 2);
  1342. cs_addr = dt.address + (irq << 2) + 2;
  1343. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1344. if (rc != X86EMUL_CONTINUE)
  1345. return rc;
  1346. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1347. if (rc != X86EMUL_CONTINUE)
  1348. return rc;
  1349. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1350. if (rc != X86EMUL_CONTINUE)
  1351. return rc;
  1352. ctxt->_eip = eip;
  1353. return rc;
  1354. }
  1355. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1356. {
  1357. switch(ctxt->mode) {
  1358. case X86EMUL_MODE_REAL:
  1359. return emulate_int_real(ctxt, irq);
  1360. case X86EMUL_MODE_VM86:
  1361. case X86EMUL_MODE_PROT16:
  1362. case X86EMUL_MODE_PROT32:
  1363. case X86EMUL_MODE_PROT64:
  1364. default:
  1365. /* Protected mode interrupts unimplemented yet */
  1366. return X86EMUL_UNHANDLEABLE;
  1367. }
  1368. }
  1369. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1370. {
  1371. int rc = X86EMUL_CONTINUE;
  1372. unsigned long temp_eip = 0;
  1373. unsigned long temp_eflags = 0;
  1374. unsigned long cs = 0;
  1375. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1376. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1377. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1378. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1379. /* TODO: Add stack limit check */
  1380. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1381. if (rc != X86EMUL_CONTINUE)
  1382. return rc;
  1383. if (temp_eip & ~0xffff)
  1384. return emulate_gp(ctxt, 0);
  1385. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1386. if (rc != X86EMUL_CONTINUE)
  1387. return rc;
  1388. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1389. if (rc != X86EMUL_CONTINUE)
  1390. return rc;
  1391. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1392. if (rc != X86EMUL_CONTINUE)
  1393. return rc;
  1394. ctxt->_eip = temp_eip;
  1395. if (ctxt->op_bytes == 4)
  1396. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1397. else if (ctxt->op_bytes == 2) {
  1398. ctxt->eflags &= ~0xffff;
  1399. ctxt->eflags |= temp_eflags;
  1400. }
  1401. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1402. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1403. return rc;
  1404. }
  1405. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1406. {
  1407. switch(ctxt->mode) {
  1408. case X86EMUL_MODE_REAL:
  1409. return emulate_iret_real(ctxt);
  1410. case X86EMUL_MODE_VM86:
  1411. case X86EMUL_MODE_PROT16:
  1412. case X86EMUL_MODE_PROT32:
  1413. case X86EMUL_MODE_PROT64:
  1414. default:
  1415. /* iret from protected mode unimplemented yet */
  1416. return X86EMUL_UNHANDLEABLE;
  1417. }
  1418. }
  1419. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1420. {
  1421. int rc;
  1422. unsigned short sel;
  1423. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1424. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1425. if (rc != X86EMUL_CONTINUE)
  1426. return rc;
  1427. ctxt->_eip = 0;
  1428. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1429. return X86EMUL_CONTINUE;
  1430. }
  1431. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1432. {
  1433. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->dst.bytes);
  1434. }
  1435. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1436. {
  1437. switch (ctxt->modrm_reg) {
  1438. case 0: /* rol */
  1439. emulate_2op_SrcB(ctxt, "rol");
  1440. break;
  1441. case 1: /* ror */
  1442. emulate_2op_SrcB(ctxt, "ror");
  1443. break;
  1444. case 2: /* rcl */
  1445. emulate_2op_SrcB(ctxt, "rcl");
  1446. break;
  1447. case 3: /* rcr */
  1448. emulate_2op_SrcB(ctxt, "rcr");
  1449. break;
  1450. case 4: /* sal/shl */
  1451. case 6: /* sal/shl */
  1452. emulate_2op_SrcB(ctxt, "sal");
  1453. break;
  1454. case 5: /* shr */
  1455. emulate_2op_SrcB(ctxt, "shr");
  1456. break;
  1457. case 7: /* sar */
  1458. emulate_2op_SrcB(ctxt, "sar");
  1459. break;
  1460. }
  1461. return X86EMUL_CONTINUE;
  1462. }
  1463. static int em_not(struct x86_emulate_ctxt *ctxt)
  1464. {
  1465. ctxt->dst.val = ~ctxt->dst.val;
  1466. return X86EMUL_CONTINUE;
  1467. }
  1468. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1469. {
  1470. emulate_1op(ctxt, "neg");
  1471. return X86EMUL_CONTINUE;
  1472. }
  1473. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1474. {
  1475. u8 ex = 0;
  1476. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1477. return X86EMUL_CONTINUE;
  1478. }
  1479. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1480. {
  1481. u8 ex = 0;
  1482. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1483. return X86EMUL_CONTINUE;
  1484. }
  1485. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1486. {
  1487. u8 de = 0;
  1488. emulate_1op_rax_rdx(ctxt, "div", de);
  1489. if (de)
  1490. return emulate_de(ctxt);
  1491. return X86EMUL_CONTINUE;
  1492. }
  1493. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1494. {
  1495. u8 de = 0;
  1496. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1497. if (de)
  1498. return emulate_de(ctxt);
  1499. return X86EMUL_CONTINUE;
  1500. }
  1501. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1502. {
  1503. int rc = X86EMUL_CONTINUE;
  1504. switch (ctxt->modrm_reg) {
  1505. case 0: /* inc */
  1506. emulate_1op(ctxt, "inc");
  1507. break;
  1508. case 1: /* dec */
  1509. emulate_1op(ctxt, "dec");
  1510. break;
  1511. case 2: /* call near abs */ {
  1512. long int old_eip;
  1513. old_eip = ctxt->_eip;
  1514. ctxt->_eip = ctxt->src.val;
  1515. ctxt->src.val = old_eip;
  1516. rc = em_push(ctxt);
  1517. break;
  1518. }
  1519. case 4: /* jmp abs */
  1520. ctxt->_eip = ctxt->src.val;
  1521. break;
  1522. case 5: /* jmp far */
  1523. rc = em_jmp_far(ctxt);
  1524. break;
  1525. case 6: /* push */
  1526. rc = em_push(ctxt);
  1527. break;
  1528. }
  1529. return rc;
  1530. }
  1531. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1532. {
  1533. u64 old = ctxt->dst.orig_val64;
  1534. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1535. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1536. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1537. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1538. ctxt->eflags &= ~EFLG_ZF;
  1539. } else {
  1540. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1541. (u32) ctxt->regs[VCPU_REGS_RBX];
  1542. ctxt->eflags |= EFLG_ZF;
  1543. }
  1544. return X86EMUL_CONTINUE;
  1545. }
  1546. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1547. {
  1548. ctxt->dst.type = OP_REG;
  1549. ctxt->dst.addr.reg = &ctxt->_eip;
  1550. ctxt->dst.bytes = ctxt->op_bytes;
  1551. return em_pop(ctxt);
  1552. }
  1553. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1554. {
  1555. int rc;
  1556. unsigned long cs;
  1557. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1558. if (rc != X86EMUL_CONTINUE)
  1559. return rc;
  1560. if (ctxt->op_bytes == 4)
  1561. ctxt->_eip = (u32)ctxt->_eip;
  1562. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1563. if (rc != X86EMUL_CONTINUE)
  1564. return rc;
  1565. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1566. return rc;
  1567. }
  1568. static int emulate_load_segment(struct x86_emulate_ctxt *ctxt, int seg)
  1569. {
  1570. unsigned short sel;
  1571. int rc;
  1572. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1573. rc = load_segment_descriptor(ctxt, sel, seg);
  1574. if (rc != X86EMUL_CONTINUE)
  1575. return rc;
  1576. ctxt->dst.val = ctxt->src.val;
  1577. return rc;
  1578. }
  1579. static void
  1580. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1581. struct desc_struct *cs, struct desc_struct *ss)
  1582. {
  1583. u16 selector;
  1584. memset(cs, 0, sizeof(struct desc_struct));
  1585. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1586. memset(ss, 0, sizeof(struct desc_struct));
  1587. cs->l = 0; /* will be adjusted later */
  1588. set_desc_base(cs, 0); /* flat segment */
  1589. cs->g = 1; /* 4kb granularity */
  1590. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1591. cs->type = 0x0b; /* Read, Execute, Accessed */
  1592. cs->s = 1;
  1593. cs->dpl = 0; /* will be adjusted later */
  1594. cs->p = 1;
  1595. cs->d = 1;
  1596. set_desc_base(ss, 0); /* flat segment */
  1597. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1598. ss->g = 1; /* 4kb granularity */
  1599. ss->s = 1;
  1600. ss->type = 0x03; /* Read/Write, Accessed */
  1601. ss->d = 1; /* 32bit stack segment */
  1602. ss->dpl = 0;
  1603. ss->p = 1;
  1604. }
  1605. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1606. {
  1607. struct x86_emulate_ops *ops = ctxt->ops;
  1608. struct desc_struct cs, ss;
  1609. u64 msr_data;
  1610. u16 cs_sel, ss_sel;
  1611. u64 efer = 0;
  1612. /* syscall is not available in real mode */
  1613. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1614. ctxt->mode == X86EMUL_MODE_VM86)
  1615. return emulate_ud(ctxt);
  1616. ops->get_msr(ctxt, MSR_EFER, &efer);
  1617. setup_syscalls_segments(ctxt, &cs, &ss);
  1618. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1619. msr_data >>= 32;
  1620. cs_sel = (u16)(msr_data & 0xfffc);
  1621. ss_sel = (u16)(msr_data + 8);
  1622. if (efer & EFER_LMA) {
  1623. cs.d = 0;
  1624. cs.l = 1;
  1625. }
  1626. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1627. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1628. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1629. if (efer & EFER_LMA) {
  1630. #ifdef CONFIG_X86_64
  1631. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1632. ops->get_msr(ctxt,
  1633. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1634. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1635. ctxt->_eip = msr_data;
  1636. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1637. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1638. #endif
  1639. } else {
  1640. /* legacy mode */
  1641. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1642. ctxt->_eip = (u32)msr_data;
  1643. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1644. }
  1645. return X86EMUL_CONTINUE;
  1646. }
  1647. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1648. {
  1649. struct x86_emulate_ops *ops = ctxt->ops;
  1650. struct desc_struct cs, ss;
  1651. u64 msr_data;
  1652. u16 cs_sel, ss_sel;
  1653. u64 efer = 0;
  1654. ops->get_msr(ctxt, MSR_EFER, &efer);
  1655. /* inject #GP if in real mode */
  1656. if (ctxt->mode == X86EMUL_MODE_REAL)
  1657. return emulate_gp(ctxt, 0);
  1658. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1659. * Therefore, we inject an #UD.
  1660. */
  1661. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1662. return emulate_ud(ctxt);
  1663. setup_syscalls_segments(ctxt, &cs, &ss);
  1664. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1665. switch (ctxt->mode) {
  1666. case X86EMUL_MODE_PROT32:
  1667. if ((msr_data & 0xfffc) == 0x0)
  1668. return emulate_gp(ctxt, 0);
  1669. break;
  1670. case X86EMUL_MODE_PROT64:
  1671. if (msr_data == 0x0)
  1672. return emulate_gp(ctxt, 0);
  1673. break;
  1674. }
  1675. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1676. cs_sel = (u16)msr_data;
  1677. cs_sel &= ~SELECTOR_RPL_MASK;
  1678. ss_sel = cs_sel + 8;
  1679. ss_sel &= ~SELECTOR_RPL_MASK;
  1680. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1681. cs.d = 0;
  1682. cs.l = 1;
  1683. }
  1684. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1685. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1686. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1687. ctxt->_eip = msr_data;
  1688. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1689. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1690. return X86EMUL_CONTINUE;
  1691. }
  1692. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1693. {
  1694. struct x86_emulate_ops *ops = ctxt->ops;
  1695. struct desc_struct cs, ss;
  1696. u64 msr_data;
  1697. int usermode;
  1698. u16 cs_sel = 0, ss_sel = 0;
  1699. /* inject #GP if in real mode or Virtual 8086 mode */
  1700. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1701. ctxt->mode == X86EMUL_MODE_VM86)
  1702. return emulate_gp(ctxt, 0);
  1703. setup_syscalls_segments(ctxt, &cs, &ss);
  1704. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1705. usermode = X86EMUL_MODE_PROT64;
  1706. else
  1707. usermode = X86EMUL_MODE_PROT32;
  1708. cs.dpl = 3;
  1709. ss.dpl = 3;
  1710. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1711. switch (usermode) {
  1712. case X86EMUL_MODE_PROT32:
  1713. cs_sel = (u16)(msr_data + 16);
  1714. if ((msr_data & 0xfffc) == 0x0)
  1715. return emulate_gp(ctxt, 0);
  1716. ss_sel = (u16)(msr_data + 24);
  1717. break;
  1718. case X86EMUL_MODE_PROT64:
  1719. cs_sel = (u16)(msr_data + 32);
  1720. if (msr_data == 0x0)
  1721. return emulate_gp(ctxt, 0);
  1722. ss_sel = cs_sel + 8;
  1723. cs.d = 0;
  1724. cs.l = 1;
  1725. break;
  1726. }
  1727. cs_sel |= SELECTOR_RPL_MASK;
  1728. ss_sel |= SELECTOR_RPL_MASK;
  1729. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1730. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1731. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1732. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1733. return X86EMUL_CONTINUE;
  1734. }
  1735. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1736. {
  1737. int iopl;
  1738. if (ctxt->mode == X86EMUL_MODE_REAL)
  1739. return false;
  1740. if (ctxt->mode == X86EMUL_MODE_VM86)
  1741. return true;
  1742. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1743. return ctxt->ops->cpl(ctxt) > iopl;
  1744. }
  1745. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1746. u16 port, u16 len)
  1747. {
  1748. struct x86_emulate_ops *ops = ctxt->ops;
  1749. struct desc_struct tr_seg;
  1750. u32 base3;
  1751. int r;
  1752. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1753. unsigned mask = (1 << len) - 1;
  1754. unsigned long base;
  1755. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1756. if (!tr_seg.p)
  1757. return false;
  1758. if (desc_limit_scaled(&tr_seg) < 103)
  1759. return false;
  1760. base = get_desc_base(&tr_seg);
  1761. #ifdef CONFIG_X86_64
  1762. base |= ((u64)base3) << 32;
  1763. #endif
  1764. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1765. if (r != X86EMUL_CONTINUE)
  1766. return false;
  1767. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1768. return false;
  1769. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1770. if (r != X86EMUL_CONTINUE)
  1771. return false;
  1772. if ((perm >> bit_idx) & mask)
  1773. return false;
  1774. return true;
  1775. }
  1776. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1777. u16 port, u16 len)
  1778. {
  1779. if (ctxt->perm_ok)
  1780. return true;
  1781. if (emulator_bad_iopl(ctxt))
  1782. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1783. return false;
  1784. ctxt->perm_ok = true;
  1785. return true;
  1786. }
  1787. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1788. struct tss_segment_16 *tss)
  1789. {
  1790. tss->ip = ctxt->_eip;
  1791. tss->flag = ctxt->eflags;
  1792. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1793. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1794. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1795. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1796. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1797. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1798. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1799. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1800. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1801. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1802. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1803. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1804. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1805. }
  1806. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1807. struct tss_segment_16 *tss)
  1808. {
  1809. int ret;
  1810. ctxt->_eip = tss->ip;
  1811. ctxt->eflags = tss->flag | 2;
  1812. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1813. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1814. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1815. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1816. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1817. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1818. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1819. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1820. /*
  1821. * SDM says that segment selectors are loaded before segment
  1822. * descriptors
  1823. */
  1824. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1825. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1826. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1827. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1828. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1829. /*
  1830. * Now load segment descriptors. If fault happenes at this stage
  1831. * it is handled in a context of new task
  1832. */
  1833. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1834. if (ret != X86EMUL_CONTINUE)
  1835. return ret;
  1836. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1837. if (ret != X86EMUL_CONTINUE)
  1838. return ret;
  1839. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1840. if (ret != X86EMUL_CONTINUE)
  1841. return ret;
  1842. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1843. if (ret != X86EMUL_CONTINUE)
  1844. return ret;
  1845. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1846. if (ret != X86EMUL_CONTINUE)
  1847. return ret;
  1848. return X86EMUL_CONTINUE;
  1849. }
  1850. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1851. u16 tss_selector, u16 old_tss_sel,
  1852. ulong old_tss_base, struct desc_struct *new_desc)
  1853. {
  1854. struct x86_emulate_ops *ops = ctxt->ops;
  1855. struct tss_segment_16 tss_seg;
  1856. int ret;
  1857. u32 new_tss_base = get_desc_base(new_desc);
  1858. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1859. &ctxt->exception);
  1860. if (ret != X86EMUL_CONTINUE)
  1861. /* FIXME: need to provide precise fault address */
  1862. return ret;
  1863. save_state_to_tss16(ctxt, &tss_seg);
  1864. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1865. &ctxt->exception);
  1866. if (ret != X86EMUL_CONTINUE)
  1867. /* FIXME: need to provide precise fault address */
  1868. return ret;
  1869. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1870. &ctxt->exception);
  1871. if (ret != X86EMUL_CONTINUE)
  1872. /* FIXME: need to provide precise fault address */
  1873. return ret;
  1874. if (old_tss_sel != 0xffff) {
  1875. tss_seg.prev_task_link = old_tss_sel;
  1876. ret = ops->write_std(ctxt, new_tss_base,
  1877. &tss_seg.prev_task_link,
  1878. sizeof tss_seg.prev_task_link,
  1879. &ctxt->exception);
  1880. if (ret != X86EMUL_CONTINUE)
  1881. /* FIXME: need to provide precise fault address */
  1882. return ret;
  1883. }
  1884. return load_state_from_tss16(ctxt, &tss_seg);
  1885. }
  1886. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1887. struct tss_segment_32 *tss)
  1888. {
  1889. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  1890. tss->eip = ctxt->_eip;
  1891. tss->eflags = ctxt->eflags;
  1892. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  1893. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  1894. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  1895. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  1896. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  1897. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  1898. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  1899. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  1900. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1901. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1902. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1903. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1904. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1905. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1906. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1907. }
  1908. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1909. struct tss_segment_32 *tss)
  1910. {
  1911. int ret;
  1912. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  1913. return emulate_gp(ctxt, 0);
  1914. ctxt->_eip = tss->eip;
  1915. ctxt->eflags = tss->eflags | 2;
  1916. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  1917. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  1918. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  1919. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  1920. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  1921. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  1922. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  1923. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  1924. /*
  1925. * SDM says that segment selectors are loaded before segment
  1926. * descriptors
  1927. */
  1928. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1929. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1930. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1931. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1932. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1933. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1934. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1935. /*
  1936. * Now load segment descriptors. If fault happenes at this stage
  1937. * it is handled in a context of new task
  1938. */
  1939. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1940. if (ret != X86EMUL_CONTINUE)
  1941. return ret;
  1942. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1943. if (ret != X86EMUL_CONTINUE)
  1944. return ret;
  1945. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1946. if (ret != X86EMUL_CONTINUE)
  1947. return ret;
  1948. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1949. if (ret != X86EMUL_CONTINUE)
  1950. return ret;
  1951. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1952. if (ret != X86EMUL_CONTINUE)
  1953. return ret;
  1954. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  1955. if (ret != X86EMUL_CONTINUE)
  1956. return ret;
  1957. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  1958. if (ret != X86EMUL_CONTINUE)
  1959. return ret;
  1960. return X86EMUL_CONTINUE;
  1961. }
  1962. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  1963. u16 tss_selector, u16 old_tss_sel,
  1964. ulong old_tss_base, struct desc_struct *new_desc)
  1965. {
  1966. struct x86_emulate_ops *ops = ctxt->ops;
  1967. struct tss_segment_32 tss_seg;
  1968. int ret;
  1969. u32 new_tss_base = get_desc_base(new_desc);
  1970. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1971. &ctxt->exception);
  1972. if (ret != X86EMUL_CONTINUE)
  1973. /* FIXME: need to provide precise fault address */
  1974. return ret;
  1975. save_state_to_tss32(ctxt, &tss_seg);
  1976. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1977. &ctxt->exception);
  1978. if (ret != X86EMUL_CONTINUE)
  1979. /* FIXME: need to provide precise fault address */
  1980. return ret;
  1981. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1982. &ctxt->exception);
  1983. if (ret != X86EMUL_CONTINUE)
  1984. /* FIXME: need to provide precise fault address */
  1985. return ret;
  1986. if (old_tss_sel != 0xffff) {
  1987. tss_seg.prev_task_link = old_tss_sel;
  1988. ret = ops->write_std(ctxt, new_tss_base,
  1989. &tss_seg.prev_task_link,
  1990. sizeof tss_seg.prev_task_link,
  1991. &ctxt->exception);
  1992. if (ret != X86EMUL_CONTINUE)
  1993. /* FIXME: need to provide precise fault address */
  1994. return ret;
  1995. }
  1996. return load_state_from_tss32(ctxt, &tss_seg);
  1997. }
  1998. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  1999. u16 tss_selector, int reason,
  2000. bool has_error_code, u32 error_code)
  2001. {
  2002. struct x86_emulate_ops *ops = ctxt->ops;
  2003. struct desc_struct curr_tss_desc, next_tss_desc;
  2004. int ret;
  2005. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2006. ulong old_tss_base =
  2007. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2008. u32 desc_limit;
  2009. /* FIXME: old_tss_base == ~0 ? */
  2010. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2011. if (ret != X86EMUL_CONTINUE)
  2012. return ret;
  2013. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2014. if (ret != X86EMUL_CONTINUE)
  2015. return ret;
  2016. /* FIXME: check that next_tss_desc is tss */
  2017. if (reason != TASK_SWITCH_IRET) {
  2018. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2019. ops->cpl(ctxt) > next_tss_desc.dpl)
  2020. return emulate_gp(ctxt, 0);
  2021. }
  2022. desc_limit = desc_limit_scaled(&next_tss_desc);
  2023. if (!next_tss_desc.p ||
  2024. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2025. desc_limit < 0x2b)) {
  2026. emulate_ts(ctxt, tss_selector & 0xfffc);
  2027. return X86EMUL_PROPAGATE_FAULT;
  2028. }
  2029. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2030. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2031. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2032. }
  2033. if (reason == TASK_SWITCH_IRET)
  2034. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2035. /* set back link to prev task only if NT bit is set in eflags
  2036. note that old_tss_sel is not used afetr this point */
  2037. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2038. old_tss_sel = 0xffff;
  2039. if (next_tss_desc.type & 8)
  2040. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2041. old_tss_base, &next_tss_desc);
  2042. else
  2043. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2044. old_tss_base, &next_tss_desc);
  2045. if (ret != X86EMUL_CONTINUE)
  2046. return ret;
  2047. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2048. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2049. if (reason != TASK_SWITCH_IRET) {
  2050. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2051. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2052. }
  2053. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2054. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2055. if (has_error_code) {
  2056. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2057. ctxt->lock_prefix = 0;
  2058. ctxt->src.val = (unsigned long) error_code;
  2059. ret = em_push(ctxt);
  2060. }
  2061. return ret;
  2062. }
  2063. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2064. u16 tss_selector, int reason,
  2065. bool has_error_code, u32 error_code)
  2066. {
  2067. int rc;
  2068. ctxt->_eip = ctxt->eip;
  2069. ctxt->dst.type = OP_NONE;
  2070. rc = emulator_do_task_switch(ctxt, tss_selector, reason,
  2071. has_error_code, error_code);
  2072. if (rc == X86EMUL_CONTINUE)
  2073. ctxt->eip = ctxt->_eip;
  2074. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2075. }
  2076. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2077. int reg, struct operand *op)
  2078. {
  2079. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2080. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2081. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2082. op->addr.mem.seg = seg;
  2083. }
  2084. static int em_das(struct x86_emulate_ctxt *ctxt)
  2085. {
  2086. u8 al, old_al;
  2087. bool af, cf, old_cf;
  2088. cf = ctxt->eflags & X86_EFLAGS_CF;
  2089. al = ctxt->dst.val;
  2090. old_al = al;
  2091. old_cf = cf;
  2092. cf = false;
  2093. af = ctxt->eflags & X86_EFLAGS_AF;
  2094. if ((al & 0x0f) > 9 || af) {
  2095. al -= 6;
  2096. cf = old_cf | (al >= 250);
  2097. af = true;
  2098. } else {
  2099. af = false;
  2100. }
  2101. if (old_al > 0x99 || old_cf) {
  2102. al -= 0x60;
  2103. cf = true;
  2104. }
  2105. ctxt->dst.val = al;
  2106. /* Set PF, ZF, SF */
  2107. ctxt->src.type = OP_IMM;
  2108. ctxt->src.val = 0;
  2109. ctxt->src.bytes = 1;
  2110. emulate_2op_SrcV(ctxt, "or");
  2111. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2112. if (cf)
  2113. ctxt->eflags |= X86_EFLAGS_CF;
  2114. if (af)
  2115. ctxt->eflags |= X86_EFLAGS_AF;
  2116. return X86EMUL_CONTINUE;
  2117. }
  2118. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2119. {
  2120. u16 sel, old_cs;
  2121. ulong old_eip;
  2122. int rc;
  2123. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2124. old_eip = ctxt->_eip;
  2125. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2126. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2127. return X86EMUL_CONTINUE;
  2128. ctxt->_eip = 0;
  2129. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2130. ctxt->src.val = old_cs;
  2131. rc = em_push(ctxt);
  2132. if (rc != X86EMUL_CONTINUE)
  2133. return rc;
  2134. ctxt->src.val = old_eip;
  2135. return em_push(ctxt);
  2136. }
  2137. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2138. {
  2139. int rc;
  2140. ctxt->dst.type = OP_REG;
  2141. ctxt->dst.addr.reg = &ctxt->_eip;
  2142. ctxt->dst.bytes = ctxt->op_bytes;
  2143. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2144. if (rc != X86EMUL_CONTINUE)
  2145. return rc;
  2146. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2147. return X86EMUL_CONTINUE;
  2148. }
  2149. static int em_add(struct x86_emulate_ctxt *ctxt)
  2150. {
  2151. emulate_2op_SrcV(ctxt, "add");
  2152. return X86EMUL_CONTINUE;
  2153. }
  2154. static int em_or(struct x86_emulate_ctxt *ctxt)
  2155. {
  2156. emulate_2op_SrcV(ctxt, "or");
  2157. return X86EMUL_CONTINUE;
  2158. }
  2159. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2160. {
  2161. emulate_2op_SrcV(ctxt, "adc");
  2162. return X86EMUL_CONTINUE;
  2163. }
  2164. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2165. {
  2166. emulate_2op_SrcV(ctxt, "sbb");
  2167. return X86EMUL_CONTINUE;
  2168. }
  2169. static int em_and(struct x86_emulate_ctxt *ctxt)
  2170. {
  2171. emulate_2op_SrcV(ctxt, "and");
  2172. return X86EMUL_CONTINUE;
  2173. }
  2174. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2175. {
  2176. emulate_2op_SrcV(ctxt, "sub");
  2177. return X86EMUL_CONTINUE;
  2178. }
  2179. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2180. {
  2181. emulate_2op_SrcV(ctxt, "xor");
  2182. return X86EMUL_CONTINUE;
  2183. }
  2184. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2185. {
  2186. emulate_2op_SrcV(ctxt, "cmp");
  2187. /* Disable writeback. */
  2188. ctxt->dst.type = OP_NONE;
  2189. return X86EMUL_CONTINUE;
  2190. }
  2191. static int em_test(struct x86_emulate_ctxt *ctxt)
  2192. {
  2193. emulate_2op_SrcV(ctxt, "test");
  2194. /* Disable writeback. */
  2195. ctxt->dst.type = OP_NONE;
  2196. return X86EMUL_CONTINUE;
  2197. }
  2198. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2199. {
  2200. /* Write back the register source. */
  2201. ctxt->src.val = ctxt->dst.val;
  2202. write_register_operand(&ctxt->src);
  2203. /* Write back the memory destination with implicit LOCK prefix. */
  2204. ctxt->dst.val = ctxt->src.orig_val;
  2205. ctxt->lock_prefix = 1;
  2206. return X86EMUL_CONTINUE;
  2207. }
  2208. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2209. {
  2210. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2211. return X86EMUL_CONTINUE;
  2212. }
  2213. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2214. {
  2215. ctxt->dst.val = ctxt->src2.val;
  2216. return em_imul(ctxt);
  2217. }
  2218. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2219. {
  2220. ctxt->dst.type = OP_REG;
  2221. ctxt->dst.bytes = ctxt->src.bytes;
  2222. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2223. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2224. return X86EMUL_CONTINUE;
  2225. }
  2226. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2227. {
  2228. u64 tsc = 0;
  2229. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2230. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2231. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2232. return X86EMUL_CONTINUE;
  2233. }
  2234. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2235. {
  2236. ctxt->dst.val = ctxt->src.val;
  2237. return X86EMUL_CONTINUE;
  2238. }
  2239. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2240. {
  2241. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2242. return emulate_ud(ctxt);
  2243. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2244. return X86EMUL_CONTINUE;
  2245. }
  2246. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2247. {
  2248. u16 sel = ctxt->src.val;
  2249. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2250. return emulate_ud(ctxt);
  2251. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2252. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2253. /* Disable writeback. */
  2254. ctxt->dst.type = OP_NONE;
  2255. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2256. }
  2257. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2258. {
  2259. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2260. return X86EMUL_CONTINUE;
  2261. }
  2262. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2263. {
  2264. int rc;
  2265. ulong linear;
  2266. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2267. if (rc == X86EMUL_CONTINUE)
  2268. ctxt->ops->invlpg(ctxt, linear);
  2269. /* Disable writeback. */
  2270. ctxt->dst.type = OP_NONE;
  2271. return X86EMUL_CONTINUE;
  2272. }
  2273. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2274. {
  2275. ulong cr0;
  2276. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2277. cr0 &= ~X86_CR0_TS;
  2278. ctxt->ops->set_cr(ctxt, 0, cr0);
  2279. return X86EMUL_CONTINUE;
  2280. }
  2281. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2282. {
  2283. int rc;
  2284. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2285. return X86EMUL_UNHANDLEABLE;
  2286. rc = ctxt->ops->fix_hypercall(ctxt);
  2287. if (rc != X86EMUL_CONTINUE)
  2288. return rc;
  2289. /* Let the processor re-execute the fixed hypercall */
  2290. ctxt->_eip = ctxt->eip;
  2291. /* Disable writeback. */
  2292. ctxt->dst.type = OP_NONE;
  2293. return X86EMUL_CONTINUE;
  2294. }
  2295. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2296. {
  2297. struct desc_ptr desc_ptr;
  2298. int rc;
  2299. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2300. &desc_ptr.size, &desc_ptr.address,
  2301. ctxt->op_bytes);
  2302. if (rc != X86EMUL_CONTINUE)
  2303. return rc;
  2304. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2305. /* Disable writeback. */
  2306. ctxt->dst.type = OP_NONE;
  2307. return X86EMUL_CONTINUE;
  2308. }
  2309. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2310. {
  2311. int rc;
  2312. rc = ctxt->ops->fix_hypercall(ctxt);
  2313. /* Disable writeback. */
  2314. ctxt->dst.type = OP_NONE;
  2315. return rc;
  2316. }
  2317. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2318. {
  2319. struct desc_ptr desc_ptr;
  2320. int rc;
  2321. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2322. &desc_ptr.size, &desc_ptr.address,
  2323. ctxt->op_bytes);
  2324. if (rc != X86EMUL_CONTINUE)
  2325. return rc;
  2326. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2327. /* Disable writeback. */
  2328. ctxt->dst.type = OP_NONE;
  2329. return X86EMUL_CONTINUE;
  2330. }
  2331. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2332. {
  2333. ctxt->dst.bytes = 2;
  2334. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2335. return X86EMUL_CONTINUE;
  2336. }
  2337. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2338. {
  2339. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2340. | (ctxt->src.val & 0x0f));
  2341. ctxt->dst.type = OP_NONE;
  2342. return X86EMUL_CONTINUE;
  2343. }
  2344. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2345. {
  2346. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2347. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2348. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2349. jmp_rel(ctxt, ctxt->src.val);
  2350. return X86EMUL_CONTINUE;
  2351. }
  2352. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2353. {
  2354. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2355. jmp_rel(ctxt, ctxt->src.val);
  2356. return X86EMUL_CONTINUE;
  2357. }
  2358. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2359. {
  2360. if (emulator_bad_iopl(ctxt))
  2361. return emulate_gp(ctxt, 0);
  2362. ctxt->eflags &= ~X86_EFLAGS_IF;
  2363. return X86EMUL_CONTINUE;
  2364. }
  2365. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2366. {
  2367. if (emulator_bad_iopl(ctxt))
  2368. return emulate_gp(ctxt, 0);
  2369. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2370. ctxt->eflags |= X86_EFLAGS_IF;
  2371. return X86EMUL_CONTINUE;
  2372. }
  2373. static bool valid_cr(int nr)
  2374. {
  2375. switch (nr) {
  2376. case 0:
  2377. case 2 ... 4:
  2378. case 8:
  2379. return true;
  2380. default:
  2381. return false;
  2382. }
  2383. }
  2384. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2385. {
  2386. if (!valid_cr(ctxt->modrm_reg))
  2387. return emulate_ud(ctxt);
  2388. return X86EMUL_CONTINUE;
  2389. }
  2390. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2391. {
  2392. u64 new_val = ctxt->src.val64;
  2393. int cr = ctxt->modrm_reg;
  2394. u64 efer = 0;
  2395. static u64 cr_reserved_bits[] = {
  2396. 0xffffffff00000000ULL,
  2397. 0, 0, 0, /* CR3 checked later */
  2398. CR4_RESERVED_BITS,
  2399. 0, 0, 0,
  2400. CR8_RESERVED_BITS,
  2401. };
  2402. if (!valid_cr(cr))
  2403. return emulate_ud(ctxt);
  2404. if (new_val & cr_reserved_bits[cr])
  2405. return emulate_gp(ctxt, 0);
  2406. switch (cr) {
  2407. case 0: {
  2408. u64 cr4;
  2409. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2410. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2411. return emulate_gp(ctxt, 0);
  2412. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2413. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2414. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2415. !(cr4 & X86_CR4_PAE))
  2416. return emulate_gp(ctxt, 0);
  2417. break;
  2418. }
  2419. case 3: {
  2420. u64 rsvd = 0;
  2421. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2422. if (efer & EFER_LMA)
  2423. rsvd = CR3_L_MODE_RESERVED_BITS;
  2424. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2425. rsvd = CR3_PAE_RESERVED_BITS;
  2426. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2427. rsvd = CR3_NONPAE_RESERVED_BITS;
  2428. if (new_val & rsvd)
  2429. return emulate_gp(ctxt, 0);
  2430. break;
  2431. }
  2432. case 4: {
  2433. u64 cr4;
  2434. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2435. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2436. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2437. return emulate_gp(ctxt, 0);
  2438. break;
  2439. }
  2440. }
  2441. return X86EMUL_CONTINUE;
  2442. }
  2443. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2444. {
  2445. unsigned long dr7;
  2446. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2447. /* Check if DR7.Global_Enable is set */
  2448. return dr7 & (1 << 13);
  2449. }
  2450. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2451. {
  2452. int dr = ctxt->modrm_reg;
  2453. u64 cr4;
  2454. if (dr > 7)
  2455. return emulate_ud(ctxt);
  2456. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2457. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2458. return emulate_ud(ctxt);
  2459. if (check_dr7_gd(ctxt))
  2460. return emulate_db(ctxt);
  2461. return X86EMUL_CONTINUE;
  2462. }
  2463. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2464. {
  2465. u64 new_val = ctxt->src.val64;
  2466. int dr = ctxt->modrm_reg;
  2467. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2468. return emulate_gp(ctxt, 0);
  2469. return check_dr_read(ctxt);
  2470. }
  2471. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2472. {
  2473. u64 efer;
  2474. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2475. if (!(efer & EFER_SVME))
  2476. return emulate_ud(ctxt);
  2477. return X86EMUL_CONTINUE;
  2478. }
  2479. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2480. {
  2481. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2482. /* Valid physical address? */
  2483. if (rax & 0xffff000000000000ULL)
  2484. return emulate_gp(ctxt, 0);
  2485. return check_svme(ctxt);
  2486. }
  2487. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2488. {
  2489. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2490. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2491. return emulate_ud(ctxt);
  2492. return X86EMUL_CONTINUE;
  2493. }
  2494. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2495. {
  2496. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2497. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2498. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2499. (rcx > 3))
  2500. return emulate_gp(ctxt, 0);
  2501. return X86EMUL_CONTINUE;
  2502. }
  2503. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2504. {
  2505. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2506. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2507. return emulate_gp(ctxt, 0);
  2508. return X86EMUL_CONTINUE;
  2509. }
  2510. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2511. {
  2512. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2513. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2514. return emulate_gp(ctxt, 0);
  2515. return X86EMUL_CONTINUE;
  2516. }
  2517. #define D(_y) { .flags = (_y) }
  2518. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2519. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2520. .check_perm = (_p) }
  2521. #define N D(0)
  2522. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2523. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2524. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2525. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2526. #define II(_f, _e, _i) \
  2527. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2528. #define IIP(_f, _e, _i, _p) \
  2529. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2530. .check_perm = (_p) }
  2531. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2532. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2533. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2534. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2535. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2536. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2537. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2538. static struct opcode group7_rm1[] = {
  2539. DI(SrcNone | ModRM | Priv, monitor),
  2540. DI(SrcNone | ModRM | Priv, mwait),
  2541. N, N, N, N, N, N,
  2542. };
  2543. static struct opcode group7_rm3[] = {
  2544. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2545. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2546. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2547. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2548. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2549. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2550. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2551. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2552. };
  2553. static struct opcode group7_rm7[] = {
  2554. N,
  2555. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2556. N, N, N, N, N, N,
  2557. };
  2558. static struct opcode group1[] = {
  2559. I(Lock, em_add),
  2560. I(Lock, em_or),
  2561. I(Lock, em_adc),
  2562. I(Lock, em_sbb),
  2563. I(Lock, em_and),
  2564. I(Lock, em_sub),
  2565. I(Lock, em_xor),
  2566. I(0, em_cmp),
  2567. };
  2568. static struct opcode group1A[] = {
  2569. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2570. };
  2571. static struct opcode group3[] = {
  2572. I(DstMem | SrcImm | ModRM, em_test),
  2573. I(DstMem | SrcImm | ModRM, em_test),
  2574. I(DstMem | SrcNone | ModRM | Lock, em_not),
  2575. I(DstMem | SrcNone | ModRM | Lock, em_neg),
  2576. I(SrcMem | ModRM, em_mul_ex),
  2577. I(SrcMem | ModRM, em_imul_ex),
  2578. I(SrcMem | ModRM, em_div_ex),
  2579. I(SrcMem | ModRM, em_idiv_ex),
  2580. };
  2581. static struct opcode group4[] = {
  2582. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2583. N, N, N, N, N, N,
  2584. };
  2585. static struct opcode group5[] = {
  2586. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2587. D(SrcMem | ModRM | Stack),
  2588. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2589. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2590. D(SrcMem | ModRM | Stack), N,
  2591. };
  2592. static struct opcode group6[] = {
  2593. DI(ModRM | Prot, sldt),
  2594. DI(ModRM | Prot, str),
  2595. DI(ModRM | Prot | Priv, lldt),
  2596. DI(ModRM | Prot | Priv, ltr),
  2597. N, N, N, N,
  2598. };
  2599. static struct group_dual group7 = { {
  2600. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2601. DI(ModRM | Mov | DstMem | Priv, sidt),
  2602. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2603. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2604. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2605. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2606. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2607. }, {
  2608. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2609. EXT(0, group7_rm1),
  2610. N, EXT(0, group7_rm3),
  2611. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2612. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2613. } };
  2614. static struct opcode group8[] = {
  2615. N, N, N, N,
  2616. D(DstMem | SrcImmByte | ModRM), D(DstMem | SrcImmByte | ModRM | Lock),
  2617. D(DstMem | SrcImmByte | ModRM | Lock), D(DstMem | SrcImmByte | ModRM | Lock),
  2618. };
  2619. static struct group_dual group9 = { {
  2620. N, D(DstMem64 | ModRM | Lock), N, N, N, N, N, N,
  2621. }, {
  2622. N, N, N, N, N, N, N, N,
  2623. } };
  2624. static struct opcode group11[] = {
  2625. I(DstMem | SrcImm | ModRM | Mov, em_mov), X7(D(Undefined)),
  2626. };
  2627. static struct gprefix pfx_0f_6f_0f_7f = {
  2628. N, N, N, I(Sse, em_movdqu),
  2629. };
  2630. static struct opcode opcode_table[256] = {
  2631. /* 0x00 - 0x07 */
  2632. I6ALU(Lock, em_add),
  2633. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2634. /* 0x08 - 0x0F */
  2635. I6ALU(Lock, em_or),
  2636. D(ImplicitOps | Stack | No64), N,
  2637. /* 0x10 - 0x17 */
  2638. I6ALU(Lock, em_adc),
  2639. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2640. /* 0x18 - 0x1F */
  2641. I6ALU(Lock, em_sbb),
  2642. D(ImplicitOps | Stack | No64), D(ImplicitOps | Stack | No64),
  2643. /* 0x20 - 0x27 */
  2644. I6ALU(Lock, em_and), N, N,
  2645. /* 0x28 - 0x2F */
  2646. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2647. /* 0x30 - 0x37 */
  2648. I6ALU(Lock, em_xor), N, N,
  2649. /* 0x38 - 0x3F */
  2650. I6ALU(0, em_cmp), N, N,
  2651. /* 0x40 - 0x4F */
  2652. X16(D(DstReg)),
  2653. /* 0x50 - 0x57 */
  2654. X8(I(SrcReg | Stack, em_push)),
  2655. /* 0x58 - 0x5F */
  2656. X8(I(DstReg | Stack, em_pop)),
  2657. /* 0x60 - 0x67 */
  2658. I(ImplicitOps | Stack | No64, em_pusha),
  2659. I(ImplicitOps | Stack | No64, em_popa),
  2660. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2661. N, N, N, N,
  2662. /* 0x68 - 0x6F */
  2663. I(SrcImm | Mov | Stack, em_push),
  2664. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2665. I(SrcImmByte | Mov | Stack, em_push),
  2666. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2667. D2bvIP(DstDI | SrcDX | Mov | String, ins, check_perm_in), /* insb, insw/insd */
  2668. D2bvIP(SrcSI | DstDX | String, outs, check_perm_out), /* outsb, outsw/outsd */
  2669. /* 0x70 - 0x7F */
  2670. X16(D(SrcImmByte)),
  2671. /* 0x80 - 0x87 */
  2672. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2673. G(DstMem | SrcImm | ModRM | Group, group1),
  2674. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2675. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2676. I2bv(DstMem | SrcReg | ModRM, em_test),
  2677. I2bv(DstMem | SrcReg | ModRM | Lock, em_xchg),
  2678. /* 0x88 - 0x8F */
  2679. I2bv(DstMem | SrcReg | ModRM | Mov, em_mov),
  2680. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2681. I(DstMem | SrcNone | ModRM | Mov, em_mov_rm_sreg),
  2682. D(ModRM | SrcMem | NoAccess | DstReg),
  2683. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2684. G(0, group1A),
  2685. /* 0x90 - 0x97 */
  2686. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2687. /* 0x98 - 0x9F */
  2688. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2689. I(SrcImmFAddr | No64, em_call_far), N,
  2690. II(ImplicitOps | Stack, em_pushf, pushf),
  2691. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2692. /* 0xA0 - 0xA7 */
  2693. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2694. I2bv(DstMem | SrcAcc | Mov | MemAbs, em_mov),
  2695. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2696. I2bv(SrcSI | DstDI | String, em_cmp),
  2697. /* 0xA8 - 0xAF */
  2698. I2bv(DstAcc | SrcImm, em_test),
  2699. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2700. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2701. I2bv(SrcAcc | DstDI | String, em_cmp),
  2702. /* 0xB0 - 0xB7 */
  2703. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2704. /* 0xB8 - 0xBF */
  2705. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2706. /* 0xC0 - 0xC7 */
  2707. D2bv(DstMem | SrcImmByte | ModRM),
  2708. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2709. I(ImplicitOps | Stack, em_ret),
  2710. D(DstReg | SrcMemFAddr | ModRM | No64), D(DstReg | SrcMemFAddr | ModRM | No64),
  2711. G(ByteOp, group11), G(0, group11),
  2712. /* 0xC8 - 0xCF */
  2713. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  2714. D(ImplicitOps), DI(SrcImmByte, intn),
  2715. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  2716. /* 0xD0 - 0xD7 */
  2717. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2718. N, N, N, N,
  2719. /* 0xD8 - 0xDF */
  2720. N, N, N, N, N, N, N, N,
  2721. /* 0xE0 - 0xE7 */
  2722. X3(I(SrcImmByte, em_loop)),
  2723. I(SrcImmByte, em_jcxz),
  2724. D2bvIP(SrcImmUByte | DstAcc, in, check_perm_in),
  2725. D2bvIP(SrcAcc | DstImmUByte, out, check_perm_out),
  2726. /* 0xE8 - 0xEF */
  2727. D(SrcImm | Stack), D(SrcImm | ImplicitOps),
  2728. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  2729. D2bvIP(SrcDX | DstAcc, in, check_perm_in),
  2730. D2bvIP(SrcAcc | DstDX, out, check_perm_out),
  2731. /* 0xF0 - 0xF7 */
  2732. N, DI(ImplicitOps, icebp), N, N,
  2733. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2734. G(ByteOp, group3), G(0, group3),
  2735. /* 0xF8 - 0xFF */
  2736. D(ImplicitOps), D(ImplicitOps),
  2737. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  2738. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2739. };
  2740. static struct opcode twobyte_table[256] = {
  2741. /* 0x00 - 0x0F */
  2742. G(0, group6), GD(0, &group7), N, N,
  2743. N, I(ImplicitOps | VendorSpecific, em_syscall),
  2744. II(ImplicitOps | Priv, em_clts, clts), N,
  2745. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2746. N, D(ImplicitOps | ModRM), N, N,
  2747. /* 0x10 - 0x1F */
  2748. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2749. /* 0x20 - 0x2F */
  2750. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2751. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2752. DIP(ModRM | SrcMem | Priv | Op3264, cr_write, check_cr_write),
  2753. DIP(ModRM | SrcMem | Priv | Op3264, dr_write, check_dr_write),
  2754. N, N, N, N,
  2755. N, N, N, N, N, N, N, N,
  2756. /* 0x30 - 0x3F */
  2757. DI(ImplicitOps | Priv, wrmsr),
  2758. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2759. DI(ImplicitOps | Priv, rdmsr),
  2760. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2761. I(ImplicitOps | VendorSpecific, em_sysenter),
  2762. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  2763. N, N,
  2764. N, N, N, N, N, N, N, N,
  2765. /* 0x40 - 0x4F */
  2766. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2767. /* 0x50 - 0x5F */
  2768. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2769. /* 0x60 - 0x6F */
  2770. N, N, N, N,
  2771. N, N, N, N,
  2772. N, N, N, N,
  2773. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2774. /* 0x70 - 0x7F */
  2775. N, N, N, N,
  2776. N, N, N, N,
  2777. N, N, N, N,
  2778. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2779. /* 0x80 - 0x8F */
  2780. X16(D(SrcImm)),
  2781. /* 0x90 - 0x9F */
  2782. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2783. /* 0xA0 - 0xA7 */
  2784. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2785. DI(ImplicitOps, cpuid), D(DstMem | SrcReg | ModRM | BitOp),
  2786. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2787. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2788. /* 0xA8 - 0xAF */
  2789. D(ImplicitOps | Stack), D(ImplicitOps | Stack),
  2790. DI(ImplicitOps, rsm), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2791. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2792. D(DstMem | SrcReg | Src2CL | ModRM),
  2793. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2794. /* 0xB0 - 0xB7 */
  2795. D2bv(DstMem | SrcReg | ModRM | Lock),
  2796. D(DstReg | SrcMemFAddr | ModRM), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2797. D(DstReg | SrcMemFAddr | ModRM), D(DstReg | SrcMemFAddr | ModRM),
  2798. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2799. /* 0xB8 - 0xBF */
  2800. N, N,
  2801. G(BitOp, group8), D(DstMem | SrcReg | ModRM | BitOp | Lock),
  2802. D(DstReg | SrcMem | ModRM), D(DstReg | SrcMem | ModRM),
  2803. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2804. /* 0xC0 - 0xCF */
  2805. D2bv(DstMem | SrcReg | ModRM | Lock),
  2806. N, D(DstMem | SrcReg | ModRM | Mov),
  2807. N, N, N, GD(0, &group9),
  2808. N, N, N, N, N, N, N, N,
  2809. /* 0xD0 - 0xDF */
  2810. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2811. /* 0xE0 - 0xEF */
  2812. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2813. /* 0xF0 - 0xFF */
  2814. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  2815. };
  2816. #undef D
  2817. #undef N
  2818. #undef G
  2819. #undef GD
  2820. #undef I
  2821. #undef GP
  2822. #undef EXT
  2823. #undef D2bv
  2824. #undef D2bvIP
  2825. #undef I2bv
  2826. #undef I6ALU
  2827. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  2828. {
  2829. unsigned size;
  2830. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  2831. if (size == 8)
  2832. size = 4;
  2833. return size;
  2834. }
  2835. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  2836. unsigned size, bool sign_extension)
  2837. {
  2838. int rc = X86EMUL_CONTINUE;
  2839. op->type = OP_IMM;
  2840. op->bytes = size;
  2841. op->addr.mem.ea = ctxt->_eip;
  2842. /* NB. Immediates are sign-extended as necessary. */
  2843. switch (op->bytes) {
  2844. case 1:
  2845. op->val = insn_fetch(s8, ctxt);
  2846. break;
  2847. case 2:
  2848. op->val = insn_fetch(s16, ctxt);
  2849. break;
  2850. case 4:
  2851. op->val = insn_fetch(s32, ctxt);
  2852. break;
  2853. }
  2854. if (!sign_extension) {
  2855. switch (op->bytes) {
  2856. case 1:
  2857. op->val &= 0xff;
  2858. break;
  2859. case 2:
  2860. op->val &= 0xffff;
  2861. break;
  2862. case 4:
  2863. op->val &= 0xffffffff;
  2864. break;
  2865. }
  2866. }
  2867. done:
  2868. return rc;
  2869. }
  2870. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  2871. {
  2872. int rc = X86EMUL_CONTINUE;
  2873. int mode = ctxt->mode;
  2874. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  2875. bool op_prefix = false;
  2876. struct opcode opcode;
  2877. struct operand memop = { .type = OP_NONE }, *memopp = NULL;
  2878. ctxt->_eip = ctxt->eip;
  2879. ctxt->fetch.start = ctxt->_eip;
  2880. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  2881. if (insn_len > 0)
  2882. memcpy(ctxt->fetch.data, insn, insn_len);
  2883. switch (mode) {
  2884. case X86EMUL_MODE_REAL:
  2885. case X86EMUL_MODE_VM86:
  2886. case X86EMUL_MODE_PROT16:
  2887. def_op_bytes = def_ad_bytes = 2;
  2888. break;
  2889. case X86EMUL_MODE_PROT32:
  2890. def_op_bytes = def_ad_bytes = 4;
  2891. break;
  2892. #ifdef CONFIG_X86_64
  2893. case X86EMUL_MODE_PROT64:
  2894. def_op_bytes = 4;
  2895. def_ad_bytes = 8;
  2896. break;
  2897. #endif
  2898. default:
  2899. return EMULATION_FAILED;
  2900. }
  2901. ctxt->op_bytes = def_op_bytes;
  2902. ctxt->ad_bytes = def_ad_bytes;
  2903. /* Legacy prefixes. */
  2904. for (;;) {
  2905. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  2906. case 0x66: /* operand-size override */
  2907. op_prefix = true;
  2908. /* switch between 2/4 bytes */
  2909. ctxt->op_bytes = def_op_bytes ^ 6;
  2910. break;
  2911. case 0x67: /* address-size override */
  2912. if (mode == X86EMUL_MODE_PROT64)
  2913. /* switch between 4/8 bytes */
  2914. ctxt->ad_bytes = def_ad_bytes ^ 12;
  2915. else
  2916. /* switch between 2/4 bytes */
  2917. ctxt->ad_bytes = def_ad_bytes ^ 6;
  2918. break;
  2919. case 0x26: /* ES override */
  2920. case 0x2e: /* CS override */
  2921. case 0x36: /* SS override */
  2922. case 0x3e: /* DS override */
  2923. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  2924. break;
  2925. case 0x64: /* FS override */
  2926. case 0x65: /* GS override */
  2927. set_seg_override(ctxt, ctxt->b & 7);
  2928. break;
  2929. case 0x40 ... 0x4f: /* REX */
  2930. if (mode != X86EMUL_MODE_PROT64)
  2931. goto done_prefixes;
  2932. ctxt->rex_prefix = ctxt->b;
  2933. continue;
  2934. case 0xf0: /* LOCK */
  2935. ctxt->lock_prefix = 1;
  2936. break;
  2937. case 0xf2: /* REPNE/REPNZ */
  2938. case 0xf3: /* REP/REPE/REPZ */
  2939. ctxt->rep_prefix = ctxt->b;
  2940. break;
  2941. default:
  2942. goto done_prefixes;
  2943. }
  2944. /* Any legacy prefix after a REX prefix nullifies its effect. */
  2945. ctxt->rex_prefix = 0;
  2946. }
  2947. done_prefixes:
  2948. /* REX prefix. */
  2949. if (ctxt->rex_prefix & 8)
  2950. ctxt->op_bytes = 8; /* REX.W */
  2951. /* Opcode byte(s). */
  2952. opcode = opcode_table[ctxt->b];
  2953. /* Two-byte opcode? */
  2954. if (ctxt->b == 0x0f) {
  2955. ctxt->twobyte = 1;
  2956. ctxt->b = insn_fetch(u8, ctxt);
  2957. opcode = twobyte_table[ctxt->b];
  2958. }
  2959. ctxt->d = opcode.flags;
  2960. while (ctxt->d & GroupMask) {
  2961. switch (ctxt->d & GroupMask) {
  2962. case Group:
  2963. ctxt->modrm = insn_fetch(u8, ctxt);
  2964. --ctxt->_eip;
  2965. goffset = (ctxt->modrm >> 3) & 7;
  2966. opcode = opcode.u.group[goffset];
  2967. break;
  2968. case GroupDual:
  2969. ctxt->modrm = insn_fetch(u8, ctxt);
  2970. --ctxt->_eip;
  2971. goffset = (ctxt->modrm >> 3) & 7;
  2972. if ((ctxt->modrm >> 6) == 3)
  2973. opcode = opcode.u.gdual->mod3[goffset];
  2974. else
  2975. opcode = opcode.u.gdual->mod012[goffset];
  2976. break;
  2977. case RMExt:
  2978. goffset = ctxt->modrm & 7;
  2979. opcode = opcode.u.group[goffset];
  2980. break;
  2981. case Prefix:
  2982. if (ctxt->rep_prefix && op_prefix)
  2983. return EMULATION_FAILED;
  2984. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  2985. switch (simd_prefix) {
  2986. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  2987. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  2988. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  2989. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  2990. }
  2991. break;
  2992. default:
  2993. return EMULATION_FAILED;
  2994. }
  2995. ctxt->d &= ~GroupMask;
  2996. ctxt->d |= opcode.flags;
  2997. }
  2998. ctxt->execute = opcode.u.execute;
  2999. ctxt->check_perm = opcode.check_perm;
  3000. ctxt->intercept = opcode.intercept;
  3001. /* Unrecognised? */
  3002. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3003. return EMULATION_FAILED;
  3004. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3005. return EMULATION_FAILED;
  3006. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3007. ctxt->op_bytes = 8;
  3008. if (ctxt->d & Op3264) {
  3009. if (mode == X86EMUL_MODE_PROT64)
  3010. ctxt->op_bytes = 8;
  3011. else
  3012. ctxt->op_bytes = 4;
  3013. }
  3014. if (ctxt->d & Sse)
  3015. ctxt->op_bytes = 16;
  3016. /* ModRM and SIB bytes. */
  3017. if (ctxt->d & ModRM) {
  3018. rc = decode_modrm(ctxt, &memop);
  3019. if (!ctxt->has_seg_override)
  3020. set_seg_override(ctxt, ctxt->modrm_seg);
  3021. } else if (ctxt->d & MemAbs)
  3022. rc = decode_abs(ctxt, &memop);
  3023. if (rc != X86EMUL_CONTINUE)
  3024. goto done;
  3025. if (!ctxt->has_seg_override)
  3026. set_seg_override(ctxt, VCPU_SREG_DS);
  3027. memop.addr.mem.seg = seg_override(ctxt);
  3028. if (memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3029. memop.addr.mem.ea = (u32)memop.addr.mem.ea;
  3030. /*
  3031. * Decode and fetch the source operand: register, memory
  3032. * or immediate.
  3033. */
  3034. switch (ctxt->d & SrcMask) {
  3035. case SrcNone:
  3036. break;
  3037. case SrcReg:
  3038. decode_register_operand(ctxt, &ctxt->src, 0);
  3039. break;
  3040. case SrcMem16:
  3041. memop.bytes = 2;
  3042. goto srcmem_common;
  3043. case SrcMem32:
  3044. memop.bytes = 4;
  3045. goto srcmem_common;
  3046. case SrcMem:
  3047. memop.bytes = (ctxt->d & ByteOp) ? 1 :
  3048. ctxt->op_bytes;
  3049. srcmem_common:
  3050. ctxt->src = memop;
  3051. memopp = &ctxt->src;
  3052. break;
  3053. case SrcImmU16:
  3054. rc = decode_imm(ctxt, &ctxt->src, 2, false);
  3055. break;
  3056. case SrcImm:
  3057. rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), true);
  3058. break;
  3059. case SrcImmU:
  3060. rc = decode_imm(ctxt, &ctxt->src, imm_size(ctxt), false);
  3061. break;
  3062. case SrcImmByte:
  3063. rc = decode_imm(ctxt, &ctxt->src, 1, true);
  3064. break;
  3065. case SrcImmUByte:
  3066. rc = decode_imm(ctxt, &ctxt->src, 1, false);
  3067. break;
  3068. case SrcAcc:
  3069. ctxt->src.type = OP_REG;
  3070. ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3071. ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3072. fetch_register_operand(&ctxt->src);
  3073. break;
  3074. case SrcOne:
  3075. ctxt->src.bytes = 1;
  3076. ctxt->src.val = 1;
  3077. break;
  3078. case SrcSI:
  3079. ctxt->src.type = OP_MEM;
  3080. ctxt->src.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3081. ctxt->src.addr.mem.ea =
  3082. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3083. ctxt->src.addr.mem.seg = seg_override(ctxt);
  3084. ctxt->src.val = 0;
  3085. break;
  3086. case SrcImmFAddr:
  3087. ctxt->src.type = OP_IMM;
  3088. ctxt->src.addr.mem.ea = ctxt->_eip;
  3089. ctxt->src.bytes = ctxt->op_bytes + 2;
  3090. insn_fetch_arr(ctxt->src.valptr, ctxt->src.bytes, ctxt);
  3091. break;
  3092. case SrcMemFAddr:
  3093. memop.bytes = ctxt->op_bytes + 2;
  3094. goto srcmem_common;
  3095. break;
  3096. case SrcDX:
  3097. ctxt->src.type = OP_REG;
  3098. ctxt->src.bytes = 2;
  3099. ctxt->src.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3100. fetch_register_operand(&ctxt->src);
  3101. break;
  3102. }
  3103. if (rc != X86EMUL_CONTINUE)
  3104. goto done;
  3105. /*
  3106. * Decode and fetch the second source operand: register, memory
  3107. * or immediate.
  3108. */
  3109. switch (ctxt->d & Src2Mask) {
  3110. case Src2None:
  3111. break;
  3112. case Src2CL:
  3113. ctxt->src2.bytes = 1;
  3114. ctxt->src2.val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3115. break;
  3116. case Src2ImmByte:
  3117. rc = decode_imm(ctxt, &ctxt->src2, 1, true);
  3118. break;
  3119. case Src2One:
  3120. ctxt->src2.bytes = 1;
  3121. ctxt->src2.val = 1;
  3122. break;
  3123. case Src2Imm:
  3124. rc = decode_imm(ctxt, &ctxt->src2, imm_size(ctxt), true);
  3125. break;
  3126. }
  3127. if (rc != X86EMUL_CONTINUE)
  3128. goto done;
  3129. /* Decode and fetch the destination operand: register or memory. */
  3130. switch (ctxt->d & DstMask) {
  3131. case DstReg:
  3132. decode_register_operand(ctxt, &ctxt->dst,
  3133. ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
  3134. break;
  3135. case DstImmUByte:
  3136. ctxt->dst.type = OP_IMM;
  3137. ctxt->dst.addr.mem.ea = ctxt->_eip;
  3138. ctxt->dst.bytes = 1;
  3139. ctxt->dst.val = insn_fetch(u8, ctxt);
  3140. break;
  3141. case DstMem:
  3142. case DstMem64:
  3143. ctxt->dst = memop;
  3144. memopp = &ctxt->dst;
  3145. if ((ctxt->d & DstMask) == DstMem64)
  3146. ctxt->dst.bytes = 8;
  3147. else
  3148. ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3149. if (ctxt->d & BitOp)
  3150. fetch_bit_operand(ctxt);
  3151. ctxt->dst.orig_val = ctxt->dst.val;
  3152. break;
  3153. case DstAcc:
  3154. ctxt->dst.type = OP_REG;
  3155. ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3156. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3157. fetch_register_operand(&ctxt->dst);
  3158. ctxt->dst.orig_val = ctxt->dst.val;
  3159. break;
  3160. case DstDI:
  3161. ctxt->dst.type = OP_MEM;
  3162. ctxt->dst.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3163. ctxt->dst.addr.mem.ea =
  3164. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3165. ctxt->dst.addr.mem.seg = VCPU_SREG_ES;
  3166. ctxt->dst.val = 0;
  3167. break;
  3168. case DstDX:
  3169. ctxt->dst.type = OP_REG;
  3170. ctxt->dst.bytes = 2;
  3171. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3172. fetch_register_operand(&ctxt->dst);
  3173. break;
  3174. case ImplicitOps:
  3175. /* Special instructions do their own operand decoding. */
  3176. default:
  3177. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3178. break;
  3179. }
  3180. done:
  3181. if (memopp && memopp->type == OP_MEM && ctxt->rip_relative)
  3182. memopp->addr.mem.ea += ctxt->_eip;
  3183. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3184. }
  3185. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3186. {
  3187. /* The second termination condition only applies for REPE
  3188. * and REPNE. Test if the repeat string operation prefix is
  3189. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3190. * corresponding termination condition according to:
  3191. * - if REPE/REPZ and ZF = 0 then done
  3192. * - if REPNE/REPNZ and ZF = 1 then done
  3193. */
  3194. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3195. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3196. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3197. ((ctxt->eflags & EFLG_ZF) == 0))
  3198. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3199. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3200. return true;
  3201. return false;
  3202. }
  3203. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3204. {
  3205. struct x86_emulate_ops *ops = ctxt->ops;
  3206. u64 msr_data;
  3207. int rc = X86EMUL_CONTINUE;
  3208. int saved_dst_type = ctxt->dst.type;
  3209. ctxt->mem_read.pos = 0;
  3210. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3211. rc = emulate_ud(ctxt);
  3212. goto done;
  3213. }
  3214. /* LOCK prefix is allowed only with some instructions */
  3215. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3216. rc = emulate_ud(ctxt);
  3217. goto done;
  3218. }
  3219. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3220. rc = emulate_ud(ctxt);
  3221. goto done;
  3222. }
  3223. if ((ctxt->d & Sse)
  3224. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3225. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3226. rc = emulate_ud(ctxt);
  3227. goto done;
  3228. }
  3229. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3230. rc = emulate_nm(ctxt);
  3231. goto done;
  3232. }
  3233. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3234. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3235. X86_ICPT_PRE_EXCEPT);
  3236. if (rc != X86EMUL_CONTINUE)
  3237. goto done;
  3238. }
  3239. /* Privileged instruction can be executed only in CPL=0 */
  3240. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3241. rc = emulate_gp(ctxt, 0);
  3242. goto done;
  3243. }
  3244. /* Instruction can only be executed in protected mode */
  3245. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3246. rc = emulate_ud(ctxt);
  3247. goto done;
  3248. }
  3249. /* Do instruction specific permission checks */
  3250. if (ctxt->check_perm) {
  3251. rc = ctxt->check_perm(ctxt);
  3252. if (rc != X86EMUL_CONTINUE)
  3253. goto done;
  3254. }
  3255. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3256. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3257. X86_ICPT_POST_EXCEPT);
  3258. if (rc != X86EMUL_CONTINUE)
  3259. goto done;
  3260. }
  3261. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3262. /* All REP prefixes have the same first termination condition */
  3263. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3264. ctxt->eip = ctxt->_eip;
  3265. goto done;
  3266. }
  3267. }
  3268. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3269. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3270. ctxt->src.valptr, ctxt->src.bytes);
  3271. if (rc != X86EMUL_CONTINUE)
  3272. goto done;
  3273. ctxt->src.orig_val64 = ctxt->src.val64;
  3274. }
  3275. if (ctxt->src2.type == OP_MEM) {
  3276. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3277. &ctxt->src2.val, ctxt->src2.bytes);
  3278. if (rc != X86EMUL_CONTINUE)
  3279. goto done;
  3280. }
  3281. if ((ctxt->d & DstMask) == ImplicitOps)
  3282. goto special_insn;
  3283. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3284. /* optimisation - avoid slow emulated read if Mov */
  3285. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3286. &ctxt->dst.val, ctxt->dst.bytes);
  3287. if (rc != X86EMUL_CONTINUE)
  3288. goto done;
  3289. }
  3290. ctxt->dst.orig_val = ctxt->dst.val;
  3291. special_insn:
  3292. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3293. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3294. X86_ICPT_POST_MEMACCESS);
  3295. if (rc != X86EMUL_CONTINUE)
  3296. goto done;
  3297. }
  3298. if (ctxt->execute) {
  3299. rc = ctxt->execute(ctxt);
  3300. if (rc != X86EMUL_CONTINUE)
  3301. goto done;
  3302. goto writeback;
  3303. }
  3304. if (ctxt->twobyte)
  3305. goto twobyte_insn;
  3306. switch (ctxt->b) {
  3307. case 0x06: /* push es */
  3308. rc = emulate_push_sreg(ctxt, VCPU_SREG_ES);
  3309. break;
  3310. case 0x07: /* pop es */
  3311. rc = emulate_pop_sreg(ctxt, VCPU_SREG_ES);
  3312. break;
  3313. case 0x0e: /* push cs */
  3314. rc = emulate_push_sreg(ctxt, VCPU_SREG_CS);
  3315. break;
  3316. case 0x16: /* push ss */
  3317. rc = emulate_push_sreg(ctxt, VCPU_SREG_SS);
  3318. break;
  3319. case 0x17: /* pop ss */
  3320. rc = emulate_pop_sreg(ctxt, VCPU_SREG_SS);
  3321. break;
  3322. case 0x1e: /* push ds */
  3323. rc = emulate_push_sreg(ctxt, VCPU_SREG_DS);
  3324. break;
  3325. case 0x1f: /* pop ds */
  3326. rc = emulate_pop_sreg(ctxt, VCPU_SREG_DS);
  3327. break;
  3328. case 0x40 ... 0x47: /* inc r16/r32 */
  3329. emulate_1op(ctxt, "inc");
  3330. break;
  3331. case 0x48 ... 0x4f: /* dec r16/r32 */
  3332. emulate_1op(ctxt, "dec");
  3333. break;
  3334. case 0x63: /* movsxd */
  3335. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3336. goto cannot_emulate;
  3337. ctxt->dst.val = (s32) ctxt->src.val;
  3338. break;
  3339. case 0x6c: /* insb */
  3340. case 0x6d: /* insw/insd */
  3341. ctxt->src.val = ctxt->regs[VCPU_REGS_RDX];
  3342. goto do_io_in;
  3343. case 0x6e: /* outsb */
  3344. case 0x6f: /* outsw/outsd */
  3345. ctxt->dst.val = ctxt->regs[VCPU_REGS_RDX];
  3346. goto do_io_out;
  3347. break;
  3348. case 0x70 ... 0x7f: /* jcc (short) */
  3349. if (test_cc(ctxt->b, ctxt->eflags))
  3350. jmp_rel(ctxt, ctxt->src.val);
  3351. break;
  3352. case 0x8d: /* lea r16/r32, m */
  3353. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3354. break;
  3355. case 0x8f: /* pop (sole member of Grp1a) */
  3356. rc = em_grp1a(ctxt);
  3357. break;
  3358. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3359. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3360. break;
  3361. rc = em_xchg(ctxt);
  3362. break;
  3363. case 0x98: /* cbw/cwde/cdqe */
  3364. switch (ctxt->op_bytes) {
  3365. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3366. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3367. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3368. }
  3369. break;
  3370. case 0xc0 ... 0xc1:
  3371. rc = em_grp2(ctxt);
  3372. break;
  3373. case 0xc4: /* les */
  3374. rc = emulate_load_segment(ctxt, VCPU_SREG_ES);
  3375. break;
  3376. case 0xc5: /* lds */
  3377. rc = emulate_load_segment(ctxt, VCPU_SREG_DS);
  3378. break;
  3379. case 0xcc: /* int3 */
  3380. rc = emulate_int(ctxt, 3);
  3381. break;
  3382. case 0xcd: /* int n */
  3383. rc = emulate_int(ctxt, ctxt->src.val);
  3384. break;
  3385. case 0xce: /* into */
  3386. if (ctxt->eflags & EFLG_OF)
  3387. rc = emulate_int(ctxt, 4);
  3388. break;
  3389. case 0xd0 ... 0xd1: /* Grp2 */
  3390. rc = em_grp2(ctxt);
  3391. break;
  3392. case 0xd2 ... 0xd3: /* Grp2 */
  3393. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3394. rc = em_grp2(ctxt);
  3395. break;
  3396. case 0xe4: /* inb */
  3397. case 0xe5: /* in */
  3398. goto do_io_in;
  3399. case 0xe6: /* outb */
  3400. case 0xe7: /* out */
  3401. goto do_io_out;
  3402. case 0xe8: /* call (near) */ {
  3403. long int rel = ctxt->src.val;
  3404. ctxt->src.val = (unsigned long) ctxt->_eip;
  3405. jmp_rel(ctxt, rel);
  3406. rc = em_push(ctxt);
  3407. break;
  3408. }
  3409. case 0xe9: /* jmp rel */
  3410. case 0xeb: /* jmp rel short */
  3411. jmp_rel(ctxt, ctxt->src.val);
  3412. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3413. break;
  3414. case 0xec: /* in al,dx */
  3415. case 0xed: /* in (e/r)ax,dx */
  3416. do_io_in:
  3417. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  3418. &ctxt->dst.val))
  3419. goto done; /* IO is needed */
  3420. break;
  3421. case 0xee: /* out dx,al */
  3422. case 0xef: /* out dx,(e/r)ax */
  3423. do_io_out:
  3424. ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  3425. &ctxt->src.val, 1);
  3426. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3427. break;
  3428. case 0xf4: /* hlt */
  3429. ctxt->ops->halt(ctxt);
  3430. break;
  3431. case 0xf5: /* cmc */
  3432. /* complement carry flag from eflags reg */
  3433. ctxt->eflags ^= EFLG_CF;
  3434. break;
  3435. case 0xf8: /* clc */
  3436. ctxt->eflags &= ~EFLG_CF;
  3437. break;
  3438. case 0xf9: /* stc */
  3439. ctxt->eflags |= EFLG_CF;
  3440. break;
  3441. case 0xfc: /* cld */
  3442. ctxt->eflags &= ~EFLG_DF;
  3443. break;
  3444. case 0xfd: /* std */
  3445. ctxt->eflags |= EFLG_DF;
  3446. break;
  3447. case 0xfe: /* Grp4 */
  3448. rc = em_grp45(ctxt);
  3449. break;
  3450. case 0xff: /* Grp5 */
  3451. rc = em_grp45(ctxt);
  3452. break;
  3453. default:
  3454. goto cannot_emulate;
  3455. }
  3456. if (rc != X86EMUL_CONTINUE)
  3457. goto done;
  3458. writeback:
  3459. rc = writeback(ctxt);
  3460. if (rc != X86EMUL_CONTINUE)
  3461. goto done;
  3462. /*
  3463. * restore dst type in case the decoding will be reused
  3464. * (happens for string instruction )
  3465. */
  3466. ctxt->dst.type = saved_dst_type;
  3467. if ((ctxt->d & SrcMask) == SrcSI)
  3468. string_addr_inc(ctxt, seg_override(ctxt),
  3469. VCPU_REGS_RSI, &ctxt->src);
  3470. if ((ctxt->d & DstMask) == DstDI)
  3471. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3472. &ctxt->dst);
  3473. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3474. struct read_cache *r = &ctxt->io_read;
  3475. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3476. if (!string_insn_completed(ctxt)) {
  3477. /*
  3478. * Re-enter guest when pio read ahead buffer is empty
  3479. * or, if it is not used, after each 1024 iteration.
  3480. */
  3481. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3482. (r->end == 0 || r->end != r->pos)) {
  3483. /*
  3484. * Reset read cache. Usually happens before
  3485. * decode, but since instruction is restarted
  3486. * we have to do it here.
  3487. */
  3488. ctxt->mem_read.end = 0;
  3489. return EMULATION_RESTART;
  3490. }
  3491. goto done; /* skip rip writeback */
  3492. }
  3493. }
  3494. ctxt->eip = ctxt->_eip;
  3495. done:
  3496. if (rc == X86EMUL_PROPAGATE_FAULT)
  3497. ctxt->have_exception = true;
  3498. if (rc == X86EMUL_INTERCEPTED)
  3499. return EMULATION_INTERCEPTED;
  3500. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3501. twobyte_insn:
  3502. switch (ctxt->b) {
  3503. case 0x09: /* wbinvd */
  3504. (ctxt->ops->wbinvd)(ctxt);
  3505. break;
  3506. case 0x08: /* invd */
  3507. case 0x0d: /* GrpP (prefetch) */
  3508. case 0x18: /* Grp16 (prefetch/nop) */
  3509. break;
  3510. case 0x20: /* mov cr, reg */
  3511. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3512. break;
  3513. case 0x21: /* mov from dr to reg */
  3514. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3515. break;
  3516. case 0x22: /* mov reg, cr */
  3517. if (ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val)) {
  3518. emulate_gp(ctxt, 0);
  3519. rc = X86EMUL_PROPAGATE_FAULT;
  3520. goto done;
  3521. }
  3522. ctxt->dst.type = OP_NONE;
  3523. break;
  3524. case 0x23: /* mov from reg to dr */
  3525. if (ops->set_dr(ctxt, ctxt->modrm_reg, ctxt->src.val &
  3526. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  3527. ~0ULL : ~0U)) < 0) {
  3528. /* #UD condition is already handled by the code above */
  3529. emulate_gp(ctxt, 0);
  3530. rc = X86EMUL_PROPAGATE_FAULT;
  3531. goto done;
  3532. }
  3533. ctxt->dst.type = OP_NONE; /* no writeback */
  3534. break;
  3535. case 0x30:
  3536. /* wrmsr */
  3537. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  3538. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  3539. if (ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data)) {
  3540. emulate_gp(ctxt, 0);
  3541. rc = X86EMUL_PROPAGATE_FAULT;
  3542. goto done;
  3543. }
  3544. rc = X86EMUL_CONTINUE;
  3545. break;
  3546. case 0x32:
  3547. /* rdmsr */
  3548. if (ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data)) {
  3549. emulate_gp(ctxt, 0);
  3550. rc = X86EMUL_PROPAGATE_FAULT;
  3551. goto done;
  3552. } else {
  3553. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  3554. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  3555. }
  3556. rc = X86EMUL_CONTINUE;
  3557. break;
  3558. case 0x40 ... 0x4f: /* cmov */
  3559. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3560. if (!test_cc(ctxt->b, ctxt->eflags))
  3561. ctxt->dst.type = OP_NONE; /* no writeback */
  3562. break;
  3563. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3564. if (test_cc(ctxt->b, ctxt->eflags))
  3565. jmp_rel(ctxt, ctxt->src.val);
  3566. break;
  3567. case 0x90 ... 0x9f: /* setcc r/m8 */
  3568. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3569. break;
  3570. case 0xa0: /* push fs */
  3571. rc = emulate_push_sreg(ctxt, VCPU_SREG_FS);
  3572. break;
  3573. case 0xa1: /* pop fs */
  3574. rc = emulate_pop_sreg(ctxt, VCPU_SREG_FS);
  3575. break;
  3576. case 0xa3:
  3577. bt: /* bt */
  3578. ctxt->dst.type = OP_NONE;
  3579. /* only subword offset */
  3580. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  3581. emulate_2op_SrcV_nobyte(ctxt, "bt");
  3582. break;
  3583. case 0xa4: /* shld imm8, r, r/m */
  3584. case 0xa5: /* shld cl, r, r/m */
  3585. emulate_2op_cl(ctxt, "shld");
  3586. break;
  3587. case 0xa8: /* push gs */
  3588. rc = emulate_push_sreg(ctxt, VCPU_SREG_GS);
  3589. break;
  3590. case 0xa9: /* pop gs */
  3591. rc = emulate_pop_sreg(ctxt, VCPU_SREG_GS);
  3592. break;
  3593. case 0xab:
  3594. bts: /* bts */
  3595. emulate_2op_SrcV_nobyte(ctxt, "bts");
  3596. break;
  3597. case 0xac: /* shrd imm8, r, r/m */
  3598. case 0xad: /* shrd cl, r, r/m */
  3599. emulate_2op_cl(ctxt, "shrd");
  3600. break;
  3601. case 0xae: /* clflush */
  3602. break;
  3603. case 0xb0 ... 0xb1: /* cmpxchg */
  3604. /*
  3605. * Save real source value, then compare EAX against
  3606. * destination.
  3607. */
  3608. ctxt->src.orig_val = ctxt->src.val;
  3609. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  3610. emulate_2op_SrcV(ctxt, "cmp");
  3611. if (ctxt->eflags & EFLG_ZF) {
  3612. /* Success: write back to memory. */
  3613. ctxt->dst.val = ctxt->src.orig_val;
  3614. } else {
  3615. /* Failure: write the value we saw to EAX. */
  3616. ctxt->dst.type = OP_REG;
  3617. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  3618. }
  3619. break;
  3620. case 0xb2: /* lss */
  3621. rc = emulate_load_segment(ctxt, VCPU_SREG_SS);
  3622. break;
  3623. case 0xb3:
  3624. btr: /* btr */
  3625. emulate_2op_SrcV_nobyte(ctxt, "btr");
  3626. break;
  3627. case 0xb4: /* lfs */
  3628. rc = emulate_load_segment(ctxt, VCPU_SREG_FS);
  3629. break;
  3630. case 0xb5: /* lgs */
  3631. rc = emulate_load_segment(ctxt, VCPU_SREG_GS);
  3632. break;
  3633. case 0xb6 ... 0xb7: /* movzx */
  3634. ctxt->dst.bytes = ctxt->op_bytes;
  3635. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3636. : (u16) ctxt->src.val;
  3637. break;
  3638. case 0xba: /* Grp8 */
  3639. switch (ctxt->modrm_reg & 3) {
  3640. case 0:
  3641. goto bt;
  3642. case 1:
  3643. goto bts;
  3644. case 2:
  3645. goto btr;
  3646. case 3:
  3647. goto btc;
  3648. }
  3649. break;
  3650. case 0xbb:
  3651. btc: /* btc */
  3652. emulate_2op_SrcV_nobyte(ctxt, "btc");
  3653. break;
  3654. case 0xbc: { /* bsf */
  3655. u8 zf;
  3656. __asm__ ("bsf %2, %0; setz %1"
  3657. : "=r"(ctxt->dst.val), "=q"(zf)
  3658. : "r"(ctxt->src.val));
  3659. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3660. if (zf) {
  3661. ctxt->eflags |= X86_EFLAGS_ZF;
  3662. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3663. }
  3664. break;
  3665. }
  3666. case 0xbd: { /* bsr */
  3667. u8 zf;
  3668. __asm__ ("bsr %2, %0; setz %1"
  3669. : "=r"(ctxt->dst.val), "=q"(zf)
  3670. : "r"(ctxt->src.val));
  3671. ctxt->eflags &= ~X86_EFLAGS_ZF;
  3672. if (zf) {
  3673. ctxt->eflags |= X86_EFLAGS_ZF;
  3674. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3675. }
  3676. break;
  3677. }
  3678. case 0xbe ... 0xbf: /* movsx */
  3679. ctxt->dst.bytes = ctxt->op_bytes;
  3680. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3681. (s16) ctxt->src.val;
  3682. break;
  3683. case 0xc0 ... 0xc1: /* xadd */
  3684. emulate_2op_SrcV(ctxt, "add");
  3685. /* Write back the register source. */
  3686. ctxt->src.val = ctxt->dst.orig_val;
  3687. write_register_operand(&ctxt->src);
  3688. break;
  3689. case 0xc3: /* movnti */
  3690. ctxt->dst.bytes = ctxt->op_bytes;
  3691. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3692. (u64) ctxt->src.val;
  3693. break;
  3694. case 0xc7: /* Grp9 (cmpxchg8b) */
  3695. rc = em_grp9(ctxt);
  3696. break;
  3697. default:
  3698. goto cannot_emulate;
  3699. }
  3700. if (rc != X86EMUL_CONTINUE)
  3701. goto done;
  3702. goto writeback;
  3703. cannot_emulate:
  3704. return EMULATION_FAILED;
  3705. }