jz4740_mmc.c 24 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012
  1. /*
  2. * Copyright (C) 2009-2010, Lars-Peter Clausen <lars@metafoo.de>
  3. * JZ4740 SD/MMC controller driver
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License as published by the
  7. * Free Software Foundation; either version 2 of the License, or (at your
  8. * option) any later version.
  9. *
  10. * You should have received a copy of the GNU General Public License along
  11. * with this program; if not, write to the Free Software Foundation, Inc.,
  12. * 675 Mass Ave, Cambridge, MA 02139, USA.
  13. *
  14. */
  15. #include <linux/mmc/host.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/irq.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/delay.h>
  23. #include <linux/scatterlist.h>
  24. #include <linux/clk.h>
  25. #include <linux/bitops.h>
  26. #include <linux/gpio.h>
  27. #include <asm/mach-jz4740/gpio.h>
  28. #include <asm/cacheflush.h>
  29. #include <linux/dma-mapping.h>
  30. #include <asm/mach-jz4740/jz4740_mmc.h>
  31. #define JZ_REG_MMC_STRPCL 0x00
  32. #define JZ_REG_MMC_STATUS 0x04
  33. #define JZ_REG_MMC_CLKRT 0x08
  34. #define JZ_REG_MMC_CMDAT 0x0C
  35. #define JZ_REG_MMC_RESTO 0x10
  36. #define JZ_REG_MMC_RDTO 0x14
  37. #define JZ_REG_MMC_BLKLEN 0x18
  38. #define JZ_REG_MMC_NOB 0x1C
  39. #define JZ_REG_MMC_SNOB 0x20
  40. #define JZ_REG_MMC_IMASK 0x24
  41. #define JZ_REG_MMC_IREG 0x28
  42. #define JZ_REG_MMC_CMD 0x2C
  43. #define JZ_REG_MMC_ARG 0x30
  44. #define JZ_REG_MMC_RESP_FIFO 0x34
  45. #define JZ_REG_MMC_RXFIFO 0x38
  46. #define JZ_REG_MMC_TXFIFO 0x3C
  47. #define JZ_MMC_STRPCL_EXIT_MULTIPLE BIT(7)
  48. #define JZ_MMC_STRPCL_EXIT_TRANSFER BIT(6)
  49. #define JZ_MMC_STRPCL_START_READWAIT BIT(5)
  50. #define JZ_MMC_STRPCL_STOP_READWAIT BIT(4)
  51. #define JZ_MMC_STRPCL_RESET BIT(3)
  52. #define JZ_MMC_STRPCL_START_OP BIT(2)
  53. #define JZ_MMC_STRPCL_CLOCK_CONTROL (BIT(1) | BIT(0))
  54. #define JZ_MMC_STRPCL_CLOCK_STOP BIT(0)
  55. #define JZ_MMC_STRPCL_CLOCK_START BIT(1)
  56. #define JZ_MMC_STATUS_IS_RESETTING BIT(15)
  57. #define JZ_MMC_STATUS_SDIO_INT_ACTIVE BIT(14)
  58. #define JZ_MMC_STATUS_PRG_DONE BIT(13)
  59. #define JZ_MMC_STATUS_DATA_TRAN_DONE BIT(12)
  60. #define JZ_MMC_STATUS_END_CMD_RES BIT(11)
  61. #define JZ_MMC_STATUS_DATA_FIFO_AFULL BIT(10)
  62. #define JZ_MMC_STATUS_IS_READWAIT BIT(9)
  63. #define JZ_MMC_STATUS_CLK_EN BIT(8)
  64. #define JZ_MMC_STATUS_DATA_FIFO_FULL BIT(7)
  65. #define JZ_MMC_STATUS_DATA_FIFO_EMPTY BIT(6)
  66. #define JZ_MMC_STATUS_CRC_RES_ERR BIT(5)
  67. #define JZ_MMC_STATUS_CRC_READ_ERROR BIT(4)
  68. #define JZ_MMC_STATUS_TIMEOUT_WRITE BIT(3)
  69. #define JZ_MMC_STATUS_CRC_WRITE_ERROR BIT(2)
  70. #define JZ_MMC_STATUS_TIMEOUT_RES BIT(1)
  71. #define JZ_MMC_STATUS_TIMEOUT_READ BIT(0)
  72. #define JZ_MMC_STATUS_READ_ERROR_MASK (BIT(4) | BIT(0))
  73. #define JZ_MMC_STATUS_WRITE_ERROR_MASK (BIT(3) | BIT(2))
  74. #define JZ_MMC_CMDAT_IO_ABORT BIT(11)
  75. #define JZ_MMC_CMDAT_BUS_WIDTH_4BIT BIT(10)
  76. #define JZ_MMC_CMDAT_DMA_EN BIT(8)
  77. #define JZ_MMC_CMDAT_INIT BIT(7)
  78. #define JZ_MMC_CMDAT_BUSY BIT(6)
  79. #define JZ_MMC_CMDAT_STREAM BIT(5)
  80. #define JZ_MMC_CMDAT_WRITE BIT(4)
  81. #define JZ_MMC_CMDAT_DATA_EN BIT(3)
  82. #define JZ_MMC_CMDAT_RESPONSE_FORMAT (BIT(2) | BIT(1) | BIT(0))
  83. #define JZ_MMC_CMDAT_RSP_R1 1
  84. #define JZ_MMC_CMDAT_RSP_R2 2
  85. #define JZ_MMC_CMDAT_RSP_R3 3
  86. #define JZ_MMC_IRQ_SDIO BIT(7)
  87. #define JZ_MMC_IRQ_TXFIFO_WR_REQ BIT(6)
  88. #define JZ_MMC_IRQ_RXFIFO_RD_REQ BIT(5)
  89. #define JZ_MMC_IRQ_END_CMD_RES BIT(2)
  90. #define JZ_MMC_IRQ_PRG_DONE BIT(1)
  91. #define JZ_MMC_IRQ_DATA_TRAN_DONE BIT(0)
  92. #define JZ_MMC_CLK_RATE 24000000
  93. enum jz4740_mmc_state {
  94. JZ4740_MMC_STATE_READ_RESPONSE,
  95. JZ4740_MMC_STATE_TRANSFER_DATA,
  96. JZ4740_MMC_STATE_SEND_STOP,
  97. JZ4740_MMC_STATE_DONE,
  98. };
  99. struct jz4740_mmc_host {
  100. struct mmc_host *mmc;
  101. struct platform_device *pdev;
  102. struct jz4740_mmc_platform_data *pdata;
  103. struct clk *clk;
  104. int irq;
  105. int card_detect_irq;
  106. struct resource *mem;
  107. void __iomem *base;
  108. struct mmc_request *req;
  109. struct mmc_command *cmd;
  110. unsigned long waiting;
  111. uint32_t cmdat;
  112. uint16_t irq_mask;
  113. spinlock_t lock;
  114. struct timer_list timeout_timer;
  115. struct sg_mapping_iter miter;
  116. enum jz4740_mmc_state state;
  117. };
  118. static void jz4740_mmc_set_irq_enabled(struct jz4740_mmc_host *host,
  119. unsigned int irq, bool enabled)
  120. {
  121. unsigned long flags;
  122. spin_lock_irqsave(&host->lock, flags);
  123. if (enabled)
  124. host->irq_mask &= ~irq;
  125. else
  126. host->irq_mask |= irq;
  127. spin_unlock_irqrestore(&host->lock, flags);
  128. writew(host->irq_mask, host->base + JZ_REG_MMC_IMASK);
  129. }
  130. static void jz4740_mmc_clock_enable(struct jz4740_mmc_host *host,
  131. bool start_transfer)
  132. {
  133. uint16_t val = JZ_MMC_STRPCL_CLOCK_START;
  134. if (start_transfer)
  135. val |= JZ_MMC_STRPCL_START_OP;
  136. writew(val, host->base + JZ_REG_MMC_STRPCL);
  137. }
  138. static void jz4740_mmc_clock_disable(struct jz4740_mmc_host *host)
  139. {
  140. uint32_t status;
  141. unsigned int timeout = 1000;
  142. writew(JZ_MMC_STRPCL_CLOCK_STOP, host->base + JZ_REG_MMC_STRPCL);
  143. do {
  144. status = readl(host->base + JZ_REG_MMC_STATUS);
  145. } while (status & JZ_MMC_STATUS_CLK_EN && --timeout);
  146. }
  147. static void jz4740_mmc_reset(struct jz4740_mmc_host *host)
  148. {
  149. uint32_t status;
  150. unsigned int timeout = 1000;
  151. writew(JZ_MMC_STRPCL_RESET, host->base + JZ_REG_MMC_STRPCL);
  152. udelay(10);
  153. do {
  154. status = readl(host->base + JZ_REG_MMC_STATUS);
  155. } while (status & JZ_MMC_STATUS_IS_RESETTING && --timeout);
  156. }
  157. static void jz4740_mmc_request_done(struct jz4740_mmc_host *host)
  158. {
  159. struct mmc_request *req;
  160. req = host->req;
  161. host->req = NULL;
  162. mmc_request_done(host->mmc, req);
  163. }
  164. static unsigned int jz4740_mmc_poll_irq(struct jz4740_mmc_host *host,
  165. unsigned int irq)
  166. {
  167. unsigned int timeout = 0x800;
  168. uint16_t status;
  169. do {
  170. status = readw(host->base + JZ_REG_MMC_IREG);
  171. } while (!(status & irq) && --timeout);
  172. if (timeout == 0) {
  173. set_bit(0, &host->waiting);
  174. mod_timer(&host->timeout_timer, jiffies + 5*HZ);
  175. jz4740_mmc_set_irq_enabled(host, irq, true);
  176. return true;
  177. }
  178. return false;
  179. }
  180. static void jz4740_mmc_transfer_check_state(struct jz4740_mmc_host *host,
  181. struct mmc_data *data)
  182. {
  183. int status;
  184. status = readl(host->base + JZ_REG_MMC_STATUS);
  185. if (status & JZ_MMC_STATUS_WRITE_ERROR_MASK) {
  186. if (status & (JZ_MMC_STATUS_TIMEOUT_WRITE)) {
  187. host->req->cmd->error = -ETIMEDOUT;
  188. data->error = -ETIMEDOUT;
  189. } else {
  190. host->req->cmd->error = -EIO;
  191. data->error = -EIO;
  192. }
  193. }
  194. }
  195. static bool jz4740_mmc_write_data(struct jz4740_mmc_host *host,
  196. struct mmc_data *data)
  197. {
  198. struct sg_mapping_iter *miter = &host->miter;
  199. void __iomem *fifo_addr = host->base + JZ_REG_MMC_TXFIFO;
  200. uint32_t *buf;
  201. bool timeout;
  202. size_t i, j;
  203. while (sg_miter_next(miter)) {
  204. buf = miter->addr;
  205. i = miter->length / 4;
  206. j = i / 8;
  207. i = i & 0x7;
  208. while (j) {
  209. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_TXFIFO_WR_REQ);
  210. if (unlikely(timeout))
  211. goto poll_timeout;
  212. writel(buf[0], fifo_addr);
  213. writel(buf[1], fifo_addr);
  214. writel(buf[2], fifo_addr);
  215. writel(buf[3], fifo_addr);
  216. writel(buf[4], fifo_addr);
  217. writel(buf[5], fifo_addr);
  218. writel(buf[6], fifo_addr);
  219. writel(buf[7], fifo_addr);
  220. buf += 8;
  221. --j;
  222. }
  223. if (unlikely(i)) {
  224. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_TXFIFO_WR_REQ);
  225. if (unlikely(timeout))
  226. goto poll_timeout;
  227. while (i) {
  228. writel(*buf, fifo_addr);
  229. ++buf;
  230. --i;
  231. }
  232. }
  233. data->bytes_xfered += miter->length;
  234. }
  235. sg_miter_stop(miter);
  236. return false;
  237. poll_timeout:
  238. miter->consumed = (void *)buf - miter->addr;
  239. data->bytes_xfered += miter->consumed;
  240. sg_miter_stop(miter);
  241. return true;
  242. }
  243. static bool jz4740_mmc_read_data(struct jz4740_mmc_host *host,
  244. struct mmc_data *data)
  245. {
  246. struct sg_mapping_iter *miter = &host->miter;
  247. void __iomem *fifo_addr = host->base + JZ_REG_MMC_RXFIFO;
  248. uint32_t *buf;
  249. uint32_t d;
  250. uint16_t status;
  251. size_t i, j;
  252. unsigned int timeout;
  253. while (sg_miter_next(miter)) {
  254. buf = miter->addr;
  255. i = miter->length;
  256. j = i / 32;
  257. i = i & 0x1f;
  258. while (j) {
  259. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_RXFIFO_RD_REQ);
  260. if (unlikely(timeout))
  261. goto poll_timeout;
  262. buf[0] = readl(fifo_addr);
  263. buf[1] = readl(fifo_addr);
  264. buf[2] = readl(fifo_addr);
  265. buf[3] = readl(fifo_addr);
  266. buf[4] = readl(fifo_addr);
  267. buf[5] = readl(fifo_addr);
  268. buf[6] = readl(fifo_addr);
  269. buf[7] = readl(fifo_addr);
  270. buf += 8;
  271. --j;
  272. }
  273. if (unlikely(i)) {
  274. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_RXFIFO_RD_REQ);
  275. if (unlikely(timeout))
  276. goto poll_timeout;
  277. while (i >= 4) {
  278. *buf++ = readl(fifo_addr);
  279. i -= 4;
  280. }
  281. if (unlikely(i > 0)) {
  282. d = readl(fifo_addr);
  283. memcpy(buf, &d, i);
  284. }
  285. }
  286. data->bytes_xfered += miter->length;
  287. /* This can go away once MIPS implements
  288. * flush_kernel_dcache_page */
  289. flush_dcache_page(miter->page);
  290. }
  291. sg_miter_stop(miter);
  292. /* For whatever reason there is sometime one word more in the fifo then
  293. * requested */
  294. timeout = 1000;
  295. status = readl(host->base + JZ_REG_MMC_STATUS);
  296. while (!(status & JZ_MMC_STATUS_DATA_FIFO_EMPTY) && --timeout) {
  297. d = readl(fifo_addr);
  298. status = readl(host->base + JZ_REG_MMC_STATUS);
  299. }
  300. return false;
  301. poll_timeout:
  302. miter->consumed = (void *)buf - miter->addr;
  303. data->bytes_xfered += miter->consumed;
  304. sg_miter_stop(miter);
  305. return true;
  306. }
  307. static void jz4740_mmc_timeout(unsigned long data)
  308. {
  309. struct jz4740_mmc_host *host = (struct jz4740_mmc_host *)data;
  310. if (!test_and_clear_bit(0, &host->waiting))
  311. return;
  312. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_END_CMD_RES, false);
  313. host->req->cmd->error = -ETIMEDOUT;
  314. jz4740_mmc_request_done(host);
  315. }
  316. static void jz4740_mmc_read_response(struct jz4740_mmc_host *host,
  317. struct mmc_command *cmd)
  318. {
  319. int i;
  320. uint16_t tmp;
  321. void __iomem *fifo_addr = host->base + JZ_REG_MMC_RESP_FIFO;
  322. if (cmd->flags & MMC_RSP_136) {
  323. tmp = readw(fifo_addr);
  324. for (i = 0; i < 4; ++i) {
  325. cmd->resp[i] = tmp << 24;
  326. tmp = readw(fifo_addr);
  327. cmd->resp[i] |= tmp << 8;
  328. tmp = readw(fifo_addr);
  329. cmd->resp[i] |= tmp >> 8;
  330. }
  331. } else {
  332. cmd->resp[0] = readw(fifo_addr) << 24;
  333. cmd->resp[0] |= readw(fifo_addr) << 8;
  334. cmd->resp[0] |= readw(fifo_addr) & 0xff;
  335. }
  336. }
  337. static void jz4740_mmc_send_command(struct jz4740_mmc_host *host,
  338. struct mmc_command *cmd)
  339. {
  340. uint32_t cmdat = host->cmdat;
  341. host->cmdat &= ~JZ_MMC_CMDAT_INIT;
  342. jz4740_mmc_clock_disable(host);
  343. host->cmd = cmd;
  344. if (cmd->flags & MMC_RSP_BUSY)
  345. cmdat |= JZ_MMC_CMDAT_BUSY;
  346. switch (mmc_resp_type(cmd)) {
  347. case MMC_RSP_R1B:
  348. case MMC_RSP_R1:
  349. cmdat |= JZ_MMC_CMDAT_RSP_R1;
  350. break;
  351. case MMC_RSP_R2:
  352. cmdat |= JZ_MMC_CMDAT_RSP_R2;
  353. break;
  354. case MMC_RSP_R3:
  355. cmdat |= JZ_MMC_CMDAT_RSP_R3;
  356. break;
  357. default:
  358. break;
  359. }
  360. if (cmd->data) {
  361. cmdat |= JZ_MMC_CMDAT_DATA_EN;
  362. if (cmd->data->flags & MMC_DATA_WRITE)
  363. cmdat |= JZ_MMC_CMDAT_WRITE;
  364. if (cmd->data->flags & MMC_DATA_STREAM)
  365. cmdat |= JZ_MMC_CMDAT_STREAM;
  366. writew(cmd->data->blksz, host->base + JZ_REG_MMC_BLKLEN);
  367. writew(cmd->data->blocks, host->base + JZ_REG_MMC_NOB);
  368. }
  369. writeb(cmd->opcode, host->base + JZ_REG_MMC_CMD);
  370. writel(cmd->arg, host->base + JZ_REG_MMC_ARG);
  371. writel(cmdat, host->base + JZ_REG_MMC_CMDAT);
  372. jz4740_mmc_clock_enable(host, 1);
  373. }
  374. static void jz_mmc_prepare_data_transfer(struct jz4740_mmc_host *host)
  375. {
  376. struct mmc_command *cmd = host->req->cmd;
  377. struct mmc_data *data = cmd->data;
  378. int direction;
  379. if (data->flags & MMC_DATA_READ)
  380. direction = SG_MITER_TO_SG;
  381. else
  382. direction = SG_MITER_FROM_SG;
  383. sg_miter_start(&host->miter, data->sg, data->sg_len, direction);
  384. }
  385. static irqreturn_t jz_mmc_irq_worker(int irq, void *devid)
  386. {
  387. struct jz4740_mmc_host *host = (struct jz4740_mmc_host *)devid;
  388. struct mmc_command *cmd = host->req->cmd;
  389. struct mmc_request *req = host->req;
  390. bool timeout = false;
  391. if (cmd->error)
  392. host->state = JZ4740_MMC_STATE_DONE;
  393. switch (host->state) {
  394. case JZ4740_MMC_STATE_READ_RESPONSE:
  395. if (cmd->flags & MMC_RSP_PRESENT)
  396. jz4740_mmc_read_response(host, cmd);
  397. if (!cmd->data)
  398. break;
  399. jz_mmc_prepare_data_transfer(host);
  400. case JZ4740_MMC_STATE_TRANSFER_DATA:
  401. if (cmd->data->flags & MMC_DATA_READ)
  402. timeout = jz4740_mmc_read_data(host, cmd->data);
  403. else
  404. timeout = jz4740_mmc_write_data(host, cmd->data);
  405. if (unlikely(timeout)) {
  406. host->state = JZ4740_MMC_STATE_TRANSFER_DATA;
  407. break;
  408. }
  409. jz4740_mmc_transfer_check_state(host, cmd->data);
  410. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_DATA_TRAN_DONE);
  411. if (unlikely(timeout)) {
  412. host->state = JZ4740_MMC_STATE_SEND_STOP;
  413. break;
  414. }
  415. writew(JZ_MMC_IRQ_DATA_TRAN_DONE, host->base + JZ_REG_MMC_IREG);
  416. case JZ4740_MMC_STATE_SEND_STOP:
  417. if (!req->stop)
  418. break;
  419. jz4740_mmc_send_command(host, req->stop);
  420. timeout = jz4740_mmc_poll_irq(host, JZ_MMC_IRQ_PRG_DONE);
  421. if (timeout) {
  422. host->state = JZ4740_MMC_STATE_DONE;
  423. break;
  424. }
  425. case JZ4740_MMC_STATE_DONE:
  426. break;
  427. }
  428. if (!timeout)
  429. jz4740_mmc_request_done(host);
  430. return IRQ_HANDLED;
  431. }
  432. static irqreturn_t jz_mmc_irq(int irq, void *devid)
  433. {
  434. struct jz4740_mmc_host *host = devid;
  435. struct mmc_command *cmd = host->cmd;
  436. uint16_t irq_reg, status, tmp;
  437. irq_reg = readw(host->base + JZ_REG_MMC_IREG);
  438. tmp = irq_reg;
  439. irq_reg &= ~host->irq_mask;
  440. tmp &= ~(JZ_MMC_IRQ_TXFIFO_WR_REQ | JZ_MMC_IRQ_RXFIFO_RD_REQ |
  441. JZ_MMC_IRQ_PRG_DONE | JZ_MMC_IRQ_DATA_TRAN_DONE);
  442. if (tmp != irq_reg)
  443. writew(tmp & ~irq_reg, host->base + JZ_REG_MMC_IREG);
  444. if (irq_reg & JZ_MMC_IRQ_SDIO) {
  445. writew(JZ_MMC_IRQ_SDIO, host->base + JZ_REG_MMC_IREG);
  446. mmc_signal_sdio_irq(host->mmc);
  447. irq_reg &= ~JZ_MMC_IRQ_SDIO;
  448. }
  449. if (host->req && cmd && irq_reg) {
  450. if (test_and_clear_bit(0, &host->waiting)) {
  451. del_timer(&host->timeout_timer);
  452. status = readl(host->base + JZ_REG_MMC_STATUS);
  453. if (status & JZ_MMC_STATUS_TIMEOUT_RES) {
  454. cmd->error = -ETIMEDOUT;
  455. } else if (status & JZ_MMC_STATUS_CRC_RES_ERR) {
  456. cmd->error = -EIO;
  457. } else if (status & (JZ_MMC_STATUS_CRC_READ_ERROR |
  458. JZ_MMC_STATUS_CRC_WRITE_ERROR)) {
  459. if (cmd->data)
  460. cmd->data->error = -EIO;
  461. cmd->error = -EIO;
  462. }
  463. jz4740_mmc_set_irq_enabled(host, irq_reg, false);
  464. writew(irq_reg, host->base + JZ_REG_MMC_IREG);
  465. return IRQ_WAKE_THREAD;
  466. }
  467. }
  468. return IRQ_HANDLED;
  469. }
  470. static int jz4740_mmc_set_clock_rate(struct jz4740_mmc_host *host, int rate)
  471. {
  472. int div = 0;
  473. int real_rate;
  474. jz4740_mmc_clock_disable(host);
  475. clk_set_rate(host->clk, JZ_MMC_CLK_RATE);
  476. real_rate = clk_get_rate(host->clk);
  477. while (real_rate > rate && div < 7) {
  478. ++div;
  479. real_rate >>= 1;
  480. }
  481. writew(div, host->base + JZ_REG_MMC_CLKRT);
  482. return real_rate;
  483. }
  484. static void jz4740_mmc_request(struct mmc_host *mmc, struct mmc_request *req)
  485. {
  486. struct jz4740_mmc_host *host = mmc_priv(mmc);
  487. host->req = req;
  488. writew(0xffff, host->base + JZ_REG_MMC_IREG);
  489. writew(JZ_MMC_IRQ_END_CMD_RES, host->base + JZ_REG_MMC_IREG);
  490. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_END_CMD_RES, true);
  491. host->state = JZ4740_MMC_STATE_READ_RESPONSE;
  492. set_bit(0, &host->waiting);
  493. mod_timer(&host->timeout_timer, jiffies + 5*HZ);
  494. jz4740_mmc_send_command(host, req->cmd);
  495. }
  496. static void jz4740_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  497. {
  498. struct jz4740_mmc_host *host = mmc_priv(mmc);
  499. if (ios->clock)
  500. jz4740_mmc_set_clock_rate(host, ios->clock);
  501. switch (ios->power_mode) {
  502. case MMC_POWER_UP:
  503. jz4740_mmc_reset(host);
  504. if (gpio_is_valid(host->pdata->gpio_power))
  505. gpio_set_value(host->pdata->gpio_power,
  506. !host->pdata->power_active_low);
  507. host->cmdat |= JZ_MMC_CMDAT_INIT;
  508. clk_prepare_enable(host->clk);
  509. break;
  510. case MMC_POWER_ON:
  511. break;
  512. default:
  513. if (gpio_is_valid(host->pdata->gpio_power))
  514. gpio_set_value(host->pdata->gpio_power,
  515. host->pdata->power_active_low);
  516. clk_disable_unprepare(host->clk);
  517. break;
  518. }
  519. switch (ios->bus_width) {
  520. case MMC_BUS_WIDTH_1:
  521. host->cmdat &= ~JZ_MMC_CMDAT_BUS_WIDTH_4BIT;
  522. break;
  523. case MMC_BUS_WIDTH_4:
  524. host->cmdat |= JZ_MMC_CMDAT_BUS_WIDTH_4BIT;
  525. break;
  526. default:
  527. break;
  528. }
  529. }
  530. static int jz4740_mmc_get_ro(struct mmc_host *mmc)
  531. {
  532. struct jz4740_mmc_host *host = mmc_priv(mmc);
  533. if (!gpio_is_valid(host->pdata->gpio_read_only))
  534. return -ENOSYS;
  535. return gpio_get_value(host->pdata->gpio_read_only) ^
  536. host->pdata->read_only_active_low;
  537. }
  538. static int jz4740_mmc_get_cd(struct mmc_host *mmc)
  539. {
  540. struct jz4740_mmc_host *host = mmc_priv(mmc);
  541. if (!gpio_is_valid(host->pdata->gpio_card_detect))
  542. return -ENOSYS;
  543. return gpio_get_value(host->pdata->gpio_card_detect) ^
  544. host->pdata->card_detect_active_low;
  545. }
  546. static irqreturn_t jz4740_mmc_card_detect_irq(int irq, void *devid)
  547. {
  548. struct jz4740_mmc_host *host = devid;
  549. mmc_detect_change(host->mmc, HZ / 2);
  550. return IRQ_HANDLED;
  551. }
  552. static void jz4740_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
  553. {
  554. struct jz4740_mmc_host *host = mmc_priv(mmc);
  555. jz4740_mmc_set_irq_enabled(host, JZ_MMC_IRQ_SDIO, enable);
  556. }
  557. static const struct mmc_host_ops jz4740_mmc_ops = {
  558. .request = jz4740_mmc_request,
  559. .set_ios = jz4740_mmc_set_ios,
  560. .get_ro = jz4740_mmc_get_ro,
  561. .get_cd = jz4740_mmc_get_cd,
  562. .enable_sdio_irq = jz4740_mmc_enable_sdio_irq,
  563. };
  564. static const struct jz_gpio_bulk_request jz4740_mmc_pins[] = {
  565. JZ_GPIO_BULK_PIN(MSC_CMD),
  566. JZ_GPIO_BULK_PIN(MSC_CLK),
  567. JZ_GPIO_BULK_PIN(MSC_DATA0),
  568. JZ_GPIO_BULK_PIN(MSC_DATA1),
  569. JZ_GPIO_BULK_PIN(MSC_DATA2),
  570. JZ_GPIO_BULK_PIN(MSC_DATA3),
  571. };
  572. static int jz4740_mmc_request_gpio(struct device *dev, int gpio,
  573. const char *name, bool output, int value)
  574. {
  575. int ret;
  576. if (!gpio_is_valid(gpio))
  577. return 0;
  578. ret = gpio_request(gpio, name);
  579. if (ret) {
  580. dev_err(dev, "Failed to request %s gpio: %d\n", name, ret);
  581. return ret;
  582. }
  583. if (output)
  584. gpio_direction_output(gpio, value);
  585. else
  586. gpio_direction_input(gpio);
  587. return 0;
  588. }
  589. static int jz4740_mmc_request_gpios(struct platform_device *pdev)
  590. {
  591. int ret;
  592. struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
  593. if (!pdata)
  594. return 0;
  595. ret = jz4740_mmc_request_gpio(&pdev->dev, pdata->gpio_card_detect,
  596. "MMC detect change", false, 0);
  597. if (ret)
  598. goto err;
  599. ret = jz4740_mmc_request_gpio(&pdev->dev, pdata->gpio_read_only,
  600. "MMC read only", false, 0);
  601. if (ret)
  602. goto err_free_gpio_card_detect;
  603. ret = jz4740_mmc_request_gpio(&pdev->dev, pdata->gpio_power,
  604. "MMC read only", true, pdata->power_active_low);
  605. if (ret)
  606. goto err_free_gpio_read_only;
  607. return 0;
  608. err_free_gpio_read_only:
  609. if (gpio_is_valid(pdata->gpio_read_only))
  610. gpio_free(pdata->gpio_read_only);
  611. err_free_gpio_card_detect:
  612. if (gpio_is_valid(pdata->gpio_card_detect))
  613. gpio_free(pdata->gpio_card_detect);
  614. err:
  615. return ret;
  616. }
  617. static int jz4740_mmc_request_cd_irq(struct platform_device *pdev,
  618. struct jz4740_mmc_host *host)
  619. {
  620. struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
  621. if (!gpio_is_valid(pdata->gpio_card_detect))
  622. return 0;
  623. host->card_detect_irq = gpio_to_irq(pdata->gpio_card_detect);
  624. if (host->card_detect_irq < 0) {
  625. dev_warn(&pdev->dev, "Failed to get card detect irq\n");
  626. return 0;
  627. }
  628. return request_irq(host->card_detect_irq, jz4740_mmc_card_detect_irq,
  629. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
  630. "MMC card detect", host);
  631. }
  632. static void jz4740_mmc_free_gpios(struct platform_device *pdev)
  633. {
  634. struct jz4740_mmc_platform_data *pdata = pdev->dev.platform_data;
  635. if (!pdata)
  636. return;
  637. if (gpio_is_valid(pdata->gpio_power))
  638. gpio_free(pdata->gpio_power);
  639. if (gpio_is_valid(pdata->gpio_read_only))
  640. gpio_free(pdata->gpio_read_only);
  641. if (gpio_is_valid(pdata->gpio_card_detect))
  642. gpio_free(pdata->gpio_card_detect);
  643. }
  644. static inline size_t jz4740_mmc_num_pins(struct jz4740_mmc_host *host)
  645. {
  646. size_t num_pins = ARRAY_SIZE(jz4740_mmc_pins);
  647. if (host->pdata && host->pdata->data_1bit)
  648. num_pins -= 3;
  649. return num_pins;
  650. }
  651. static int jz4740_mmc_probe(struct platform_device* pdev)
  652. {
  653. int ret;
  654. struct mmc_host *mmc;
  655. struct jz4740_mmc_host *host;
  656. struct jz4740_mmc_platform_data *pdata;
  657. pdata = pdev->dev.platform_data;
  658. mmc = mmc_alloc_host(sizeof(struct jz4740_mmc_host), &pdev->dev);
  659. if (!mmc) {
  660. dev_err(&pdev->dev, "Failed to alloc mmc host structure\n");
  661. return -ENOMEM;
  662. }
  663. host = mmc_priv(mmc);
  664. host->pdata = pdata;
  665. host->irq = platform_get_irq(pdev, 0);
  666. if (host->irq < 0) {
  667. ret = host->irq;
  668. dev_err(&pdev->dev, "Failed to get platform irq: %d\n", ret);
  669. goto err_free_host;
  670. }
  671. host->clk = clk_get(&pdev->dev, "mmc");
  672. if (IS_ERR(host->clk)) {
  673. ret = PTR_ERR(host->clk);
  674. dev_err(&pdev->dev, "Failed to get mmc clock\n");
  675. goto err_free_host;
  676. }
  677. host->mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  678. if (!host->mem) {
  679. ret = -ENOENT;
  680. dev_err(&pdev->dev, "Failed to get base platform memory\n");
  681. goto err_clk_put;
  682. }
  683. host->mem = request_mem_region(host->mem->start,
  684. resource_size(host->mem), pdev->name);
  685. if (!host->mem) {
  686. ret = -EBUSY;
  687. dev_err(&pdev->dev, "Failed to request base memory region\n");
  688. goto err_clk_put;
  689. }
  690. host->base = ioremap_nocache(host->mem->start, resource_size(host->mem));
  691. if (!host->base) {
  692. ret = -EBUSY;
  693. dev_err(&pdev->dev, "Failed to ioremap base memory\n");
  694. goto err_release_mem_region;
  695. }
  696. ret = jz_gpio_bulk_request(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  697. if (ret) {
  698. dev_err(&pdev->dev, "Failed to request mmc pins: %d\n", ret);
  699. goto err_iounmap;
  700. }
  701. ret = jz4740_mmc_request_gpios(pdev);
  702. if (ret)
  703. goto err_gpio_bulk_free;
  704. mmc->ops = &jz4740_mmc_ops;
  705. mmc->f_min = JZ_MMC_CLK_RATE / 128;
  706. mmc->f_max = JZ_MMC_CLK_RATE;
  707. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  708. mmc->caps = (pdata && pdata->data_1bit) ? 0 : MMC_CAP_4_BIT_DATA;
  709. mmc->caps |= MMC_CAP_SDIO_IRQ;
  710. mmc->max_blk_size = (1 << 10) - 1;
  711. mmc->max_blk_count = (1 << 15) - 1;
  712. mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
  713. mmc->max_segs = 128;
  714. mmc->max_seg_size = mmc->max_req_size;
  715. host->mmc = mmc;
  716. host->pdev = pdev;
  717. spin_lock_init(&host->lock);
  718. host->irq_mask = 0xffff;
  719. ret = jz4740_mmc_request_cd_irq(pdev, host);
  720. if (ret) {
  721. dev_err(&pdev->dev, "Failed to request card detect irq\n");
  722. goto err_free_gpios;
  723. }
  724. ret = request_threaded_irq(host->irq, jz_mmc_irq, jz_mmc_irq_worker, 0,
  725. dev_name(&pdev->dev), host);
  726. if (ret) {
  727. dev_err(&pdev->dev, "Failed to request irq: %d\n", ret);
  728. goto err_free_card_detect_irq;
  729. }
  730. jz4740_mmc_reset(host);
  731. jz4740_mmc_clock_disable(host);
  732. setup_timer(&host->timeout_timer, jz4740_mmc_timeout,
  733. (unsigned long)host);
  734. /* It is not important when it times out, it just needs to timeout. */
  735. set_timer_slack(&host->timeout_timer, HZ);
  736. platform_set_drvdata(pdev, host);
  737. ret = mmc_add_host(mmc);
  738. if (ret) {
  739. dev_err(&pdev->dev, "Failed to add mmc host: %d\n", ret);
  740. goto err_free_irq;
  741. }
  742. dev_info(&pdev->dev, "JZ SD/MMC card driver registered\n");
  743. return 0;
  744. err_free_irq:
  745. free_irq(host->irq, host);
  746. err_free_card_detect_irq:
  747. if (host->card_detect_irq >= 0)
  748. free_irq(host->card_detect_irq, host);
  749. err_free_gpios:
  750. jz4740_mmc_free_gpios(pdev);
  751. err_gpio_bulk_free:
  752. jz_gpio_bulk_free(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  753. err_iounmap:
  754. iounmap(host->base);
  755. err_release_mem_region:
  756. release_mem_region(host->mem->start, resource_size(host->mem));
  757. err_clk_put:
  758. clk_put(host->clk);
  759. err_free_host:
  760. mmc_free_host(mmc);
  761. return ret;
  762. }
  763. static int jz4740_mmc_remove(struct platform_device *pdev)
  764. {
  765. struct jz4740_mmc_host *host = platform_get_drvdata(pdev);
  766. del_timer_sync(&host->timeout_timer);
  767. jz4740_mmc_set_irq_enabled(host, 0xff, false);
  768. jz4740_mmc_reset(host);
  769. mmc_remove_host(host->mmc);
  770. free_irq(host->irq, host);
  771. if (host->card_detect_irq >= 0)
  772. free_irq(host->card_detect_irq, host);
  773. jz4740_mmc_free_gpios(pdev);
  774. jz_gpio_bulk_free(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  775. iounmap(host->base);
  776. release_mem_region(host->mem->start, resource_size(host->mem));
  777. clk_put(host->clk);
  778. mmc_free_host(host->mmc);
  779. return 0;
  780. }
  781. #ifdef CONFIG_PM
  782. static int jz4740_mmc_suspend(struct device *dev)
  783. {
  784. struct jz4740_mmc_host *host = dev_get_drvdata(dev);
  785. mmc_suspend_host(host->mmc);
  786. jz_gpio_bulk_suspend(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  787. return 0;
  788. }
  789. static int jz4740_mmc_resume(struct device *dev)
  790. {
  791. struct jz4740_mmc_host *host = dev_get_drvdata(dev);
  792. jz_gpio_bulk_resume(jz4740_mmc_pins, jz4740_mmc_num_pins(host));
  793. mmc_resume_host(host->mmc);
  794. return 0;
  795. }
  796. const struct dev_pm_ops jz4740_mmc_pm_ops = {
  797. .suspend = jz4740_mmc_suspend,
  798. .resume = jz4740_mmc_resume,
  799. .poweroff = jz4740_mmc_suspend,
  800. .restore = jz4740_mmc_resume,
  801. };
  802. #define JZ4740_MMC_PM_OPS (&jz4740_mmc_pm_ops)
  803. #else
  804. #define JZ4740_MMC_PM_OPS NULL
  805. #endif
  806. static struct platform_driver jz4740_mmc_driver = {
  807. .probe = jz4740_mmc_probe,
  808. .remove = jz4740_mmc_remove,
  809. .driver = {
  810. .name = "jz4740-mmc",
  811. .owner = THIS_MODULE,
  812. .pm = JZ4740_MMC_PM_OPS,
  813. },
  814. };
  815. module_platform_driver(jz4740_mmc_driver);
  816. MODULE_DESCRIPTION("JZ4740 SD/MMC controller driver");
  817. MODULE_LICENSE("GPL");
  818. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");