nouveau_state.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.populate = nv04_instmem_populate;
  52. engine->instmem.clear = nv04_instmem_clear;
  53. engine->instmem.bind = nv04_instmem_bind;
  54. engine->instmem.unbind = nv04_instmem_unbind;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.grclass = nv04_graph_grclass;
  64. engine->graph.init = nv04_graph_init;
  65. engine->graph.takedown = nv04_graph_takedown;
  66. engine->graph.fifo_access = nv04_graph_fifo_access;
  67. engine->graph.channel = nv04_graph_channel;
  68. engine->graph.create_context = nv04_graph_create_context;
  69. engine->graph.destroy_context = nv04_graph_destroy_context;
  70. engine->graph.load_context = nv04_graph_load_context;
  71. engine->graph.unload_context = nv04_graph_unload_context;
  72. engine->fifo.channels = 16;
  73. engine->fifo.init = nv04_fifo_init;
  74. engine->fifo.takedown = nouveau_stub_takedown;
  75. engine->fifo.disable = nv04_fifo_disable;
  76. engine->fifo.enable = nv04_fifo_enable;
  77. engine->fifo.reassign = nv04_fifo_reassign;
  78. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  79. engine->fifo.channel_id = nv04_fifo_channel_id;
  80. engine->fifo.create_context = nv04_fifo_create_context;
  81. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  82. engine->fifo.load_context = nv04_fifo_load_context;
  83. engine->fifo.unload_context = nv04_fifo_unload_context;
  84. engine->display.early_init = nv04_display_early_init;
  85. engine->display.late_takedown = nv04_display_late_takedown;
  86. engine->display.create = nv04_display_create;
  87. engine->display.init = nv04_display_init;
  88. engine->display.destroy = nv04_display_destroy;
  89. engine->gpio.init = nouveau_stub_init;
  90. engine->gpio.takedown = nouveau_stub_takedown;
  91. engine->gpio.get = NULL;
  92. engine->gpio.set = NULL;
  93. engine->gpio.irq_enable = NULL;
  94. break;
  95. case 0x10:
  96. engine->instmem.init = nv04_instmem_init;
  97. engine->instmem.takedown = nv04_instmem_takedown;
  98. engine->instmem.suspend = nv04_instmem_suspend;
  99. engine->instmem.resume = nv04_instmem_resume;
  100. engine->instmem.populate = nv04_instmem_populate;
  101. engine->instmem.clear = nv04_instmem_clear;
  102. engine->instmem.bind = nv04_instmem_bind;
  103. engine->instmem.unbind = nv04_instmem_unbind;
  104. engine->instmem.flush = nv04_instmem_flush;
  105. engine->mc.init = nv04_mc_init;
  106. engine->mc.takedown = nv04_mc_takedown;
  107. engine->timer.init = nv04_timer_init;
  108. engine->timer.read = nv04_timer_read;
  109. engine->timer.takedown = nv04_timer_takedown;
  110. engine->fb.init = nv10_fb_init;
  111. engine->fb.takedown = nv10_fb_takedown;
  112. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  113. engine->graph.grclass = nv10_graph_grclass;
  114. engine->graph.init = nv10_graph_init;
  115. engine->graph.takedown = nv10_graph_takedown;
  116. engine->graph.channel = nv10_graph_channel;
  117. engine->graph.create_context = nv10_graph_create_context;
  118. engine->graph.destroy_context = nv10_graph_destroy_context;
  119. engine->graph.fifo_access = nv04_graph_fifo_access;
  120. engine->graph.load_context = nv10_graph_load_context;
  121. engine->graph.unload_context = nv10_graph_unload_context;
  122. engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
  123. engine->fifo.channels = 32;
  124. engine->fifo.init = nv10_fifo_init;
  125. engine->fifo.takedown = nouveau_stub_takedown;
  126. engine->fifo.disable = nv04_fifo_disable;
  127. engine->fifo.enable = nv04_fifo_enable;
  128. engine->fifo.reassign = nv04_fifo_reassign;
  129. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  130. engine->fifo.channel_id = nv10_fifo_channel_id;
  131. engine->fifo.create_context = nv10_fifo_create_context;
  132. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  133. engine->fifo.load_context = nv10_fifo_load_context;
  134. engine->fifo.unload_context = nv10_fifo_unload_context;
  135. engine->display.early_init = nv04_display_early_init;
  136. engine->display.late_takedown = nv04_display_late_takedown;
  137. engine->display.create = nv04_display_create;
  138. engine->display.init = nv04_display_init;
  139. engine->display.destroy = nv04_display_destroy;
  140. engine->gpio.init = nouveau_stub_init;
  141. engine->gpio.takedown = nouveau_stub_takedown;
  142. engine->gpio.get = nv10_gpio_get;
  143. engine->gpio.set = nv10_gpio_set;
  144. engine->gpio.irq_enable = NULL;
  145. break;
  146. case 0x20:
  147. engine->instmem.init = nv04_instmem_init;
  148. engine->instmem.takedown = nv04_instmem_takedown;
  149. engine->instmem.suspend = nv04_instmem_suspend;
  150. engine->instmem.resume = nv04_instmem_resume;
  151. engine->instmem.populate = nv04_instmem_populate;
  152. engine->instmem.clear = nv04_instmem_clear;
  153. engine->instmem.bind = nv04_instmem_bind;
  154. engine->instmem.unbind = nv04_instmem_unbind;
  155. engine->instmem.flush = nv04_instmem_flush;
  156. engine->mc.init = nv04_mc_init;
  157. engine->mc.takedown = nv04_mc_takedown;
  158. engine->timer.init = nv04_timer_init;
  159. engine->timer.read = nv04_timer_read;
  160. engine->timer.takedown = nv04_timer_takedown;
  161. engine->fb.init = nv10_fb_init;
  162. engine->fb.takedown = nv10_fb_takedown;
  163. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  164. engine->graph.grclass = nv20_graph_grclass;
  165. engine->graph.init = nv20_graph_init;
  166. engine->graph.takedown = nv20_graph_takedown;
  167. engine->graph.channel = nv10_graph_channel;
  168. engine->graph.create_context = nv20_graph_create_context;
  169. engine->graph.destroy_context = nv20_graph_destroy_context;
  170. engine->graph.fifo_access = nv04_graph_fifo_access;
  171. engine->graph.load_context = nv20_graph_load_context;
  172. engine->graph.unload_context = nv20_graph_unload_context;
  173. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  174. engine->fifo.channels = 32;
  175. engine->fifo.init = nv10_fifo_init;
  176. engine->fifo.takedown = nouveau_stub_takedown;
  177. engine->fifo.disable = nv04_fifo_disable;
  178. engine->fifo.enable = nv04_fifo_enable;
  179. engine->fifo.reassign = nv04_fifo_reassign;
  180. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  181. engine->fifo.channel_id = nv10_fifo_channel_id;
  182. engine->fifo.create_context = nv10_fifo_create_context;
  183. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  184. engine->fifo.load_context = nv10_fifo_load_context;
  185. engine->fifo.unload_context = nv10_fifo_unload_context;
  186. engine->display.early_init = nv04_display_early_init;
  187. engine->display.late_takedown = nv04_display_late_takedown;
  188. engine->display.create = nv04_display_create;
  189. engine->display.init = nv04_display_init;
  190. engine->display.destroy = nv04_display_destroy;
  191. engine->gpio.init = nouveau_stub_init;
  192. engine->gpio.takedown = nouveau_stub_takedown;
  193. engine->gpio.get = nv10_gpio_get;
  194. engine->gpio.set = nv10_gpio_set;
  195. engine->gpio.irq_enable = NULL;
  196. break;
  197. case 0x30:
  198. engine->instmem.init = nv04_instmem_init;
  199. engine->instmem.takedown = nv04_instmem_takedown;
  200. engine->instmem.suspend = nv04_instmem_suspend;
  201. engine->instmem.resume = nv04_instmem_resume;
  202. engine->instmem.populate = nv04_instmem_populate;
  203. engine->instmem.clear = nv04_instmem_clear;
  204. engine->instmem.bind = nv04_instmem_bind;
  205. engine->instmem.unbind = nv04_instmem_unbind;
  206. engine->instmem.flush = nv04_instmem_flush;
  207. engine->mc.init = nv04_mc_init;
  208. engine->mc.takedown = nv04_mc_takedown;
  209. engine->timer.init = nv04_timer_init;
  210. engine->timer.read = nv04_timer_read;
  211. engine->timer.takedown = nv04_timer_takedown;
  212. engine->fb.init = nv30_fb_init;
  213. engine->fb.takedown = nv30_fb_takedown;
  214. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  215. engine->graph.grclass = nv30_graph_grclass;
  216. engine->graph.init = nv30_graph_init;
  217. engine->graph.takedown = nv20_graph_takedown;
  218. engine->graph.fifo_access = nv04_graph_fifo_access;
  219. engine->graph.channel = nv10_graph_channel;
  220. engine->graph.create_context = nv20_graph_create_context;
  221. engine->graph.destroy_context = nv20_graph_destroy_context;
  222. engine->graph.load_context = nv20_graph_load_context;
  223. engine->graph.unload_context = nv20_graph_unload_context;
  224. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  225. engine->fifo.channels = 32;
  226. engine->fifo.init = nv10_fifo_init;
  227. engine->fifo.takedown = nouveau_stub_takedown;
  228. engine->fifo.disable = nv04_fifo_disable;
  229. engine->fifo.enable = nv04_fifo_enable;
  230. engine->fifo.reassign = nv04_fifo_reassign;
  231. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  232. engine->fifo.channel_id = nv10_fifo_channel_id;
  233. engine->fifo.create_context = nv10_fifo_create_context;
  234. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  235. engine->fifo.load_context = nv10_fifo_load_context;
  236. engine->fifo.unload_context = nv10_fifo_unload_context;
  237. engine->display.early_init = nv04_display_early_init;
  238. engine->display.late_takedown = nv04_display_late_takedown;
  239. engine->display.create = nv04_display_create;
  240. engine->display.init = nv04_display_init;
  241. engine->display.destroy = nv04_display_destroy;
  242. engine->gpio.init = nouveau_stub_init;
  243. engine->gpio.takedown = nouveau_stub_takedown;
  244. engine->gpio.get = nv10_gpio_get;
  245. engine->gpio.set = nv10_gpio_set;
  246. engine->gpio.irq_enable = NULL;
  247. break;
  248. case 0x40:
  249. case 0x60:
  250. engine->instmem.init = nv04_instmem_init;
  251. engine->instmem.takedown = nv04_instmem_takedown;
  252. engine->instmem.suspend = nv04_instmem_suspend;
  253. engine->instmem.resume = nv04_instmem_resume;
  254. engine->instmem.populate = nv04_instmem_populate;
  255. engine->instmem.clear = nv04_instmem_clear;
  256. engine->instmem.bind = nv04_instmem_bind;
  257. engine->instmem.unbind = nv04_instmem_unbind;
  258. engine->instmem.flush = nv04_instmem_flush;
  259. engine->mc.init = nv40_mc_init;
  260. engine->mc.takedown = nv40_mc_takedown;
  261. engine->timer.init = nv04_timer_init;
  262. engine->timer.read = nv04_timer_read;
  263. engine->timer.takedown = nv04_timer_takedown;
  264. engine->fb.init = nv40_fb_init;
  265. engine->fb.takedown = nv40_fb_takedown;
  266. engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
  267. engine->graph.grclass = nv40_graph_grclass;
  268. engine->graph.init = nv40_graph_init;
  269. engine->graph.takedown = nv40_graph_takedown;
  270. engine->graph.fifo_access = nv04_graph_fifo_access;
  271. engine->graph.channel = nv40_graph_channel;
  272. engine->graph.create_context = nv40_graph_create_context;
  273. engine->graph.destroy_context = nv40_graph_destroy_context;
  274. engine->graph.load_context = nv40_graph_load_context;
  275. engine->graph.unload_context = nv40_graph_unload_context;
  276. engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
  277. engine->fifo.channels = 32;
  278. engine->fifo.init = nv40_fifo_init;
  279. engine->fifo.takedown = nouveau_stub_takedown;
  280. engine->fifo.disable = nv04_fifo_disable;
  281. engine->fifo.enable = nv04_fifo_enable;
  282. engine->fifo.reassign = nv04_fifo_reassign;
  283. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  284. engine->fifo.channel_id = nv10_fifo_channel_id;
  285. engine->fifo.create_context = nv40_fifo_create_context;
  286. engine->fifo.destroy_context = nv40_fifo_destroy_context;
  287. engine->fifo.load_context = nv40_fifo_load_context;
  288. engine->fifo.unload_context = nv40_fifo_unload_context;
  289. engine->display.early_init = nv04_display_early_init;
  290. engine->display.late_takedown = nv04_display_late_takedown;
  291. engine->display.create = nv04_display_create;
  292. engine->display.init = nv04_display_init;
  293. engine->display.destroy = nv04_display_destroy;
  294. engine->gpio.init = nouveau_stub_init;
  295. engine->gpio.takedown = nouveau_stub_takedown;
  296. engine->gpio.get = nv10_gpio_get;
  297. engine->gpio.set = nv10_gpio_set;
  298. engine->gpio.irq_enable = NULL;
  299. break;
  300. case 0x50:
  301. case 0x80: /* gotta love NVIDIA's consistency.. */
  302. case 0x90:
  303. case 0xA0:
  304. engine->instmem.init = nv50_instmem_init;
  305. engine->instmem.takedown = nv50_instmem_takedown;
  306. engine->instmem.suspend = nv50_instmem_suspend;
  307. engine->instmem.resume = nv50_instmem_resume;
  308. engine->instmem.populate = nv50_instmem_populate;
  309. engine->instmem.clear = nv50_instmem_clear;
  310. engine->instmem.bind = nv50_instmem_bind;
  311. engine->instmem.unbind = nv50_instmem_unbind;
  312. if (dev_priv->chipset == 0x50)
  313. engine->instmem.flush = nv50_instmem_flush;
  314. else
  315. engine->instmem.flush = nv84_instmem_flush;
  316. engine->mc.init = nv50_mc_init;
  317. engine->mc.takedown = nv50_mc_takedown;
  318. engine->timer.init = nv04_timer_init;
  319. engine->timer.read = nv04_timer_read;
  320. engine->timer.takedown = nv04_timer_takedown;
  321. engine->fb.init = nv50_fb_init;
  322. engine->fb.takedown = nv50_fb_takedown;
  323. engine->graph.grclass = nv50_graph_grclass;
  324. engine->graph.init = nv50_graph_init;
  325. engine->graph.takedown = nv50_graph_takedown;
  326. engine->graph.fifo_access = nv50_graph_fifo_access;
  327. engine->graph.channel = nv50_graph_channel;
  328. engine->graph.create_context = nv50_graph_create_context;
  329. engine->graph.destroy_context = nv50_graph_destroy_context;
  330. engine->graph.load_context = nv50_graph_load_context;
  331. engine->graph.unload_context = nv50_graph_unload_context;
  332. engine->fifo.channels = 128;
  333. engine->fifo.init = nv50_fifo_init;
  334. engine->fifo.takedown = nv50_fifo_takedown;
  335. engine->fifo.disable = nv04_fifo_disable;
  336. engine->fifo.enable = nv04_fifo_enable;
  337. engine->fifo.reassign = nv04_fifo_reassign;
  338. engine->fifo.channel_id = nv50_fifo_channel_id;
  339. engine->fifo.create_context = nv50_fifo_create_context;
  340. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  341. engine->fifo.load_context = nv50_fifo_load_context;
  342. engine->fifo.unload_context = nv50_fifo_unload_context;
  343. engine->display.early_init = nv50_display_early_init;
  344. engine->display.late_takedown = nv50_display_late_takedown;
  345. engine->display.create = nv50_display_create;
  346. engine->display.init = nv50_display_init;
  347. engine->display.destroy = nv50_display_destroy;
  348. engine->gpio.init = nv50_gpio_init;
  349. engine->gpio.takedown = nouveau_stub_takedown;
  350. engine->gpio.get = nv50_gpio_get;
  351. engine->gpio.set = nv50_gpio_set;
  352. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  353. break;
  354. case 0xC0:
  355. engine->instmem.init = nvc0_instmem_init;
  356. engine->instmem.takedown = nvc0_instmem_takedown;
  357. engine->instmem.suspend = nvc0_instmem_suspend;
  358. engine->instmem.resume = nvc0_instmem_resume;
  359. engine->instmem.populate = nvc0_instmem_populate;
  360. engine->instmem.clear = nvc0_instmem_clear;
  361. engine->instmem.bind = nvc0_instmem_bind;
  362. engine->instmem.unbind = nvc0_instmem_unbind;
  363. engine->instmem.flush = nvc0_instmem_flush;
  364. engine->mc.init = nv50_mc_init;
  365. engine->mc.takedown = nv50_mc_takedown;
  366. engine->timer.init = nv04_timer_init;
  367. engine->timer.read = nv04_timer_read;
  368. engine->timer.takedown = nv04_timer_takedown;
  369. engine->fb.init = nvc0_fb_init;
  370. engine->fb.takedown = nvc0_fb_takedown;
  371. engine->graph.grclass = NULL; //nvc0_graph_grclass;
  372. engine->graph.init = nvc0_graph_init;
  373. engine->graph.takedown = nvc0_graph_takedown;
  374. engine->graph.fifo_access = nvc0_graph_fifo_access;
  375. engine->graph.channel = nvc0_graph_channel;
  376. engine->graph.create_context = nvc0_graph_create_context;
  377. engine->graph.destroy_context = nvc0_graph_destroy_context;
  378. engine->graph.load_context = nvc0_graph_load_context;
  379. engine->graph.unload_context = nvc0_graph_unload_context;
  380. engine->fifo.channels = 128;
  381. engine->fifo.init = nvc0_fifo_init;
  382. engine->fifo.takedown = nvc0_fifo_takedown;
  383. engine->fifo.disable = nvc0_fifo_disable;
  384. engine->fifo.enable = nvc0_fifo_enable;
  385. engine->fifo.reassign = nvc0_fifo_reassign;
  386. engine->fifo.channel_id = nvc0_fifo_channel_id;
  387. engine->fifo.create_context = nvc0_fifo_create_context;
  388. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  389. engine->fifo.load_context = nvc0_fifo_load_context;
  390. engine->fifo.unload_context = nvc0_fifo_unload_context;
  391. engine->display.early_init = nv50_display_early_init;
  392. engine->display.late_takedown = nv50_display_late_takedown;
  393. engine->display.create = nv50_display_create;
  394. engine->display.init = nv50_display_init;
  395. engine->display.destroy = nv50_display_destroy;
  396. engine->gpio.init = nv50_gpio_init;
  397. engine->gpio.takedown = nouveau_stub_takedown;
  398. engine->gpio.get = nv50_gpio_get;
  399. engine->gpio.set = nv50_gpio_set;
  400. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  401. break;
  402. default:
  403. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  404. return 1;
  405. }
  406. return 0;
  407. }
  408. static unsigned int
  409. nouveau_vga_set_decode(void *priv, bool state)
  410. {
  411. struct drm_device *dev = priv;
  412. struct drm_nouveau_private *dev_priv = dev->dev_private;
  413. if (dev_priv->chipset >= 0x40)
  414. nv_wr32(dev, 0x88054, state);
  415. else
  416. nv_wr32(dev, 0x1854, state);
  417. if (state)
  418. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  419. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  420. else
  421. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  422. }
  423. static int
  424. nouveau_card_init_channel(struct drm_device *dev)
  425. {
  426. struct drm_nouveau_private *dev_priv = dev->dev_private;
  427. struct nouveau_gpuobj *gpuobj = NULL;
  428. int ret;
  429. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  430. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  431. if (ret)
  432. return ret;
  433. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  434. 0, dev_priv->vram_size,
  435. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  436. &gpuobj);
  437. if (ret)
  438. goto out_err;
  439. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  440. nouveau_gpuobj_ref(NULL, &gpuobj);
  441. if (ret)
  442. goto out_err;
  443. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  444. dev_priv->gart_info.aper_size,
  445. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  446. if (ret)
  447. goto out_err;
  448. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  449. nouveau_gpuobj_ref(NULL, &gpuobj);
  450. if (ret)
  451. goto out_err;
  452. return 0;
  453. out_err:
  454. nouveau_channel_free(dev_priv->channel);
  455. dev_priv->channel = NULL;
  456. return ret;
  457. }
  458. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  459. enum vga_switcheroo_state state)
  460. {
  461. struct drm_device *dev = pci_get_drvdata(pdev);
  462. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  463. if (state == VGA_SWITCHEROO_ON) {
  464. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  465. nouveau_pci_resume(pdev);
  466. drm_kms_helper_poll_enable(dev);
  467. } else {
  468. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  469. drm_kms_helper_poll_disable(dev);
  470. nouveau_pci_suspend(pdev, pmm);
  471. }
  472. }
  473. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  474. {
  475. struct drm_device *dev = pci_get_drvdata(pdev);
  476. bool can_switch;
  477. spin_lock(&dev->count_lock);
  478. can_switch = (dev->open_count == 0);
  479. spin_unlock(&dev->count_lock);
  480. return can_switch;
  481. }
  482. int
  483. nouveau_card_init(struct drm_device *dev)
  484. {
  485. struct drm_nouveau_private *dev_priv = dev->dev_private;
  486. struct nouveau_engine *engine;
  487. int ret;
  488. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  489. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  490. nouveau_switcheroo_can_switch);
  491. /* Initialise internal driver API hooks */
  492. ret = nouveau_init_engine_ptrs(dev);
  493. if (ret)
  494. goto out;
  495. engine = &dev_priv->engine;
  496. spin_lock_init(&dev_priv->context_switch_lock);
  497. /* Make the CRTCs and I2C buses accessible */
  498. ret = engine->display.early_init(dev);
  499. if (ret)
  500. goto out;
  501. /* Parse BIOS tables / Run init tables if card not POSTed */
  502. ret = nouveau_bios_init(dev);
  503. if (ret)
  504. goto out_display_early;
  505. nouveau_pm_init(dev);
  506. ret = nouveau_mem_vram_init(dev);
  507. if (ret)
  508. goto out_bios;
  509. ret = nouveau_gpuobj_init(dev);
  510. if (ret)
  511. goto out_vram;
  512. ret = engine->instmem.init(dev);
  513. if (ret)
  514. goto out_gpuobj;
  515. ret = nouveau_mem_gart_init(dev);
  516. if (ret)
  517. goto out_instmem;
  518. /* PMC */
  519. ret = engine->mc.init(dev);
  520. if (ret)
  521. goto out_gart;
  522. /* PGPIO */
  523. ret = engine->gpio.init(dev);
  524. if (ret)
  525. goto out_mc;
  526. /* PTIMER */
  527. ret = engine->timer.init(dev);
  528. if (ret)
  529. goto out_gpio;
  530. /* PFB */
  531. ret = engine->fb.init(dev);
  532. if (ret)
  533. goto out_timer;
  534. if (nouveau_noaccel)
  535. engine->graph.accel_blocked = true;
  536. else {
  537. /* PGRAPH */
  538. ret = engine->graph.init(dev);
  539. if (ret)
  540. goto out_fb;
  541. /* PFIFO */
  542. ret = engine->fifo.init(dev);
  543. if (ret)
  544. goto out_graph;
  545. }
  546. ret = engine->display.create(dev);
  547. if (ret)
  548. goto out_fifo;
  549. /* this call irq_preinstall, register irq handler and
  550. * call irq_postinstall
  551. */
  552. ret = drm_irq_install(dev);
  553. if (ret)
  554. goto out_display;
  555. ret = drm_vblank_init(dev, 0);
  556. if (ret)
  557. goto out_irq;
  558. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  559. if (!engine->graph.accel_blocked) {
  560. ret = nouveau_card_init_channel(dev);
  561. if (ret)
  562. goto out_irq;
  563. }
  564. ret = nouveau_backlight_init(dev);
  565. if (ret)
  566. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  567. nouveau_fbcon_init(dev);
  568. drm_kms_helper_poll_init(dev);
  569. return 0;
  570. out_irq:
  571. drm_irq_uninstall(dev);
  572. out_display:
  573. engine->display.destroy(dev);
  574. out_fifo:
  575. if (!nouveau_noaccel)
  576. engine->fifo.takedown(dev);
  577. out_graph:
  578. if (!nouveau_noaccel)
  579. engine->graph.takedown(dev);
  580. out_fb:
  581. engine->fb.takedown(dev);
  582. out_timer:
  583. engine->timer.takedown(dev);
  584. out_gpio:
  585. engine->gpio.takedown(dev);
  586. out_mc:
  587. engine->mc.takedown(dev);
  588. out_gart:
  589. nouveau_mem_gart_fini(dev);
  590. out_instmem:
  591. engine->instmem.takedown(dev);
  592. out_gpuobj:
  593. nouveau_gpuobj_takedown(dev);
  594. out_vram:
  595. nouveau_mem_vram_fini(dev);
  596. out_bios:
  597. nouveau_pm_fini(dev);
  598. nouveau_bios_takedown(dev);
  599. out_display_early:
  600. engine->display.late_takedown(dev);
  601. out:
  602. vga_client_register(dev->pdev, NULL, NULL, NULL);
  603. return ret;
  604. }
  605. static void nouveau_card_takedown(struct drm_device *dev)
  606. {
  607. struct drm_nouveau_private *dev_priv = dev->dev_private;
  608. struct nouveau_engine *engine = &dev_priv->engine;
  609. nouveau_backlight_exit(dev);
  610. if (dev_priv->channel) {
  611. nouveau_channel_free(dev_priv->channel);
  612. dev_priv->channel = NULL;
  613. }
  614. if (!nouveau_noaccel) {
  615. engine->fifo.takedown(dev);
  616. engine->graph.takedown(dev);
  617. }
  618. engine->fb.takedown(dev);
  619. engine->timer.takedown(dev);
  620. engine->gpio.takedown(dev);
  621. engine->mc.takedown(dev);
  622. engine->display.late_takedown(dev);
  623. mutex_lock(&dev->struct_mutex);
  624. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  625. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  626. mutex_unlock(&dev->struct_mutex);
  627. nouveau_mem_gart_fini(dev);
  628. engine->instmem.takedown(dev);
  629. nouveau_gpuobj_takedown(dev);
  630. nouveau_mem_vram_fini(dev);
  631. drm_irq_uninstall(dev);
  632. nouveau_pm_fini(dev);
  633. nouveau_bios_takedown(dev);
  634. vga_client_register(dev->pdev, NULL, NULL, NULL);
  635. }
  636. /* here a client dies, release the stuff that was allocated for its
  637. * file_priv */
  638. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  639. {
  640. nouveau_channel_cleanup(dev, file_priv);
  641. }
  642. /* first module load, setup the mmio/fb mapping */
  643. /* KMS: we need mmio at load time, not when the first drm client opens. */
  644. int nouveau_firstopen(struct drm_device *dev)
  645. {
  646. return 0;
  647. }
  648. /* if we have an OF card, copy vbios to RAMIN */
  649. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  650. {
  651. #if defined(__powerpc__)
  652. int size, i;
  653. const uint32_t *bios;
  654. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  655. if (!dn) {
  656. NV_INFO(dev, "Unable to get the OF node\n");
  657. return;
  658. }
  659. bios = of_get_property(dn, "NVDA,BMP", &size);
  660. if (bios) {
  661. for (i = 0; i < size; i += 4)
  662. nv_wi32(dev, i, bios[i/4]);
  663. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  664. } else {
  665. NV_INFO(dev, "Unable to get the OF bios\n");
  666. }
  667. #endif
  668. }
  669. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  670. {
  671. struct pci_dev *pdev = dev->pdev;
  672. struct apertures_struct *aper = alloc_apertures(3);
  673. if (!aper)
  674. return NULL;
  675. aper->ranges[0].base = pci_resource_start(pdev, 1);
  676. aper->ranges[0].size = pci_resource_len(pdev, 1);
  677. aper->count = 1;
  678. if (pci_resource_len(pdev, 2)) {
  679. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  680. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  681. aper->count++;
  682. }
  683. if (pci_resource_len(pdev, 3)) {
  684. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  685. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  686. aper->count++;
  687. }
  688. return aper;
  689. }
  690. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  691. {
  692. struct drm_nouveau_private *dev_priv = dev->dev_private;
  693. bool primary = false;
  694. dev_priv->apertures = nouveau_get_apertures(dev);
  695. if (!dev_priv->apertures)
  696. return -ENOMEM;
  697. #ifdef CONFIG_X86
  698. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  699. #endif
  700. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  701. return 0;
  702. }
  703. int nouveau_load(struct drm_device *dev, unsigned long flags)
  704. {
  705. struct drm_nouveau_private *dev_priv;
  706. uint32_t reg0;
  707. resource_size_t mmio_start_offs;
  708. int ret;
  709. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  710. if (!dev_priv) {
  711. ret = -ENOMEM;
  712. goto err_out;
  713. }
  714. dev->dev_private = dev_priv;
  715. dev_priv->dev = dev;
  716. dev_priv->flags = flags & NOUVEAU_FLAGS;
  717. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  718. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  719. dev_priv->wq = create_workqueue("nouveau");
  720. if (!dev_priv->wq) {
  721. ret = -EINVAL;
  722. goto err_priv;
  723. }
  724. /* resource 0 is mmio regs */
  725. /* resource 1 is linear FB */
  726. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  727. /* resource 6 is bios */
  728. /* map the mmio regs */
  729. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  730. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  731. if (!dev_priv->mmio) {
  732. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  733. "Please report your setup to " DRIVER_EMAIL "\n");
  734. ret = -EINVAL;
  735. goto err_wq;
  736. }
  737. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  738. (unsigned long long)mmio_start_offs);
  739. #ifdef __BIG_ENDIAN
  740. /* Put the card in BE mode if it's not */
  741. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  742. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  743. DRM_MEMORYBARRIER();
  744. #endif
  745. /* Time to determine the card architecture */
  746. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  747. /* We're dealing with >=NV10 */
  748. if ((reg0 & 0x0f000000) > 0) {
  749. /* Bit 27-20 contain the architecture in hex */
  750. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  751. /* NV04 or NV05 */
  752. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  753. if (reg0 & 0x00f00000)
  754. dev_priv->chipset = 0x05;
  755. else
  756. dev_priv->chipset = 0x04;
  757. } else
  758. dev_priv->chipset = 0xff;
  759. switch (dev_priv->chipset & 0xf0) {
  760. case 0x00:
  761. case 0x10:
  762. case 0x20:
  763. case 0x30:
  764. dev_priv->card_type = dev_priv->chipset & 0xf0;
  765. break;
  766. case 0x40:
  767. case 0x60:
  768. dev_priv->card_type = NV_40;
  769. break;
  770. case 0x50:
  771. case 0x80:
  772. case 0x90:
  773. case 0xa0:
  774. dev_priv->card_type = NV_50;
  775. break;
  776. case 0xc0:
  777. dev_priv->card_type = NV_C0;
  778. break;
  779. default:
  780. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  781. ret = -EINVAL;
  782. goto err_mmio;
  783. }
  784. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  785. dev_priv->card_type, reg0);
  786. ret = nouveau_remove_conflicting_drivers(dev);
  787. if (ret)
  788. goto err_mmio;
  789. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  790. if (dev_priv->card_type >= NV_40) {
  791. int ramin_bar = 2;
  792. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  793. ramin_bar = 3;
  794. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  795. dev_priv->ramin =
  796. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  797. dev_priv->ramin_size);
  798. if (!dev_priv->ramin) {
  799. NV_ERROR(dev, "Failed to PRAMIN BAR");
  800. ret = -ENOMEM;
  801. goto err_mmio;
  802. }
  803. } else {
  804. dev_priv->ramin_size = 1 * 1024 * 1024;
  805. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  806. dev_priv->ramin_size);
  807. if (!dev_priv->ramin) {
  808. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  809. ret = -ENOMEM;
  810. goto err_mmio;
  811. }
  812. }
  813. nouveau_OF_copy_vbios_to_ramin(dev);
  814. /* Special flags */
  815. if (dev->pci_device == 0x01a0)
  816. dev_priv->flags |= NV_NFORCE;
  817. else if (dev->pci_device == 0x01f0)
  818. dev_priv->flags |= NV_NFORCE2;
  819. /* For kernel modesetting, init card now and bring up fbcon */
  820. ret = nouveau_card_init(dev);
  821. if (ret)
  822. goto err_ramin;
  823. return 0;
  824. err_ramin:
  825. iounmap(dev_priv->ramin);
  826. err_mmio:
  827. iounmap(dev_priv->mmio);
  828. err_wq:
  829. destroy_workqueue(dev_priv->wq);
  830. err_priv:
  831. kfree(dev_priv);
  832. dev->dev_private = NULL;
  833. err_out:
  834. return ret;
  835. }
  836. void nouveau_lastclose(struct drm_device *dev)
  837. {
  838. }
  839. int nouveau_unload(struct drm_device *dev)
  840. {
  841. struct drm_nouveau_private *dev_priv = dev->dev_private;
  842. struct nouveau_engine *engine = &dev_priv->engine;
  843. drm_kms_helper_poll_fini(dev);
  844. nouveau_fbcon_fini(dev);
  845. engine->display.destroy(dev);
  846. nouveau_card_takedown(dev);
  847. iounmap(dev_priv->mmio);
  848. iounmap(dev_priv->ramin);
  849. kfree(dev_priv);
  850. dev->dev_private = NULL;
  851. return 0;
  852. }
  853. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  854. struct drm_file *file_priv)
  855. {
  856. struct drm_nouveau_private *dev_priv = dev->dev_private;
  857. struct drm_nouveau_getparam *getparam = data;
  858. switch (getparam->param) {
  859. case NOUVEAU_GETPARAM_CHIPSET_ID:
  860. getparam->value = dev_priv->chipset;
  861. break;
  862. case NOUVEAU_GETPARAM_PCI_VENDOR:
  863. getparam->value = dev->pci_vendor;
  864. break;
  865. case NOUVEAU_GETPARAM_PCI_DEVICE:
  866. getparam->value = dev->pci_device;
  867. break;
  868. case NOUVEAU_GETPARAM_BUS_TYPE:
  869. if (drm_device_is_agp(dev))
  870. getparam->value = NV_AGP;
  871. else if (drm_device_is_pcie(dev))
  872. getparam->value = NV_PCIE;
  873. else
  874. getparam->value = NV_PCI;
  875. break;
  876. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  877. getparam->value = dev_priv->fb_phys;
  878. break;
  879. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  880. getparam->value = dev_priv->gart_info.aper_base;
  881. break;
  882. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  883. if (dev->sg) {
  884. getparam->value = (unsigned long)dev->sg->virtual;
  885. } else {
  886. NV_ERROR(dev, "Requested PCIGART address, "
  887. "while no PCIGART was created\n");
  888. return -EINVAL;
  889. }
  890. break;
  891. case NOUVEAU_GETPARAM_FB_SIZE:
  892. getparam->value = dev_priv->fb_available_size;
  893. break;
  894. case NOUVEAU_GETPARAM_AGP_SIZE:
  895. getparam->value = dev_priv->gart_info.aper_size;
  896. break;
  897. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  898. getparam->value = dev_priv->vm_vram_base;
  899. break;
  900. case NOUVEAU_GETPARAM_PTIMER_TIME:
  901. getparam->value = dev_priv->engine.timer.read(dev);
  902. break;
  903. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  904. /* NV40 and NV50 versions are quite different, but register
  905. * address is the same. User is supposed to know the card
  906. * family anyway... */
  907. if (dev_priv->chipset >= 0x40) {
  908. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  909. break;
  910. }
  911. /* FALLTHRU */
  912. default:
  913. NV_ERROR(dev, "unknown parameter %lld\n", getparam->param);
  914. return -EINVAL;
  915. }
  916. return 0;
  917. }
  918. int
  919. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  920. struct drm_file *file_priv)
  921. {
  922. struct drm_nouveau_setparam *setparam = data;
  923. switch (setparam->param) {
  924. default:
  925. NV_ERROR(dev, "unknown parameter %lld\n", setparam->param);
  926. return -EINVAL;
  927. }
  928. return 0;
  929. }
  930. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  931. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  932. uint32_t reg, uint32_t mask, uint32_t val)
  933. {
  934. struct drm_nouveau_private *dev_priv = dev->dev_private;
  935. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  936. uint64_t start = ptimer->read(dev);
  937. do {
  938. if ((nv_rd32(dev, reg) & mask) == val)
  939. return true;
  940. } while (ptimer->read(dev) - start < timeout);
  941. return false;
  942. }
  943. /* Waits for PGRAPH to go completely idle */
  944. bool nouveau_wait_for_idle(struct drm_device *dev)
  945. {
  946. if (!nv_wait(dev, NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
  947. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  948. nv_rd32(dev, NV04_PGRAPH_STATUS));
  949. return false;
  950. }
  951. return true;
  952. }