board_setup.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. /*
  2. *
  3. * BRIEF MODULE DESCRIPTION
  4. * Alchemy Db1x00 board setup.
  5. *
  6. * Copyright 2000, 2008 MontaVista Software Inc.
  7. * Author: MontaVista Software, Inc. <source@mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. *
  14. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
  15. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  16. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  17. * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
  18. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  19. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  20. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  21. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  22. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  23. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  24. *
  25. * You should have received a copy of the GNU General Public License along
  26. * with this program; if not, write to the Free Software Foundation, Inc.,
  27. * 675 Mass Ave, Cambridge, MA 02139, USA.
  28. */
  29. #include <linux/gpio.h>
  30. #include <linux/init.h>
  31. #include <linux/interrupt.h>
  32. #include <asm/mach-au1x00/au1000.h>
  33. #include <asm/mach-db1x00/db1x00.h>
  34. #include <asm/mach-db1x00/bcsr.h>
  35. #include <prom.h>
  36. #ifdef CONFIG_MIPS_DB1500
  37. char irq_tab_alchemy[][5] __initdata = {
  38. [12] = { -1, AU1500_PCI_INTA, 0xff, 0xff, 0xff }, /* IDSEL 12 - HPT371 */
  39. [13] = { -1, AU1500_PCI_INTA, AU1500_PCI_INTB, AU1500_PCI_INTC, AU1500_PCI_INTD }, /* IDSEL 13 - PCI slot */
  40. };
  41. #endif
  42. #ifdef CONFIG_MIPS_BOSPORUS
  43. char irq_tab_alchemy[][5] __initdata = {
  44. [11] = { -1, AU1500_PCI_INTA, AU1500_PCI_INTB, 0xff, 0xff }, /* IDSEL 11 - miniPCI */
  45. [12] = { -1, AU1500_PCI_INTA, 0xff, 0xff, 0xff }, /* IDSEL 12 - SN1741 */
  46. [13] = { -1, AU1500_PCI_INTA, AU1500_PCI_INTB, AU1500_PCI_INTC, AU1500_PCI_INTD }, /* IDSEL 13 - PCI slot */
  47. };
  48. #endif
  49. #ifdef CONFIG_MIPS_MIRAGE
  50. char irq_tab_alchemy[][5] __initdata = {
  51. [11] = { -1, AU1500_PCI_INTD, 0xff, 0xff, 0xff }, /* IDSEL 11 - SMI VGX */
  52. [12] = { -1, 0xff, 0xff, AU1500_PCI_INTC, 0xff }, /* IDSEL 12 - PNX1300 */
  53. [13] = { -1, AU1500_PCI_INTA, AU1500_PCI_INTB, 0xff, 0xff }, /* IDSEL 13 - miniPCI */
  54. };
  55. #endif
  56. #ifdef CONFIG_MIPS_DB1550
  57. char irq_tab_alchemy[][5] __initdata = {
  58. [11] = { -1, AU1550_PCI_INTC, 0xff, 0xff, 0xff }, /* IDSEL 11 - on-board HPT371 */
  59. [12] = { -1, AU1550_PCI_INTB, AU1550_PCI_INTC, AU1550_PCI_INTD, AU1550_PCI_INTA }, /* IDSEL 12 - PCI slot 2 (left) */
  60. [13] = { -1, AU1550_PCI_INTA, AU1550_PCI_INTB, AU1550_PCI_INTC, AU1550_PCI_INTD }, /* IDSEL 13 - PCI slot 1 (right) */
  61. };
  62. #endif
  63. const char *get_system_type(void)
  64. {
  65. #ifdef CONFIG_MIPS_BOSPORUS
  66. return "Alchemy Bosporus Gateway Reference";
  67. #else
  68. return "Alchemy Db1x00";
  69. #endif
  70. }
  71. void board_reset(void)
  72. {
  73. bcsr_write(BCSR_SYSTEM, 0);
  74. }
  75. void __init board_setup(void)
  76. {
  77. unsigned long bcsr1, bcsr2;
  78. u32 pin_func;
  79. char *argptr;
  80. bcsr1 = DB1000_BCSR_PHYS_ADDR;
  81. bcsr2 = DB1000_BCSR_PHYS_ADDR + DB1000_BCSR_HEXLED_OFS;
  82. pin_func = 0;
  83. #ifdef CONFIG_MIPS_DB1000
  84. printk(KERN_INFO "AMD Alchemy Au1000/Db1000 Board\n");
  85. #endif
  86. #ifdef CONFIG_MIPS_DB1500
  87. printk(KERN_INFO "AMD Alchemy Au1500/Db1500 Board\n");
  88. #endif
  89. #ifdef CONFIG_MIPS_DB1100
  90. printk(KERN_INFO "AMD Alchemy Au1100/Db1100 Board\n");
  91. #endif
  92. #ifdef CONFIG_MIPS_BOSPORUS
  93. printk(KERN_INFO "AMD Alchemy Bosporus Board\n");
  94. #endif
  95. #ifdef CONFIG_MIPS_MIRAGE
  96. printk(KERN_INFO "AMD Alchemy Mirage Board\n");
  97. #endif
  98. #ifdef CONFIG_MIPS_DB1550
  99. printk(KERN_INFO "AMD Alchemy Au1550/Db1550 Board\n");
  100. bcsr1 = DB1550_BCSR_PHYS_ADDR;
  101. bcsr2 = DB1550_BCSR_PHYS_ADDR + DB1550_BCSR_HEXLED_OFS;
  102. #endif
  103. /* initialize board register space */
  104. bcsr_init(bcsr1, bcsr2);
  105. argptr = prom_getcmdline();
  106. #ifdef CONFIG_SERIAL_8250_CONSOLE
  107. argptr = strstr(argptr, "console=");
  108. if (argptr == NULL) {
  109. argptr = prom_getcmdline();
  110. strcat(argptr, " console=ttyS0,115200");
  111. }
  112. #endif
  113. #ifdef CONFIG_FB_AU1100
  114. argptr = strstr(argptr, "video=");
  115. if (argptr == NULL) {
  116. argptr = prom_getcmdline();
  117. /* default panel */
  118. /*strcat(argptr, " video=au1100fb:panel:Sharp_320x240_16");*/
  119. }
  120. #endif
  121. #if defined(CONFIG_SOUND_AU1X00) && !defined(CONFIG_SOC_AU1000)
  122. /* au1000 does not support vra, au1500 and au1100 do */
  123. strcat(argptr, " au1000_audio=vra");
  124. argptr = prom_getcmdline();
  125. #endif
  126. /* Not valid for Au1550 */
  127. #if defined(CONFIG_IRDA) && \
  128. (defined(CONFIG_SOC_AU1000) || defined(CONFIG_SOC_AU1100))
  129. /* Set IRFIRSEL instead of GPIO15 */
  130. pin_func = au_readl(SYS_PINFUNC) | SYS_PF_IRF;
  131. au_writel(pin_func, SYS_PINFUNC);
  132. /* Power off until the driver is in use */
  133. bcsr_mod(BCSR_RESETS, BCSR_RESETS_IRDA_MODE_MASK,
  134. BCSR_RESETS_IRDA_MODE_OFF);
  135. #endif
  136. bcsr_write(BCSR_PCMCIA, 0); /* turn off PCMCIA power */
  137. /* Enable GPIO[31:0] inputs */
  138. alchemy_gpio1_input_enable();
  139. #ifdef CONFIG_MIPS_MIRAGE
  140. /* GPIO[20] is output */
  141. alchemy_gpio_direction_output(20, 0);
  142. /* Set GPIO[210:208] instead of SSI_0 */
  143. pin_func = au_readl(SYS_PINFUNC) | SYS_PF_S0;
  144. /* Set GPIO[215:211] for LEDs */
  145. pin_func |= 5 << 2;
  146. /* Set GPIO[214:213] for more LEDs */
  147. pin_func |= 5 << 12;
  148. /* Set GPIO[207:200] instead of PCMCIA/LCD */
  149. pin_func |= SYS_PF_LCD | SYS_PF_PC;
  150. au_writel(pin_func, SYS_PINFUNC);
  151. /*
  152. * Enable speaker amplifier. This should
  153. * be part of the audio driver.
  154. */
  155. alchemy_gpio_direction_output(209, 1);
  156. #endif
  157. au_sync();
  158. }
  159. static int __init db1x00_init_irq(void)
  160. {
  161. #if defined(CONFIG_MIPS_MIRAGE)
  162. set_irq_type(AU1500_GPIO7_INT, IRQF_TRIGGER_RISING); /* TS pendown */
  163. #elif defined(CONFIG_MIPS_DB1550)
  164. set_irq_type(AU1550_GPIO0_INT, IRQF_TRIGGER_LOW); /* CD0# */
  165. set_irq_type(AU1550_GPIO1_INT, IRQF_TRIGGER_LOW); /* CD1# */
  166. set_irq_type(AU1550_GPIO3_INT, IRQF_TRIGGER_LOW); /* CARD0# */
  167. set_irq_type(AU1550_GPIO5_INT, IRQF_TRIGGER_LOW); /* CARD1# */
  168. set_irq_type(AU1550_GPIO21_INT, IRQF_TRIGGER_LOW); /* STSCHG0# */
  169. set_irq_type(AU1550_GPIO22_INT, IRQF_TRIGGER_LOW); /* STSCHG1# */
  170. #elif defined(CONFIG_MIPS_DB1500)
  171. set_irq_type(AU1500_GPIO0_INT, IRQF_TRIGGER_LOW); /* CD0# */
  172. set_irq_type(AU1500_GPIO3_INT, IRQF_TRIGGER_LOW); /* CD1# */
  173. set_irq_type(AU1500_GPIO2_INT, IRQF_TRIGGER_LOW); /* CARD0# */
  174. set_irq_type(AU1500_GPIO5_INT, IRQF_TRIGGER_LOW); /* CARD1# */
  175. set_irq_type(AU1500_GPIO1_INT, IRQF_TRIGGER_LOW); /* STSCHG0# */
  176. set_irq_type(AU1500_GPIO4_INT, IRQF_TRIGGER_LOW); /* STSCHG1# */
  177. #elif defined(CONFIG_MIPS_DB1100)
  178. set_irq_type(AU1100_GPIO0_INT, IRQF_TRIGGER_LOW); /* CD0# */
  179. set_irq_type(AU1100_GPIO3_INT, IRQF_TRIGGER_LOW); /* CD1# */
  180. set_irq_type(AU1100_GPIO2_INT, IRQF_TRIGGER_LOW); /* CARD0# */
  181. set_irq_type(AU1100_GPIO5_INT, IRQF_TRIGGER_LOW); /* CARD1# */
  182. set_irq_type(AU1100_GPIO1_INT, IRQF_TRIGGER_LOW); /* STSCHG0# */
  183. set_irq_type(AU1100_GPIO4_INT, IRQF_TRIGGER_LOW); /* STSCHG1# */
  184. #elif defined(CONFIG_MIPS_DB1000)
  185. set_irq_type(AU1000_GPIO0_INT, IRQF_TRIGGER_LOW); /* CD0# */
  186. set_irq_type(AU1000_GPIO3_INT, IRQF_TRIGGER_LOW); /* CD1# */
  187. set_irq_type(AU1000_GPIO2_INT, IRQF_TRIGGER_LOW); /* CARD0# */
  188. set_irq_type(AU1000_GPIO5_INT, IRQF_TRIGGER_LOW); /* CARD1# */
  189. set_irq_type(AU1000_GPIO1_INT, IRQF_TRIGGER_LOW); /* STSCHG0# */
  190. set_irq_type(AU1000_GPIO4_INT, IRQF_TRIGGER_LOW); /* STSCHG1# */
  191. #endif
  192. return 0;
  193. }
  194. arch_initcall(db1x00_init_irq);