radeon.h 46 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. /*
  92. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  93. * symbol;
  94. */
  95. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  96. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  97. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  98. #define RADEON_IB_POOL_SIZE 16
  99. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  100. #define RADEONFB_CONN_LIMIT 4
  101. #define RADEON_BIOS_NUM_SCRATCH 8
  102. /*
  103. * Errata workarounds.
  104. */
  105. enum radeon_pll_errata {
  106. CHIP_ERRATA_R300_CG = 0x00000001,
  107. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  108. CHIP_ERRATA_PLL_DELAY = 0x00000004
  109. };
  110. struct radeon_device;
  111. /*
  112. * BIOS.
  113. */
  114. #define ATRM_BIOS_PAGE 4096
  115. #if defined(CONFIG_VGA_SWITCHEROO)
  116. bool radeon_atrm_supported(struct pci_dev *pdev);
  117. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  118. #else
  119. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  120. {
  121. return false;
  122. }
  123. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  124. return -EINVAL;
  125. }
  126. #endif
  127. bool radeon_get_bios(struct radeon_device *rdev);
  128. /*
  129. * Dummy page
  130. */
  131. struct radeon_dummy_page {
  132. struct page *page;
  133. dma_addr_t addr;
  134. };
  135. int radeon_dummy_page_init(struct radeon_device *rdev);
  136. void radeon_dummy_page_fini(struct radeon_device *rdev);
  137. /*
  138. * Clocks
  139. */
  140. struct radeon_clock {
  141. struct radeon_pll p1pll;
  142. struct radeon_pll p2pll;
  143. struct radeon_pll dcpll;
  144. struct radeon_pll spll;
  145. struct radeon_pll mpll;
  146. /* 10 Khz units */
  147. uint32_t default_mclk;
  148. uint32_t default_sclk;
  149. uint32_t default_dispclk;
  150. uint32_t dp_extclk;
  151. uint32_t max_pixel_clock;
  152. };
  153. /*
  154. * Power management
  155. */
  156. int radeon_pm_init(struct radeon_device *rdev);
  157. void radeon_pm_fini(struct radeon_device *rdev);
  158. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  159. void radeon_pm_suspend(struct radeon_device *rdev);
  160. void radeon_pm_resume(struct radeon_device *rdev);
  161. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  162. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  163. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  164. int radeon_atom_get_max_vddc(struct radeon_device *rdev, u16 *voltage);
  165. void rs690_pm_info(struct radeon_device *rdev);
  166. extern int rv6xx_get_temp(struct radeon_device *rdev);
  167. extern int rv770_get_temp(struct radeon_device *rdev);
  168. extern int evergreen_get_temp(struct radeon_device *rdev);
  169. extern int sumo_get_temp(struct radeon_device *rdev);
  170. /*
  171. * Fences.
  172. */
  173. struct radeon_fence_driver {
  174. uint32_t scratch_reg;
  175. atomic_t seq;
  176. uint32_t last_seq;
  177. unsigned long last_jiffies;
  178. unsigned long last_timeout;
  179. wait_queue_head_t queue;
  180. rwlock_t lock;
  181. struct list_head created;
  182. struct list_head emited;
  183. struct list_head signaled;
  184. bool initialized;
  185. };
  186. struct radeon_fence {
  187. struct radeon_device *rdev;
  188. struct kref kref;
  189. struct list_head list;
  190. /* protected by radeon_fence.lock */
  191. uint32_t seq;
  192. bool emited;
  193. bool signaled;
  194. };
  195. int radeon_fence_driver_init(struct radeon_device *rdev);
  196. void radeon_fence_driver_fini(struct radeon_device *rdev);
  197. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  198. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  199. void radeon_fence_process(struct radeon_device *rdev);
  200. bool radeon_fence_signaled(struct radeon_fence *fence);
  201. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  202. int radeon_fence_wait_next(struct radeon_device *rdev);
  203. int radeon_fence_wait_last(struct radeon_device *rdev);
  204. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  205. void radeon_fence_unref(struct radeon_fence **fence);
  206. /*
  207. * Tiling registers
  208. */
  209. struct radeon_surface_reg {
  210. struct radeon_bo *bo;
  211. };
  212. #define RADEON_GEM_MAX_SURFACES 8
  213. /*
  214. * TTM.
  215. */
  216. struct radeon_mman {
  217. struct ttm_bo_global_ref bo_global_ref;
  218. struct drm_global_reference mem_global_ref;
  219. struct ttm_bo_device bdev;
  220. bool mem_global_referenced;
  221. bool initialized;
  222. };
  223. struct radeon_bo {
  224. /* Protected by gem.mutex */
  225. struct list_head list;
  226. /* Protected by tbo.reserved */
  227. u32 placements[3];
  228. struct ttm_placement placement;
  229. struct ttm_buffer_object tbo;
  230. struct ttm_bo_kmap_obj kmap;
  231. unsigned pin_count;
  232. void *kptr;
  233. u32 tiling_flags;
  234. u32 pitch;
  235. int surface_reg;
  236. /* Constant after initialization */
  237. struct radeon_device *rdev;
  238. struct drm_gem_object gem_base;
  239. };
  240. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  241. struct radeon_bo_list {
  242. struct ttm_validate_buffer tv;
  243. struct radeon_bo *bo;
  244. uint64_t gpu_offset;
  245. unsigned rdomain;
  246. unsigned wdomain;
  247. u32 tiling_flags;
  248. };
  249. /*
  250. * GEM objects.
  251. */
  252. struct radeon_gem {
  253. struct mutex mutex;
  254. struct list_head objects;
  255. };
  256. int radeon_gem_init(struct radeon_device *rdev);
  257. void radeon_gem_fini(struct radeon_device *rdev);
  258. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  259. int alignment, int initial_domain,
  260. bool discardable, bool kernel,
  261. struct drm_gem_object **obj);
  262. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  263. uint64_t *gpu_addr);
  264. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  265. int radeon_mode_dumb_create(struct drm_file *file_priv,
  266. struct drm_device *dev,
  267. struct drm_mode_create_dumb *args);
  268. int radeon_mode_dumb_mmap(struct drm_file *filp,
  269. struct drm_device *dev,
  270. uint32_t handle, uint64_t *offset_p);
  271. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  272. struct drm_device *dev,
  273. uint32_t handle);
  274. /*
  275. * GART structures, functions & helpers
  276. */
  277. struct radeon_mc;
  278. #define RADEON_GPU_PAGE_SIZE 4096
  279. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  280. #define RADEON_GPU_PAGE_SHIFT 12
  281. struct radeon_gart {
  282. dma_addr_t table_addr;
  283. struct radeon_bo *robj;
  284. void *ptr;
  285. unsigned num_gpu_pages;
  286. unsigned num_cpu_pages;
  287. unsigned table_size;
  288. struct page **pages;
  289. dma_addr_t *pages_addr;
  290. bool ready;
  291. };
  292. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  293. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  294. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  295. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  296. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  297. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  298. int radeon_gart_init(struct radeon_device *rdev);
  299. void radeon_gart_fini(struct radeon_device *rdev);
  300. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  301. int pages);
  302. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  303. int pages, struct page **pagelist,
  304. dma_addr_t *dma_addr);
  305. void radeon_gart_restore(struct radeon_device *rdev);
  306. /*
  307. * GPU MC structures, functions & helpers
  308. */
  309. struct radeon_mc {
  310. resource_size_t aper_size;
  311. resource_size_t aper_base;
  312. resource_size_t agp_base;
  313. /* for some chips with <= 32MB we need to lie
  314. * about vram size near mc fb location */
  315. u64 mc_vram_size;
  316. u64 visible_vram_size;
  317. u64 gtt_size;
  318. u64 gtt_start;
  319. u64 gtt_end;
  320. u64 vram_start;
  321. u64 vram_end;
  322. unsigned vram_width;
  323. u64 real_vram_size;
  324. int vram_mtrr;
  325. bool vram_is_ddr;
  326. bool igp_sideport_enabled;
  327. u64 gtt_base_align;
  328. };
  329. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  330. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  331. /*
  332. * GPU scratch registers structures, functions & helpers
  333. */
  334. struct radeon_scratch {
  335. unsigned num_reg;
  336. uint32_t reg_base;
  337. bool free[32];
  338. uint32_t reg[32];
  339. };
  340. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  341. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  342. /*
  343. * IRQS.
  344. */
  345. struct radeon_unpin_work {
  346. struct work_struct work;
  347. struct radeon_device *rdev;
  348. int crtc_id;
  349. struct radeon_fence *fence;
  350. struct drm_pending_vblank_event *event;
  351. struct radeon_bo *old_rbo;
  352. u64 new_crtc_base;
  353. };
  354. struct r500_irq_stat_regs {
  355. u32 disp_int;
  356. };
  357. struct r600_irq_stat_regs {
  358. u32 disp_int;
  359. u32 disp_int_cont;
  360. u32 disp_int_cont2;
  361. u32 d1grph_int;
  362. u32 d2grph_int;
  363. };
  364. struct evergreen_irq_stat_regs {
  365. u32 disp_int;
  366. u32 disp_int_cont;
  367. u32 disp_int_cont2;
  368. u32 disp_int_cont3;
  369. u32 disp_int_cont4;
  370. u32 disp_int_cont5;
  371. u32 d1grph_int;
  372. u32 d2grph_int;
  373. u32 d3grph_int;
  374. u32 d4grph_int;
  375. u32 d5grph_int;
  376. u32 d6grph_int;
  377. };
  378. union radeon_irq_stat_regs {
  379. struct r500_irq_stat_regs r500;
  380. struct r600_irq_stat_regs r600;
  381. struct evergreen_irq_stat_regs evergreen;
  382. };
  383. #define RADEON_MAX_HPD_PINS 6
  384. #define RADEON_MAX_CRTCS 6
  385. #define RADEON_MAX_HDMI_BLOCKS 2
  386. struct radeon_irq {
  387. bool installed;
  388. bool sw_int;
  389. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  390. bool pflip[RADEON_MAX_CRTCS];
  391. wait_queue_head_t vblank_queue;
  392. bool hpd[RADEON_MAX_HPD_PINS];
  393. bool gui_idle;
  394. bool gui_idle_acked;
  395. wait_queue_head_t idle_queue;
  396. bool hdmi[RADEON_MAX_HDMI_BLOCKS];
  397. spinlock_t sw_lock;
  398. int sw_refcount;
  399. union radeon_irq_stat_regs stat_regs;
  400. spinlock_t pflip_lock[RADEON_MAX_CRTCS];
  401. int pflip_refcount[RADEON_MAX_CRTCS];
  402. };
  403. int radeon_irq_kms_init(struct radeon_device *rdev);
  404. void radeon_irq_kms_fini(struct radeon_device *rdev);
  405. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  406. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  407. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  408. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  409. /*
  410. * CP & ring.
  411. */
  412. struct radeon_ib {
  413. struct list_head list;
  414. unsigned idx;
  415. uint64_t gpu_addr;
  416. struct radeon_fence *fence;
  417. uint32_t *ptr;
  418. uint32_t length_dw;
  419. bool free;
  420. };
  421. /*
  422. * locking -
  423. * mutex protects scheduled_ibs, ready, alloc_bm
  424. */
  425. struct radeon_ib_pool {
  426. struct mutex mutex;
  427. struct radeon_bo *robj;
  428. struct list_head bogus_ib;
  429. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  430. bool ready;
  431. unsigned head_id;
  432. };
  433. struct radeon_cp {
  434. struct radeon_bo *ring_obj;
  435. volatile uint32_t *ring;
  436. unsigned rptr;
  437. unsigned wptr;
  438. unsigned wptr_old;
  439. unsigned ring_size;
  440. unsigned ring_free_dw;
  441. int count_dw;
  442. uint64_t gpu_addr;
  443. uint32_t align_mask;
  444. uint32_t ptr_mask;
  445. struct mutex mutex;
  446. bool ready;
  447. };
  448. /*
  449. * R6xx+ IH ring
  450. */
  451. struct r600_ih {
  452. struct radeon_bo *ring_obj;
  453. volatile uint32_t *ring;
  454. unsigned rptr;
  455. unsigned wptr;
  456. unsigned wptr_old;
  457. unsigned ring_size;
  458. uint64_t gpu_addr;
  459. uint32_t ptr_mask;
  460. spinlock_t lock;
  461. bool enabled;
  462. };
  463. struct r600_blit_cp_primitives {
  464. void (*set_render_target)(struct radeon_device *rdev, int format,
  465. int w, int h, u64 gpu_addr);
  466. void (*cp_set_surface_sync)(struct radeon_device *rdev,
  467. u32 sync_type, u32 size,
  468. u64 mc_addr);
  469. void (*set_shaders)(struct radeon_device *rdev);
  470. void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
  471. void (*set_tex_resource)(struct radeon_device *rdev,
  472. int format, int w, int h, int pitch,
  473. u64 gpu_addr, u32 size);
  474. void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
  475. int x2, int y2);
  476. void (*draw_auto)(struct radeon_device *rdev);
  477. void (*set_default_state)(struct radeon_device *rdev);
  478. };
  479. struct r600_blit {
  480. struct mutex mutex;
  481. struct radeon_bo *shader_obj;
  482. struct r600_blit_cp_primitives primitives;
  483. int max_dim;
  484. int ring_size_common;
  485. int ring_size_per_loop;
  486. u64 shader_gpu_addr;
  487. u32 vs_offset, ps_offset;
  488. u32 state_offset;
  489. u32 state_len;
  490. u32 vb_used, vb_total;
  491. struct radeon_ib *vb_ib;
  492. };
  493. void r600_blit_suspend(struct radeon_device *rdev);
  494. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  495. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  496. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  497. int radeon_ib_pool_init(struct radeon_device *rdev);
  498. void radeon_ib_pool_fini(struct radeon_device *rdev);
  499. int radeon_ib_test(struct radeon_device *rdev);
  500. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  501. /* Ring access between begin & end cannot sleep */
  502. void radeon_ring_free_size(struct radeon_device *rdev);
  503. int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
  504. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  505. void radeon_ring_commit(struct radeon_device *rdev);
  506. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  507. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  508. int radeon_ring_test(struct radeon_device *rdev);
  509. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  510. void radeon_ring_fini(struct radeon_device *rdev);
  511. /*
  512. * CS.
  513. */
  514. struct radeon_cs_reloc {
  515. struct drm_gem_object *gobj;
  516. struct radeon_bo *robj;
  517. struct radeon_bo_list lobj;
  518. uint32_t handle;
  519. uint32_t flags;
  520. };
  521. struct radeon_cs_chunk {
  522. uint32_t chunk_id;
  523. uint32_t length_dw;
  524. int kpage_idx[2];
  525. uint32_t *kpage[2];
  526. uint32_t *kdata;
  527. void __user *user_ptr;
  528. int last_copied_page;
  529. int last_page_index;
  530. };
  531. struct radeon_cs_parser {
  532. struct device *dev;
  533. struct radeon_device *rdev;
  534. struct drm_file *filp;
  535. /* chunks */
  536. unsigned nchunks;
  537. struct radeon_cs_chunk *chunks;
  538. uint64_t *chunks_array;
  539. /* IB */
  540. unsigned idx;
  541. /* relocations */
  542. unsigned nrelocs;
  543. struct radeon_cs_reloc *relocs;
  544. struct radeon_cs_reloc **relocs_ptr;
  545. struct list_head validated;
  546. /* indices of various chunks */
  547. int chunk_ib_idx;
  548. int chunk_relocs_idx;
  549. struct radeon_ib *ib;
  550. void *track;
  551. unsigned family;
  552. int parser_error;
  553. };
  554. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  555. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  556. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  557. struct radeon_cs_packet {
  558. unsigned idx;
  559. unsigned type;
  560. unsigned reg;
  561. unsigned opcode;
  562. int count;
  563. unsigned one_reg_wr;
  564. };
  565. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  566. struct radeon_cs_packet *pkt,
  567. unsigned idx, unsigned reg);
  568. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  569. struct radeon_cs_packet *pkt);
  570. /*
  571. * AGP
  572. */
  573. int radeon_agp_init(struct radeon_device *rdev);
  574. void radeon_agp_resume(struct radeon_device *rdev);
  575. void radeon_agp_suspend(struct radeon_device *rdev);
  576. void radeon_agp_fini(struct radeon_device *rdev);
  577. /*
  578. * Writeback
  579. */
  580. struct radeon_wb {
  581. struct radeon_bo *wb_obj;
  582. volatile uint32_t *wb;
  583. uint64_t gpu_addr;
  584. bool enabled;
  585. bool use_event;
  586. };
  587. #define RADEON_WB_SCRATCH_OFFSET 0
  588. #define RADEON_WB_CP_RPTR_OFFSET 1024
  589. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  590. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  591. #define R600_WB_IH_WPTR_OFFSET 2048
  592. #define R600_WB_EVENT_OFFSET 3072
  593. /**
  594. * struct radeon_pm - power management datas
  595. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  596. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  597. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  598. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  599. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  600. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  601. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  602. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  603. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  604. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  605. * @needed_bandwidth: current bandwidth needs
  606. *
  607. * It keeps track of various data needed to take powermanagement decision.
  608. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  609. * Equation between gpu/memory clock and available bandwidth is hw dependent
  610. * (type of memory, bus size, efficiency, ...)
  611. */
  612. enum radeon_pm_method {
  613. PM_METHOD_PROFILE,
  614. PM_METHOD_DYNPM,
  615. };
  616. enum radeon_dynpm_state {
  617. DYNPM_STATE_DISABLED,
  618. DYNPM_STATE_MINIMUM,
  619. DYNPM_STATE_PAUSED,
  620. DYNPM_STATE_ACTIVE,
  621. DYNPM_STATE_SUSPENDED,
  622. };
  623. enum radeon_dynpm_action {
  624. DYNPM_ACTION_NONE,
  625. DYNPM_ACTION_MINIMUM,
  626. DYNPM_ACTION_DOWNCLOCK,
  627. DYNPM_ACTION_UPCLOCK,
  628. DYNPM_ACTION_DEFAULT
  629. };
  630. enum radeon_voltage_type {
  631. VOLTAGE_NONE = 0,
  632. VOLTAGE_GPIO,
  633. VOLTAGE_VDDC,
  634. VOLTAGE_SW
  635. };
  636. enum radeon_pm_state_type {
  637. POWER_STATE_TYPE_DEFAULT,
  638. POWER_STATE_TYPE_POWERSAVE,
  639. POWER_STATE_TYPE_BATTERY,
  640. POWER_STATE_TYPE_BALANCED,
  641. POWER_STATE_TYPE_PERFORMANCE,
  642. };
  643. enum radeon_pm_profile_type {
  644. PM_PROFILE_DEFAULT,
  645. PM_PROFILE_AUTO,
  646. PM_PROFILE_LOW,
  647. PM_PROFILE_MID,
  648. PM_PROFILE_HIGH,
  649. };
  650. #define PM_PROFILE_DEFAULT_IDX 0
  651. #define PM_PROFILE_LOW_SH_IDX 1
  652. #define PM_PROFILE_MID_SH_IDX 2
  653. #define PM_PROFILE_HIGH_SH_IDX 3
  654. #define PM_PROFILE_LOW_MH_IDX 4
  655. #define PM_PROFILE_MID_MH_IDX 5
  656. #define PM_PROFILE_HIGH_MH_IDX 6
  657. #define PM_PROFILE_MAX 7
  658. struct radeon_pm_profile {
  659. int dpms_off_ps_idx;
  660. int dpms_on_ps_idx;
  661. int dpms_off_cm_idx;
  662. int dpms_on_cm_idx;
  663. };
  664. enum radeon_int_thermal_type {
  665. THERMAL_TYPE_NONE,
  666. THERMAL_TYPE_RV6XX,
  667. THERMAL_TYPE_RV770,
  668. THERMAL_TYPE_EVERGREEN,
  669. THERMAL_TYPE_SUMO,
  670. THERMAL_TYPE_NI,
  671. };
  672. struct radeon_voltage {
  673. enum radeon_voltage_type type;
  674. /* gpio voltage */
  675. struct radeon_gpio_rec gpio;
  676. u32 delay; /* delay in usec from voltage drop to sclk change */
  677. bool active_high; /* voltage drop is active when bit is high */
  678. /* VDDC voltage */
  679. u8 vddc_id; /* index into vddc voltage table */
  680. u8 vddci_id; /* index into vddci voltage table */
  681. bool vddci_enabled;
  682. /* r6xx+ sw */
  683. u16 voltage;
  684. /* evergreen+ vddci */
  685. u16 vddci;
  686. };
  687. /* clock mode flags */
  688. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  689. struct radeon_pm_clock_info {
  690. /* memory clock */
  691. u32 mclk;
  692. /* engine clock */
  693. u32 sclk;
  694. /* voltage info */
  695. struct radeon_voltage voltage;
  696. /* standardized clock flags */
  697. u32 flags;
  698. };
  699. /* state flags */
  700. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  701. struct radeon_power_state {
  702. enum radeon_pm_state_type type;
  703. /* XXX: use a define for num clock modes */
  704. struct radeon_pm_clock_info clock_info[8];
  705. /* number of valid clock modes in this power state */
  706. int num_clock_modes;
  707. struct radeon_pm_clock_info *default_clock_mode;
  708. /* standardized state flags */
  709. u32 flags;
  710. u32 misc; /* vbios specific flags */
  711. u32 misc2; /* vbios specific flags */
  712. int pcie_lanes; /* pcie lanes */
  713. };
  714. /*
  715. * Some modes are overclocked by very low value, accept them
  716. */
  717. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  718. struct radeon_pm {
  719. struct mutex mutex;
  720. u32 active_crtcs;
  721. int active_crtc_count;
  722. int req_vblank;
  723. bool vblank_sync;
  724. bool gui_idle;
  725. fixed20_12 max_bandwidth;
  726. fixed20_12 igp_sideport_mclk;
  727. fixed20_12 igp_system_mclk;
  728. fixed20_12 igp_ht_link_clk;
  729. fixed20_12 igp_ht_link_width;
  730. fixed20_12 k8_bandwidth;
  731. fixed20_12 sideport_bandwidth;
  732. fixed20_12 ht_bandwidth;
  733. fixed20_12 core_bandwidth;
  734. fixed20_12 sclk;
  735. fixed20_12 mclk;
  736. fixed20_12 needed_bandwidth;
  737. struct radeon_power_state *power_state;
  738. /* number of valid power states */
  739. int num_power_states;
  740. int current_power_state_index;
  741. int current_clock_mode_index;
  742. int requested_power_state_index;
  743. int requested_clock_mode_index;
  744. int default_power_state_index;
  745. u32 current_sclk;
  746. u32 current_mclk;
  747. u16 current_vddc;
  748. u16 current_vddci;
  749. u32 default_sclk;
  750. u32 default_mclk;
  751. u16 default_vddc;
  752. u16 default_vddci;
  753. struct radeon_i2c_chan *i2c_bus;
  754. /* selected pm method */
  755. enum radeon_pm_method pm_method;
  756. /* dynpm power management */
  757. struct delayed_work dynpm_idle_work;
  758. enum radeon_dynpm_state dynpm_state;
  759. enum radeon_dynpm_action dynpm_planned_action;
  760. unsigned long dynpm_action_timeout;
  761. bool dynpm_can_upclock;
  762. bool dynpm_can_downclock;
  763. /* profile-based power management */
  764. enum radeon_pm_profile_type profile;
  765. int profile_index;
  766. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  767. /* internal thermal controller on rv6xx+ */
  768. enum radeon_int_thermal_type int_thermal_type;
  769. struct device *int_hwmon_dev;
  770. };
  771. /*
  772. * Benchmarking
  773. */
  774. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  775. /*
  776. * Testing
  777. */
  778. void radeon_test_moves(struct radeon_device *rdev);
  779. /*
  780. * Debugfs
  781. */
  782. int radeon_debugfs_add_files(struct radeon_device *rdev,
  783. struct drm_info_list *files,
  784. unsigned nfiles);
  785. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  786. /*
  787. * ASIC specific functions.
  788. */
  789. struct radeon_asic {
  790. int (*init)(struct radeon_device *rdev);
  791. void (*fini)(struct radeon_device *rdev);
  792. int (*resume)(struct radeon_device *rdev);
  793. int (*suspend)(struct radeon_device *rdev);
  794. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  795. bool (*gpu_is_lockup)(struct radeon_device *rdev);
  796. int (*asic_reset)(struct radeon_device *rdev);
  797. void (*gart_tlb_flush)(struct radeon_device *rdev);
  798. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  799. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  800. void (*cp_fini)(struct radeon_device *rdev);
  801. void (*cp_disable)(struct radeon_device *rdev);
  802. void (*cp_commit)(struct radeon_device *rdev);
  803. void (*ring_start)(struct radeon_device *rdev);
  804. int (*ring_test)(struct radeon_device *rdev);
  805. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  806. int (*irq_set)(struct radeon_device *rdev);
  807. int (*irq_process)(struct radeon_device *rdev);
  808. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  809. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  810. int (*cs_parse)(struct radeon_cs_parser *p);
  811. int (*copy_blit)(struct radeon_device *rdev,
  812. uint64_t src_offset,
  813. uint64_t dst_offset,
  814. unsigned num_gpu_pages,
  815. struct radeon_fence *fence);
  816. int (*copy_dma)(struct radeon_device *rdev,
  817. uint64_t src_offset,
  818. uint64_t dst_offset,
  819. unsigned num_gpu_pages,
  820. struct radeon_fence *fence);
  821. int (*copy)(struct radeon_device *rdev,
  822. uint64_t src_offset,
  823. uint64_t dst_offset,
  824. unsigned num_gpu_pages,
  825. struct radeon_fence *fence);
  826. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  827. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  828. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  829. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  830. int (*get_pcie_lanes)(struct radeon_device *rdev);
  831. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  832. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  833. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  834. uint32_t tiling_flags, uint32_t pitch,
  835. uint32_t offset, uint32_t obj_size);
  836. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  837. void (*bandwidth_update)(struct radeon_device *rdev);
  838. void (*hpd_init)(struct radeon_device *rdev);
  839. void (*hpd_fini)(struct radeon_device *rdev);
  840. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  841. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  842. /* ioctl hw specific callback. Some hw might want to perform special
  843. * operation on specific ioctl. For instance on wait idle some hw
  844. * might want to perform and HDP flush through MMIO as it seems that
  845. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  846. * through ring.
  847. */
  848. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  849. bool (*gui_idle)(struct radeon_device *rdev);
  850. /* power management */
  851. void (*pm_misc)(struct radeon_device *rdev);
  852. void (*pm_prepare)(struct radeon_device *rdev);
  853. void (*pm_finish)(struct radeon_device *rdev);
  854. void (*pm_init_profile)(struct radeon_device *rdev);
  855. void (*pm_get_dynpm_state)(struct radeon_device *rdev);
  856. /* pageflipping */
  857. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  858. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  859. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  860. };
  861. /*
  862. * Asic structures
  863. */
  864. struct r100_gpu_lockup {
  865. unsigned long last_jiffies;
  866. u32 last_cp_rptr;
  867. };
  868. struct r100_asic {
  869. const unsigned *reg_safe_bm;
  870. unsigned reg_safe_bm_size;
  871. u32 hdp_cntl;
  872. struct r100_gpu_lockup lockup;
  873. };
  874. struct r300_asic {
  875. const unsigned *reg_safe_bm;
  876. unsigned reg_safe_bm_size;
  877. u32 resync_scratch;
  878. u32 hdp_cntl;
  879. struct r100_gpu_lockup lockup;
  880. };
  881. struct r600_asic {
  882. unsigned max_pipes;
  883. unsigned max_tile_pipes;
  884. unsigned max_simds;
  885. unsigned max_backends;
  886. unsigned max_gprs;
  887. unsigned max_threads;
  888. unsigned max_stack_entries;
  889. unsigned max_hw_contexts;
  890. unsigned max_gs_threads;
  891. unsigned sx_max_export_size;
  892. unsigned sx_max_export_pos_size;
  893. unsigned sx_max_export_smx_size;
  894. unsigned sq_num_cf_insts;
  895. unsigned tiling_nbanks;
  896. unsigned tiling_npipes;
  897. unsigned tiling_group_size;
  898. unsigned tile_config;
  899. unsigned backend_map;
  900. struct r100_gpu_lockup lockup;
  901. };
  902. struct rv770_asic {
  903. unsigned max_pipes;
  904. unsigned max_tile_pipes;
  905. unsigned max_simds;
  906. unsigned max_backends;
  907. unsigned max_gprs;
  908. unsigned max_threads;
  909. unsigned max_stack_entries;
  910. unsigned max_hw_contexts;
  911. unsigned max_gs_threads;
  912. unsigned sx_max_export_size;
  913. unsigned sx_max_export_pos_size;
  914. unsigned sx_max_export_smx_size;
  915. unsigned sq_num_cf_insts;
  916. unsigned sx_num_of_sets;
  917. unsigned sc_prim_fifo_size;
  918. unsigned sc_hiz_tile_fifo_size;
  919. unsigned sc_earlyz_tile_fifo_fize;
  920. unsigned tiling_nbanks;
  921. unsigned tiling_npipes;
  922. unsigned tiling_group_size;
  923. unsigned tile_config;
  924. unsigned backend_map;
  925. struct r100_gpu_lockup lockup;
  926. };
  927. struct evergreen_asic {
  928. unsigned num_ses;
  929. unsigned max_pipes;
  930. unsigned max_tile_pipes;
  931. unsigned max_simds;
  932. unsigned max_backends;
  933. unsigned max_gprs;
  934. unsigned max_threads;
  935. unsigned max_stack_entries;
  936. unsigned max_hw_contexts;
  937. unsigned max_gs_threads;
  938. unsigned sx_max_export_size;
  939. unsigned sx_max_export_pos_size;
  940. unsigned sx_max_export_smx_size;
  941. unsigned sq_num_cf_insts;
  942. unsigned sx_num_of_sets;
  943. unsigned sc_prim_fifo_size;
  944. unsigned sc_hiz_tile_fifo_size;
  945. unsigned sc_earlyz_tile_fifo_size;
  946. unsigned tiling_nbanks;
  947. unsigned tiling_npipes;
  948. unsigned tiling_group_size;
  949. unsigned tile_config;
  950. unsigned backend_map;
  951. struct r100_gpu_lockup lockup;
  952. };
  953. struct cayman_asic {
  954. unsigned max_shader_engines;
  955. unsigned max_pipes_per_simd;
  956. unsigned max_tile_pipes;
  957. unsigned max_simds_per_se;
  958. unsigned max_backends_per_se;
  959. unsigned max_texture_channel_caches;
  960. unsigned max_gprs;
  961. unsigned max_threads;
  962. unsigned max_gs_threads;
  963. unsigned max_stack_entries;
  964. unsigned sx_num_of_sets;
  965. unsigned sx_max_export_size;
  966. unsigned sx_max_export_pos_size;
  967. unsigned sx_max_export_smx_size;
  968. unsigned max_hw_contexts;
  969. unsigned sq_num_cf_insts;
  970. unsigned sc_prim_fifo_size;
  971. unsigned sc_hiz_tile_fifo_size;
  972. unsigned sc_earlyz_tile_fifo_size;
  973. unsigned num_shader_engines;
  974. unsigned num_shader_pipes_per_simd;
  975. unsigned num_tile_pipes;
  976. unsigned num_simds_per_se;
  977. unsigned num_backends_per_se;
  978. unsigned backend_disable_mask_per_asic;
  979. unsigned backend_map;
  980. unsigned num_texture_channel_caches;
  981. unsigned mem_max_burst_length_bytes;
  982. unsigned mem_row_size_in_kb;
  983. unsigned shader_engine_tile_size;
  984. unsigned num_gpus;
  985. unsigned multi_gpu_tile_size;
  986. unsigned tile_config;
  987. struct r100_gpu_lockup lockup;
  988. };
  989. union radeon_asic_config {
  990. struct r300_asic r300;
  991. struct r100_asic r100;
  992. struct r600_asic r600;
  993. struct rv770_asic rv770;
  994. struct evergreen_asic evergreen;
  995. struct cayman_asic cayman;
  996. };
  997. /*
  998. * asic initizalization from radeon_asic.c
  999. */
  1000. void radeon_agp_disable(struct radeon_device *rdev);
  1001. int radeon_asic_init(struct radeon_device *rdev);
  1002. /*
  1003. * IOCTL.
  1004. */
  1005. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1006. struct drm_file *filp);
  1007. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1008. struct drm_file *filp);
  1009. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1010. struct drm_file *file_priv);
  1011. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1012. struct drm_file *file_priv);
  1013. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1014. struct drm_file *file_priv);
  1015. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1016. struct drm_file *file_priv);
  1017. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1018. struct drm_file *filp);
  1019. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1020. struct drm_file *filp);
  1021. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1022. struct drm_file *filp);
  1023. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1024. struct drm_file *filp);
  1025. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1026. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1027. struct drm_file *filp);
  1028. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1029. struct drm_file *filp);
  1030. /* VRAM scratch page for HDP bug, default vram page */
  1031. struct r600_vram_scratch {
  1032. struct radeon_bo *robj;
  1033. volatile uint32_t *ptr;
  1034. u64 gpu_addr;
  1035. };
  1036. /*
  1037. * Core structure, functions and helpers.
  1038. */
  1039. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1040. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1041. struct radeon_device {
  1042. struct device *dev;
  1043. struct drm_device *ddev;
  1044. struct pci_dev *pdev;
  1045. /* ASIC */
  1046. union radeon_asic_config config;
  1047. enum radeon_family family;
  1048. unsigned long flags;
  1049. int usec_timeout;
  1050. enum radeon_pll_errata pll_errata;
  1051. int num_gb_pipes;
  1052. int num_z_pipes;
  1053. int disp_priority;
  1054. /* BIOS */
  1055. uint8_t *bios;
  1056. bool is_atom_bios;
  1057. uint16_t bios_header_start;
  1058. struct radeon_bo *stollen_vga_memory;
  1059. /* Register mmio */
  1060. resource_size_t rmmio_base;
  1061. resource_size_t rmmio_size;
  1062. void __iomem *rmmio;
  1063. radeon_rreg_t mc_rreg;
  1064. radeon_wreg_t mc_wreg;
  1065. radeon_rreg_t pll_rreg;
  1066. radeon_wreg_t pll_wreg;
  1067. uint32_t pcie_reg_mask;
  1068. radeon_rreg_t pciep_rreg;
  1069. radeon_wreg_t pciep_wreg;
  1070. /* io port */
  1071. void __iomem *rio_mem;
  1072. resource_size_t rio_mem_size;
  1073. struct radeon_clock clock;
  1074. struct radeon_mc mc;
  1075. struct radeon_gart gart;
  1076. struct radeon_mode_info mode_info;
  1077. struct radeon_scratch scratch;
  1078. struct radeon_mman mman;
  1079. struct radeon_fence_driver fence_drv;
  1080. struct radeon_cp cp;
  1081. /* cayman compute rings */
  1082. struct radeon_cp cp1;
  1083. struct radeon_cp cp2;
  1084. struct radeon_ib_pool ib_pool;
  1085. struct radeon_irq irq;
  1086. struct radeon_asic *asic;
  1087. struct radeon_gem gem;
  1088. struct radeon_pm pm;
  1089. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1090. struct mutex cs_mutex;
  1091. struct radeon_wb wb;
  1092. struct radeon_dummy_page dummy_page;
  1093. bool gpu_lockup;
  1094. bool shutdown;
  1095. bool suspend;
  1096. bool need_dma32;
  1097. bool accel_working;
  1098. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1099. const struct firmware *me_fw; /* all family ME firmware */
  1100. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1101. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1102. const struct firmware *mc_fw; /* NI MC firmware */
  1103. struct r600_blit r600_blit;
  1104. struct r600_vram_scratch vram_scratch;
  1105. int msi_enabled; /* msi enabled */
  1106. struct r600_ih ih; /* r6/700 interrupt ring */
  1107. struct work_struct hotplug_work;
  1108. int num_crtc; /* number of crtcs */
  1109. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1110. struct mutex vram_mutex;
  1111. /* audio stuff */
  1112. bool audio_enabled;
  1113. struct timer_list audio_timer;
  1114. int audio_channels;
  1115. int audio_rate;
  1116. int audio_bits_per_sample;
  1117. uint8_t audio_status_bits;
  1118. uint8_t audio_category_code;
  1119. struct notifier_block acpi_nb;
  1120. /* only one userspace can use Hyperz features or CMASK at a time */
  1121. struct drm_file *hyperz_filp;
  1122. struct drm_file *cmask_filp;
  1123. /* i2c buses */
  1124. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1125. };
  1126. int radeon_device_init(struct radeon_device *rdev,
  1127. struct drm_device *ddev,
  1128. struct pci_dev *pdev,
  1129. uint32_t flags);
  1130. void radeon_device_fini(struct radeon_device *rdev);
  1131. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1132. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg);
  1133. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v);
  1134. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1135. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1136. /*
  1137. * Cast helper
  1138. */
  1139. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1140. /*
  1141. * Registers read & write functions.
  1142. */
  1143. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1144. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1145. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1146. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1147. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1148. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1149. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1150. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1151. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1152. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1153. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1154. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1155. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1156. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1157. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1158. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1159. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1160. #define WREG32_P(reg, val, mask) \
  1161. do { \
  1162. uint32_t tmp_ = RREG32(reg); \
  1163. tmp_ &= (mask); \
  1164. tmp_ |= ((val) & ~(mask)); \
  1165. WREG32(reg, tmp_); \
  1166. } while (0)
  1167. #define WREG32_PLL_P(reg, val, mask) \
  1168. do { \
  1169. uint32_t tmp_ = RREG32_PLL(reg); \
  1170. tmp_ &= (mask); \
  1171. tmp_ |= ((val) & ~(mask)); \
  1172. WREG32_PLL(reg, tmp_); \
  1173. } while (0)
  1174. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1175. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1176. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1177. /*
  1178. * Indirect registers accessor
  1179. */
  1180. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1181. {
  1182. uint32_t r;
  1183. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1184. r = RREG32(RADEON_PCIE_DATA);
  1185. return r;
  1186. }
  1187. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1188. {
  1189. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1190. WREG32(RADEON_PCIE_DATA, (v));
  1191. }
  1192. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1193. /*
  1194. * ASICs helpers.
  1195. */
  1196. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1197. (rdev->pdev->device == 0x5969))
  1198. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1199. (rdev->family == CHIP_RV200) || \
  1200. (rdev->family == CHIP_RS100) || \
  1201. (rdev->family == CHIP_RS200) || \
  1202. (rdev->family == CHIP_RV250) || \
  1203. (rdev->family == CHIP_RV280) || \
  1204. (rdev->family == CHIP_RS300))
  1205. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1206. (rdev->family == CHIP_RV350) || \
  1207. (rdev->family == CHIP_R350) || \
  1208. (rdev->family == CHIP_RV380) || \
  1209. (rdev->family == CHIP_R420) || \
  1210. (rdev->family == CHIP_R423) || \
  1211. (rdev->family == CHIP_RV410) || \
  1212. (rdev->family == CHIP_RS400) || \
  1213. (rdev->family == CHIP_RS480))
  1214. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1215. (rdev->ddev->pdev->device == 0x9443) || \
  1216. (rdev->ddev->pdev->device == 0x944B) || \
  1217. (rdev->ddev->pdev->device == 0x9506) || \
  1218. (rdev->ddev->pdev->device == 0x9509) || \
  1219. (rdev->ddev->pdev->device == 0x950F) || \
  1220. (rdev->ddev->pdev->device == 0x689C) || \
  1221. (rdev->ddev->pdev->device == 0x689D))
  1222. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1223. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1224. (rdev->family == CHIP_RS690) || \
  1225. (rdev->family == CHIP_RS740) || \
  1226. (rdev->family >= CHIP_R600))
  1227. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1228. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1229. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1230. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1231. (rdev->flags & RADEON_IS_IGP))
  1232. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  1233. /*
  1234. * BIOS helpers.
  1235. */
  1236. #define RBIOS8(i) (rdev->bios[i])
  1237. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1238. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1239. int radeon_combios_init(struct radeon_device *rdev);
  1240. void radeon_combios_fini(struct radeon_device *rdev);
  1241. int radeon_atombios_init(struct radeon_device *rdev);
  1242. void radeon_atombios_fini(struct radeon_device *rdev);
  1243. /*
  1244. * RING helpers.
  1245. */
  1246. #if DRM_DEBUG_CODE == 0
  1247. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1248. {
  1249. rdev->cp.ring[rdev->cp.wptr++] = v;
  1250. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1251. rdev->cp.count_dw--;
  1252. rdev->cp.ring_free_dw--;
  1253. }
  1254. #else
  1255. /* With debugging this is just too big to inline */
  1256. void radeon_ring_write(struct radeon_device *rdev, uint32_t v);
  1257. #endif
  1258. /*
  1259. * ASICs macro.
  1260. */
  1261. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1262. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1263. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1264. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1265. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1266. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1267. #define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
  1268. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1269. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1270. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1271. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1272. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1273. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1274. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1275. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1276. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1277. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1278. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1279. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1280. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1281. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1282. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1283. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1284. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1285. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1286. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1287. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1288. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1289. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1290. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1291. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1292. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1293. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1294. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1295. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1296. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1297. #define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
  1298. #define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
  1299. #define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
  1300. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
  1301. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
  1302. #define radeon_pre_page_flip(rdev, crtc) rdev->asic->pre_page_flip((rdev), (crtc))
  1303. #define radeon_page_flip(rdev, crtc, base) rdev->asic->page_flip((rdev), (crtc), (base))
  1304. #define radeon_post_page_flip(rdev, crtc) rdev->asic->post_page_flip((rdev), (crtc))
  1305. /* Common functions */
  1306. /* AGP */
  1307. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1308. extern void radeon_agp_disable(struct radeon_device *rdev);
  1309. extern int radeon_modeset_init(struct radeon_device *rdev);
  1310. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1311. extern bool radeon_card_posted(struct radeon_device *rdev);
  1312. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1313. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1314. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1315. extern void radeon_scratch_init(struct radeon_device *rdev);
  1316. extern void radeon_wb_fini(struct radeon_device *rdev);
  1317. extern int radeon_wb_init(struct radeon_device *rdev);
  1318. extern void radeon_wb_disable(struct radeon_device *rdev);
  1319. extern void radeon_surface_init(struct radeon_device *rdev);
  1320. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1321. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1322. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1323. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1324. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1325. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1326. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1327. extern int radeon_resume_kms(struct drm_device *dev);
  1328. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1329. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  1330. /*
  1331. * R600 vram scratch functions
  1332. */
  1333. int r600_vram_scratch_init(struct radeon_device *rdev);
  1334. void r600_vram_scratch_fini(struct radeon_device *rdev);
  1335. /*
  1336. * r600 functions used by radeon_encoder.c
  1337. */
  1338. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1339. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1340. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1341. extern int ni_init_microcode(struct radeon_device *rdev);
  1342. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  1343. /* radeon_acpi.c */
  1344. #if defined(CONFIG_ACPI)
  1345. extern int radeon_acpi_init(struct radeon_device *rdev);
  1346. #else
  1347. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1348. #endif
  1349. #include "radeon_object.h"
  1350. #endif