mpc8568mds.dts 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470
  1. /*
  2. * MPC8568E MDS Device Tree Source
  3. *
  4. * Copyright 2007, 2008 Freescale Semiconductor Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. */
  11. /dts-v1/;
  12. /*
  13. /memreserve/ 00000000 1000000;
  14. */
  15. / {
  16. model = "MPC8568EMDS";
  17. compatible = "MPC8568EMDS", "MPC85xxMDS";
  18. #address-cells = <1>;
  19. #size-cells = <1>;
  20. aliases {
  21. ethernet0 = &enet0;
  22. ethernet1 = &enet1;
  23. ethernet2 = &enet2;
  24. ethernet3 = &enet3;
  25. serial0 = &serial0;
  26. serial1 = &serial1;
  27. pci0 = &pci0;
  28. pci1 = &pci1;
  29. };
  30. cpus {
  31. #address-cells = <1>;
  32. #size-cells = <0>;
  33. PowerPC,8568@0 {
  34. device_type = "cpu";
  35. reg = <0x0>;
  36. d-cache-line-size = <32>; // 32 bytes
  37. i-cache-line-size = <32>; // 32 bytes
  38. d-cache-size = <0x8000>; // L1, 32K
  39. i-cache-size = <0x8000>; // L1, 32K
  40. timebase-frequency = <0>;
  41. bus-frequency = <0>;
  42. clock-frequency = <0>;
  43. };
  44. };
  45. memory {
  46. device_type = "memory";
  47. reg = <0x0 0x10000000>;
  48. };
  49. bcsr@f8000000 {
  50. device_type = "board-control";
  51. reg = <0xf8000000 0x8000>;
  52. };
  53. soc8568@e0000000 {
  54. #address-cells = <1>;
  55. #size-cells = <1>;
  56. device_type = "soc";
  57. ranges = <0x0 0xe0000000 0x100000>;
  58. reg = <0xe0000000 0x1000>;
  59. bus-frequency = <0>;
  60. memory-controller@2000 {
  61. compatible = "fsl,8568-memory-controller";
  62. reg = <0x2000 0x1000>;
  63. interrupt-parent = <&mpic>;
  64. interrupts = <18 2>;
  65. };
  66. l2-cache-controller@20000 {
  67. compatible = "fsl,8568-l2-cache-controller";
  68. reg = <0x20000 0x1000>;
  69. cache-line-size = <32>; // 32 bytes
  70. cache-size = <0x80000>; // L2, 512K
  71. interrupt-parent = <&mpic>;
  72. interrupts = <16 2>;
  73. };
  74. i2c@3000 {
  75. #address-cells = <1>;
  76. #size-cells = <0>;
  77. cell-index = <0>;
  78. compatible = "fsl-i2c";
  79. reg = <0x3000 0x100>;
  80. interrupts = <43 2>;
  81. interrupt-parent = <&mpic>;
  82. dfsrr;
  83. rtc@68 {
  84. compatible = "dallas,ds1374";
  85. reg = <0x68>;
  86. };
  87. };
  88. i2c@3100 {
  89. #address-cells = <1>;
  90. #size-cells = <0>;
  91. cell-index = <1>;
  92. compatible = "fsl-i2c";
  93. reg = <0x3100 0x100>;
  94. interrupts = <43 2>;
  95. interrupt-parent = <&mpic>;
  96. dfsrr;
  97. };
  98. mdio@24520 {
  99. #address-cells = <1>;
  100. #size-cells = <0>;
  101. compatible = "fsl,gianfar-mdio";
  102. reg = <0x24520 0x20>;
  103. phy0: ethernet-phy@7 {
  104. interrupt-parent = <&mpic>;
  105. interrupts = <1 1>;
  106. reg = <0x7>;
  107. device_type = "ethernet-phy";
  108. };
  109. phy1: ethernet-phy@1 {
  110. interrupt-parent = <&mpic>;
  111. interrupts = <2 1>;
  112. reg = <0x1>;
  113. device_type = "ethernet-phy";
  114. };
  115. phy2: ethernet-phy@2 {
  116. interrupt-parent = <&mpic>;
  117. interrupts = <1 1>;
  118. reg = <0x2>;
  119. device_type = "ethernet-phy";
  120. };
  121. phy3: ethernet-phy@3 {
  122. interrupt-parent = <&mpic>;
  123. interrupts = <2 1>;
  124. reg = <0x3>;
  125. device_type = "ethernet-phy";
  126. };
  127. };
  128. enet0: ethernet@24000 {
  129. cell-index = <0>;
  130. device_type = "network";
  131. model = "eTSEC";
  132. compatible = "gianfar";
  133. reg = <0x24000 0x1000>;
  134. local-mac-address = [ 00 00 00 00 00 00 ];
  135. interrupts = <29 2 30 2 34 2>;
  136. interrupt-parent = <&mpic>;
  137. phy-handle = <&phy2>;
  138. };
  139. enet1: ethernet@25000 {
  140. cell-index = <1>;
  141. device_type = "network";
  142. model = "eTSEC";
  143. compatible = "gianfar";
  144. reg = <0x25000 0x1000>;
  145. local-mac-address = [ 00 00 00 00 00 00 ];
  146. interrupts = <35 2 36 2 40 2>;
  147. interrupt-parent = <&mpic>;
  148. phy-handle = <&phy3>;
  149. };
  150. serial0: serial@4500 {
  151. cell-index = <0>;
  152. device_type = "serial";
  153. compatible = "ns16550";
  154. reg = <0x4500 0x100>;
  155. clock-frequency = <0>;
  156. interrupts = <42 2>;
  157. interrupt-parent = <&mpic>;
  158. };
  159. global-utilities@e0000 { //global utilities block
  160. compatible = "fsl,mpc8548-guts";
  161. reg = <0xe0000 0x1000>;
  162. fsl,has-rstcr;
  163. };
  164. serial1: serial@4600 {
  165. cell-index = <1>;
  166. device_type = "serial";
  167. compatible = "ns16550";
  168. reg = <0x4600 0x100>;
  169. clock-frequency = <0>;
  170. interrupts = <42 2>;
  171. interrupt-parent = <&mpic>;
  172. };
  173. crypto@30000 {
  174. device_type = "crypto";
  175. model = "SEC2";
  176. compatible = "talitos";
  177. reg = <0x30000 0xf000>;
  178. interrupts = <45 2>;
  179. interrupt-parent = <&mpic>;
  180. num-channels = <4>;
  181. channel-fifo-len = <24>;
  182. exec-units-mask = <0xfe>;
  183. descriptor-types-mask = <0x12b0ebf>;
  184. };
  185. mpic: pic@40000 {
  186. clock-frequency = <0>;
  187. interrupt-controller;
  188. #address-cells = <0>;
  189. #interrupt-cells = <2>;
  190. reg = <0x40000 0x40000>;
  191. compatible = "chrp,open-pic";
  192. device_type = "open-pic";
  193. big-endian;
  194. };
  195. par_io@e0100 {
  196. reg = <0xe0100 0x100>;
  197. device_type = "par_io";
  198. num-ports = <7>;
  199. pio1: ucc_pin@01 {
  200. pio-map = <
  201. /* port pin dir open_drain assignment has_irq */
  202. 0x4 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
  203. 0x4 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
  204. 0x4 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
  205. 0x4 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
  206. 0x4 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
  207. 0x4 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
  208. 0x4 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
  209. 0x4 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
  210. 0x4 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
  211. 0x4 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
  212. 0x4 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
  213. 0x4 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
  214. 0x4 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
  215. 0x4 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
  216. 0x4 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
  217. 0x4 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
  218. 0x4 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
  219. 0x4 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
  220. 0x4 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
  221. 0x4 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
  222. 0x4 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
  223. 0x4 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
  224. 0x1 0x1f 0x2 0x0 0x3 0x0>; /* GTX125 */
  225. };
  226. pio2: ucc_pin@02 {
  227. pio-map = <
  228. /* port pin dir open_drain assignment has_irq */
  229. 0x5 0xa 0x1 0x0 0x2 0x0 /* TxD0 */
  230. 0x5 0x9 0x1 0x0 0x2 0x0 /* TxD1 */
  231. 0x5 0x8 0x1 0x0 0x2 0x0 /* TxD2 */
  232. 0x5 0x7 0x1 0x0 0x2 0x0 /* TxD3 */
  233. 0x5 0x17 0x1 0x0 0x2 0x0 /* TxD4 */
  234. 0x5 0x16 0x1 0x0 0x2 0x0 /* TxD5 */
  235. 0x5 0x15 0x1 0x0 0x2 0x0 /* TxD6 */
  236. 0x5 0x14 0x1 0x0 0x2 0x0 /* TxD7 */
  237. 0x5 0xf 0x2 0x0 0x2 0x0 /* RxD0 */
  238. 0x5 0xe 0x2 0x0 0x2 0x0 /* RxD1 */
  239. 0x5 0xd 0x2 0x0 0x2 0x0 /* RxD2 */
  240. 0x5 0xc 0x2 0x0 0x2 0x0 /* RxD3 */
  241. 0x5 0x1d 0x2 0x0 0x2 0x0 /* RxD4 */
  242. 0x5 0x1c 0x2 0x0 0x2 0x0 /* RxD5 */
  243. 0x5 0x1b 0x2 0x0 0x2 0x0 /* RxD6 */
  244. 0x5 0x1a 0x2 0x0 0x2 0x0 /* RxD7 */
  245. 0x5 0xb 0x1 0x0 0x2 0x0 /* TX_EN */
  246. 0x5 0x18 0x1 0x0 0x2 0x0 /* TX_ER */
  247. 0x5 0x10 0x2 0x0 0x2 0x0 /* RX_DV */
  248. 0x5 0x1e 0x2 0x0 0x2 0x0 /* RX_ER */
  249. 0x5 0x11 0x2 0x0 0x2 0x0 /* RX_CLK */
  250. 0x5 0x13 0x1 0x0 0x2 0x0 /* GTX_CLK */
  251. 0x1 0x1f 0x2 0x0 0x3 0x0 /* GTX125 */
  252. 0x4 0x6 0x3 0x0 0x2 0x0 /* MDIO */
  253. 0x4 0x5 0x1 0x0 0x2 0x0>; /* MDC */
  254. };
  255. };
  256. };
  257. qe@e0080000 {
  258. #address-cells = <1>;
  259. #size-cells = <1>;
  260. device_type = "qe";
  261. compatible = "fsl,qe";
  262. ranges = <0x0 0xe0080000 0x40000>;
  263. reg = <0xe0080000 0x480>;
  264. brg-frequency = <0>;
  265. bus-frequency = <396000000>;
  266. muram@10000 {
  267. #address-cells = <1>;
  268. #size-cells = <1>;
  269. compatible = "fsl,qe-muram", "fsl,cpm-muram";
  270. ranges = <0x0 0x10000 0xc000>;
  271. data-only@0 {
  272. compatible = "fsl,qe-muram-data",
  273. "fsl,cpm-muram-data";
  274. reg = <0x0 0xc000>;
  275. };
  276. };
  277. spi@4c0 {
  278. cell-index = <0>;
  279. compatible = "fsl,spi";
  280. reg = <0x4c0 0x40>;
  281. interrupts = <2>;
  282. interrupt-parent = <&qeic>;
  283. mode = "cpu";
  284. };
  285. spi@500 {
  286. cell-index = <1>;
  287. compatible = "fsl,spi";
  288. reg = <0x500 0x40>;
  289. interrupts = <1>;
  290. interrupt-parent = <&qeic>;
  291. mode = "cpu";
  292. };
  293. enet2: ucc@2000 {
  294. device_type = "network";
  295. compatible = "ucc_geth";
  296. cell-index = <1>;
  297. reg = <0x2000 0x200>;
  298. interrupts = <32>;
  299. interrupt-parent = <&qeic>;
  300. local-mac-address = [ 00 00 00 00 00 00 ];
  301. rx-clock-name = "none";
  302. tx-clock-name = "clk16";
  303. pio-handle = <&pio1>;
  304. phy-handle = <&phy0>;
  305. phy-connection-type = "rgmii-id";
  306. };
  307. enet3: ucc@3000 {
  308. device_type = "network";
  309. compatible = "ucc_geth";
  310. cell-index = <2>;
  311. reg = <0x3000 0x200>;
  312. interrupts = <33>;
  313. interrupt-parent = <&qeic>;
  314. local-mac-address = [ 00 00 00 00 00 00 ];
  315. rx-clock-name = "none";
  316. tx-clock-name = "clk16";
  317. pio-handle = <&pio2>;
  318. phy-handle = <&phy1>;
  319. phy-connection-type = "rgmii-id";
  320. };
  321. mdio@2120 {
  322. #address-cells = <1>;
  323. #size-cells = <0>;
  324. reg = <0x2120 0x18>;
  325. compatible = "fsl,ucc-mdio";
  326. /* These are the same PHYs as on
  327. * gianfar's MDIO bus */
  328. qe_phy0: ethernet-phy@07 {
  329. interrupt-parent = <&mpic>;
  330. interrupts = <1 1>;
  331. reg = <0x7>;
  332. device_type = "ethernet-phy";
  333. };
  334. qe_phy1: ethernet-phy@01 {
  335. interrupt-parent = <&mpic>;
  336. interrupts = <2 1>;
  337. reg = <0x1>;
  338. device_type = "ethernet-phy";
  339. };
  340. qe_phy2: ethernet-phy@02 {
  341. interrupt-parent = <&mpic>;
  342. interrupts = <1 1>;
  343. reg = <0x2>;
  344. device_type = "ethernet-phy";
  345. };
  346. qe_phy3: ethernet-phy@03 {
  347. interrupt-parent = <&mpic>;
  348. interrupts = <2 1>;
  349. reg = <0x3>;
  350. device_type = "ethernet-phy";
  351. };
  352. };
  353. qeic: interrupt-controller@80 {
  354. interrupt-controller;
  355. compatible = "fsl,qe-ic";
  356. #address-cells = <0>;
  357. #interrupt-cells = <1>;
  358. reg = <0x80 0x80>;
  359. big-endian;
  360. interrupts = <46 2 46 2>; //high:30 low:30
  361. interrupt-parent = <&mpic>;
  362. };
  363. };
  364. pci0: pci@e0008000 {
  365. cell-index = <0>;
  366. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  367. interrupt-map = <
  368. /* IDSEL 0x12 AD18 */
  369. 0x9000 0x0 0x0 0x1 &mpic 0x5 0x1
  370. 0x9000 0x0 0x0 0x2 &mpic 0x6 0x1
  371. 0x9000 0x0 0x0 0x3 &mpic 0x7 0x1
  372. 0x9000 0x0 0x0 0x4 &mpic 0x4 0x1
  373. /* IDSEL 0x13 AD19 */
  374. 0x9800 0x0 0x0 0x1 &mpic 0x6 0x1
  375. 0x9800 0x0 0x0 0x2 &mpic 0x7 0x1
  376. 0x9800 0x0 0x0 0x3 &mpic 0x4 0x1
  377. 0x9800 0x0 0x0 0x4 &mpic 0x5 0x1>;
  378. interrupt-parent = <&mpic>;
  379. interrupts = <24 2>;
  380. bus-range = <0 255>;
  381. ranges = <0x2000000 0x0 0x80000000 0x80000000 0x0 0x20000000
  382. 0x1000000 0x0 0x0 0xe2000000 0x0 0x800000>;
  383. clock-frequency = <66666666>;
  384. #interrupt-cells = <1>;
  385. #size-cells = <2>;
  386. #address-cells = <3>;
  387. reg = <0xe0008000 0x1000>;
  388. compatible = "fsl,mpc8540-pci";
  389. device_type = "pci";
  390. };
  391. /* PCI Express */
  392. pci1: pcie@e000a000 {
  393. cell-index = <2>;
  394. interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
  395. interrupt-map = <
  396. /* IDSEL 0x0 (PEX) */
  397. 00000 0x0 0x0 0x1 &mpic 0x0 0x1
  398. 00000 0x0 0x0 0x2 &mpic 0x1 0x1
  399. 00000 0x0 0x0 0x3 &mpic 0x2 0x1
  400. 00000 0x0 0x0 0x4 &mpic 0x3 0x1>;
  401. interrupt-parent = <&mpic>;
  402. interrupts = <26 2>;
  403. bus-range = <0 255>;
  404. ranges = <0x2000000 0x0 0xa0000000 0xa0000000 0x0 0x10000000
  405. 0x1000000 0x0 0x0 0xe2800000 0x0 0x800000>;
  406. clock-frequency = <33333333>;
  407. #interrupt-cells = <1>;
  408. #size-cells = <2>;
  409. #address-cells = <3>;
  410. reg = <0xe000a000 0x1000>;
  411. compatible = "fsl,mpc8548-pcie";
  412. device_type = "pci";
  413. pcie@0 {
  414. reg = <0x0 0x0 0x0 0x0 0x0>;
  415. #size-cells = <2>;
  416. #address-cells = <3>;
  417. device_type = "pci";
  418. ranges = <0x2000000 0x0 0xa0000000
  419. 0x2000000 0x0 0xa0000000
  420. 0x0 0x10000000
  421. 0x1000000 0x0 0x0
  422. 0x1000000 0x0 0x0
  423. 0x0 0x800000>;
  424. };
  425. };
  426. };