tg3.c 383 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2009 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <linux/firmware.h>
  42. #include <net/checksum.h>
  43. #include <net/ip.h>
  44. #include <asm/system.h>
  45. #include <asm/io.h>
  46. #include <asm/byteorder.h>
  47. #include <asm/uaccess.h>
  48. #ifdef CONFIG_SPARC
  49. #include <asm/idprom.h>
  50. #include <asm/prom.h>
  51. #endif
  52. #define BAR_0 0
  53. #define BAR_2 2
  54. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  55. #define TG3_VLAN_TAG_USED 1
  56. #else
  57. #define TG3_VLAN_TAG_USED 0
  58. #endif
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.102"
  63. #define DRV_MODULE_RELDATE "September 1, 2009"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. #define TG3_RSS_INDIR_TBL_SIZE 128
  93. /* Do not place this n-ring entries value into the tp struct itself,
  94. * we really want to expose these constants to GCC so that modulo et
  95. * al. operations are done with shifts and masks instead of with
  96. * hw multiply/modulo instructions. Another solution would be to
  97. * replace things like '% foo' with '& (foo - 1)'.
  98. */
  99. #define TG3_RX_RCB_RING_SIZE(tp) \
  100. (((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) && \
  101. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) ? 1024 : 512)
  102. #define TG3_TX_RING_SIZE 512
  103. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  104. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_RING_SIZE)
  106. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_ext_rx_buffer_desc) * \
  107. TG3_RX_JUMBO_RING_SIZE)
  108. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  109. TG3_RX_RCB_RING_SIZE(tp))
  110. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  111. TG3_TX_RING_SIZE)
  112. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  113. #define TG3_DMA_BYTE_ENAB 64
  114. #define TG3_RX_STD_DMA_SZ 1536
  115. #define TG3_RX_JMB_DMA_SZ 9046
  116. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  117. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  118. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  119. /* minimum number of free TX descriptors required to wake up TX process */
  120. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  121. #define TG3_RAW_IP_ALIGN 2
  122. /* number of ETHTOOL_GSTATS u64's */
  123. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  124. #define TG3_NUM_TEST 6
  125. #define FIRMWARE_TG3 "tigon/tg3.bin"
  126. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  127. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  128. static char version[] __devinitdata =
  129. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  130. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  131. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  132. MODULE_LICENSE("GPL");
  133. MODULE_VERSION(DRV_MODULE_VERSION);
  134. MODULE_FIRMWARE(FIRMWARE_TG3);
  135. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  136. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  137. #define TG3_RSS_MIN_NUM_MSIX_VECS 2
  138. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  139. module_param(tg3_debug, int, 0);
  140. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  141. static struct pci_device_id tg3_pci_tbl[] = {
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  215. {}
  216. };
  217. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  218. static const struct {
  219. const char string[ETH_GSTRING_LEN];
  220. } ethtool_stats_keys[TG3_NUM_STATS] = {
  221. { "rx_octets" },
  222. { "rx_fragments" },
  223. { "rx_ucast_packets" },
  224. { "rx_mcast_packets" },
  225. { "rx_bcast_packets" },
  226. { "rx_fcs_errors" },
  227. { "rx_align_errors" },
  228. { "rx_xon_pause_rcvd" },
  229. { "rx_xoff_pause_rcvd" },
  230. { "rx_mac_ctrl_rcvd" },
  231. { "rx_xoff_entered" },
  232. { "rx_frame_too_long_errors" },
  233. { "rx_jabbers" },
  234. { "rx_undersize_packets" },
  235. { "rx_in_length_errors" },
  236. { "rx_out_length_errors" },
  237. { "rx_64_or_less_octet_packets" },
  238. { "rx_65_to_127_octet_packets" },
  239. { "rx_128_to_255_octet_packets" },
  240. { "rx_256_to_511_octet_packets" },
  241. { "rx_512_to_1023_octet_packets" },
  242. { "rx_1024_to_1522_octet_packets" },
  243. { "rx_1523_to_2047_octet_packets" },
  244. { "rx_2048_to_4095_octet_packets" },
  245. { "rx_4096_to_8191_octet_packets" },
  246. { "rx_8192_to_9022_octet_packets" },
  247. { "tx_octets" },
  248. { "tx_collisions" },
  249. { "tx_xon_sent" },
  250. { "tx_xoff_sent" },
  251. { "tx_flow_control" },
  252. { "tx_mac_errors" },
  253. { "tx_single_collisions" },
  254. { "tx_mult_collisions" },
  255. { "tx_deferred" },
  256. { "tx_excessive_collisions" },
  257. { "tx_late_collisions" },
  258. { "tx_collide_2times" },
  259. { "tx_collide_3times" },
  260. { "tx_collide_4times" },
  261. { "tx_collide_5times" },
  262. { "tx_collide_6times" },
  263. { "tx_collide_7times" },
  264. { "tx_collide_8times" },
  265. { "tx_collide_9times" },
  266. { "tx_collide_10times" },
  267. { "tx_collide_11times" },
  268. { "tx_collide_12times" },
  269. { "tx_collide_13times" },
  270. { "tx_collide_14times" },
  271. { "tx_collide_15times" },
  272. { "tx_ucast_packets" },
  273. { "tx_mcast_packets" },
  274. { "tx_bcast_packets" },
  275. { "tx_carrier_sense_errors" },
  276. { "tx_discards" },
  277. { "tx_errors" },
  278. { "dma_writeq_full" },
  279. { "dma_write_prioq_full" },
  280. { "rxbds_empty" },
  281. { "rx_discards" },
  282. { "rx_errors" },
  283. { "rx_threshold_hit" },
  284. { "dma_readq_full" },
  285. { "dma_read_prioq_full" },
  286. { "tx_comp_queue_full" },
  287. { "ring_set_send_prod_index" },
  288. { "ring_status_update" },
  289. { "nic_irqs" },
  290. { "nic_avoided_irqs" },
  291. { "nic_tx_threshold_hit" }
  292. };
  293. static const struct {
  294. const char string[ETH_GSTRING_LEN];
  295. } ethtool_test_keys[TG3_NUM_TEST] = {
  296. { "nvram test (online) " },
  297. { "link test (online) " },
  298. { "register test (offline)" },
  299. { "memory test (offline)" },
  300. { "loopback test (offline)" },
  301. { "interrupt test (offline)" },
  302. };
  303. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  304. {
  305. writel(val, tp->regs + off);
  306. }
  307. static u32 tg3_read32(struct tg3 *tp, u32 off)
  308. {
  309. return (readl(tp->regs + off));
  310. }
  311. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  312. {
  313. writel(val, tp->aperegs + off);
  314. }
  315. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  316. {
  317. return (readl(tp->aperegs + off));
  318. }
  319. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  320. {
  321. unsigned long flags;
  322. spin_lock_irqsave(&tp->indirect_lock, flags);
  323. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  324. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  325. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  326. }
  327. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  328. {
  329. writel(val, tp->regs + off);
  330. readl(tp->regs + off);
  331. }
  332. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  333. {
  334. unsigned long flags;
  335. u32 val;
  336. spin_lock_irqsave(&tp->indirect_lock, flags);
  337. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  338. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  339. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  340. return val;
  341. }
  342. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  343. {
  344. unsigned long flags;
  345. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  346. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  347. TG3_64BIT_REG_LOW, val);
  348. return;
  349. }
  350. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  351. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  352. TG3_64BIT_REG_LOW, val);
  353. return;
  354. }
  355. spin_lock_irqsave(&tp->indirect_lock, flags);
  356. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  357. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  358. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  359. /* In indirect mode when disabling interrupts, we also need
  360. * to clear the interrupt bit in the GRC local ctrl register.
  361. */
  362. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  363. (val == 0x1)) {
  364. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  365. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  366. }
  367. }
  368. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  369. {
  370. unsigned long flags;
  371. u32 val;
  372. spin_lock_irqsave(&tp->indirect_lock, flags);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  374. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  375. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  376. return val;
  377. }
  378. /* usec_wait specifies the wait time in usec when writing to certain registers
  379. * where it is unsafe to read back the register without some delay.
  380. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  381. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  382. */
  383. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  384. {
  385. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  386. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  387. /* Non-posted methods */
  388. tp->write32(tp, off, val);
  389. else {
  390. /* Posted method */
  391. tg3_write32(tp, off, val);
  392. if (usec_wait)
  393. udelay(usec_wait);
  394. tp->read32(tp, off);
  395. }
  396. /* Wait again after the read for the posted method to guarantee that
  397. * the wait time is met.
  398. */
  399. if (usec_wait)
  400. udelay(usec_wait);
  401. }
  402. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  403. {
  404. tp->write32_mbox(tp, off, val);
  405. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  406. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  407. tp->read32_mbox(tp, off);
  408. }
  409. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. void __iomem *mbox = tp->regs + off;
  412. writel(val, mbox);
  413. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  414. writel(val, mbox);
  415. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  416. readl(mbox);
  417. }
  418. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  419. {
  420. return (readl(tp->regs + off + GRCMBOX_BASE));
  421. }
  422. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  423. {
  424. writel(val, tp->regs + off + GRCMBOX_BASE);
  425. }
  426. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  427. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  428. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  429. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  430. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  431. #define tw32(reg,val) tp->write32(tp, reg, val)
  432. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  433. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  434. #define tr32(reg) tp->read32(tp, reg)
  435. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  436. {
  437. unsigned long flags;
  438. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  439. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  440. return;
  441. spin_lock_irqsave(&tp->indirect_lock, flags);
  442. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  443. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  444. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  445. /* Always leave this as zero. */
  446. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  447. } else {
  448. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  449. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  450. /* Always leave this as zero. */
  451. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  452. }
  453. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  454. }
  455. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  456. {
  457. unsigned long flags;
  458. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  459. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  460. *val = 0;
  461. return;
  462. }
  463. spin_lock_irqsave(&tp->indirect_lock, flags);
  464. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  465. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  466. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  467. /* Always leave this as zero. */
  468. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  469. } else {
  470. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  471. *val = tr32(TG3PCI_MEM_WIN_DATA);
  472. /* Always leave this as zero. */
  473. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  474. }
  475. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  476. }
  477. static void tg3_ape_lock_init(struct tg3 *tp)
  478. {
  479. int i;
  480. /* Make sure the driver hasn't any stale locks. */
  481. for (i = 0; i < 8; i++)
  482. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  483. APE_LOCK_GRANT_DRIVER);
  484. }
  485. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  486. {
  487. int i, off;
  488. int ret = 0;
  489. u32 status;
  490. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  491. return 0;
  492. switch (locknum) {
  493. case TG3_APE_LOCK_GRC:
  494. case TG3_APE_LOCK_MEM:
  495. break;
  496. default:
  497. return -EINVAL;
  498. }
  499. off = 4 * locknum;
  500. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  501. /* Wait for up to 1 millisecond to acquire lock. */
  502. for (i = 0; i < 100; i++) {
  503. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  504. if (status == APE_LOCK_GRANT_DRIVER)
  505. break;
  506. udelay(10);
  507. }
  508. if (status != APE_LOCK_GRANT_DRIVER) {
  509. /* Revoke the lock request. */
  510. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  511. APE_LOCK_GRANT_DRIVER);
  512. ret = -EBUSY;
  513. }
  514. return ret;
  515. }
  516. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  517. {
  518. int off;
  519. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  520. return;
  521. switch (locknum) {
  522. case TG3_APE_LOCK_GRC:
  523. case TG3_APE_LOCK_MEM:
  524. break;
  525. default:
  526. return;
  527. }
  528. off = 4 * locknum;
  529. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  530. }
  531. static void tg3_disable_ints(struct tg3 *tp)
  532. {
  533. int i;
  534. tw32(TG3PCI_MISC_HOST_CTRL,
  535. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  536. for (i = 0; i < tp->irq_max; i++)
  537. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  538. }
  539. static void tg3_enable_ints(struct tg3 *tp)
  540. {
  541. int i;
  542. u32 coal_now = 0;
  543. tp->irq_sync = 0;
  544. wmb();
  545. tw32(TG3PCI_MISC_HOST_CTRL,
  546. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  547. for (i = 0; i < tp->irq_cnt; i++) {
  548. struct tg3_napi *tnapi = &tp->napi[i];
  549. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  550. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  551. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  552. coal_now |= tnapi->coal_now;
  553. }
  554. /* Force an initial interrupt */
  555. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  556. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  557. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  558. else
  559. tw32(HOSTCC_MODE, tp->coalesce_mode |
  560. HOSTCC_MODE_ENABLE | coal_now);
  561. }
  562. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  563. {
  564. struct tg3 *tp = tnapi->tp;
  565. struct tg3_hw_status *sblk = tnapi->hw_status;
  566. unsigned int work_exists = 0;
  567. /* check for phy events */
  568. if (!(tp->tg3_flags &
  569. (TG3_FLAG_USE_LINKCHG_REG |
  570. TG3_FLAG_POLL_SERDES))) {
  571. if (sblk->status & SD_STATUS_LINK_CHG)
  572. work_exists = 1;
  573. }
  574. /* check for RX/TX work to do */
  575. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  576. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  577. work_exists = 1;
  578. return work_exists;
  579. }
  580. /* tg3_int_reenable
  581. * similar to tg3_enable_ints, but it accurately determines whether there
  582. * is new work pending and can return without flushing the PIO write
  583. * which reenables interrupts
  584. */
  585. static void tg3_int_reenable(struct tg3_napi *tnapi)
  586. {
  587. struct tg3 *tp = tnapi->tp;
  588. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  589. mmiowb();
  590. /* When doing tagged status, this work check is unnecessary.
  591. * The last_tag we write above tells the chip which piece of
  592. * work we've completed.
  593. */
  594. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  595. tg3_has_work(tnapi))
  596. tw32(HOSTCC_MODE, tp->coalesce_mode |
  597. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  598. }
  599. static void tg3_napi_disable(struct tg3 *tp)
  600. {
  601. int i;
  602. for (i = tp->irq_cnt - 1; i >= 0; i--)
  603. napi_disable(&tp->napi[i].napi);
  604. }
  605. static void tg3_napi_enable(struct tg3 *tp)
  606. {
  607. int i;
  608. for (i = 0; i < tp->irq_cnt; i++)
  609. napi_enable(&tp->napi[i].napi);
  610. }
  611. static inline void tg3_netif_stop(struct tg3 *tp)
  612. {
  613. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  614. tg3_napi_disable(tp);
  615. netif_tx_disable(tp->dev);
  616. }
  617. static inline void tg3_netif_start(struct tg3 *tp)
  618. {
  619. /* NOTE: unconditional netif_tx_wake_all_queues is only
  620. * appropriate so long as all callers are assured to
  621. * have free tx slots (such as after tg3_init_hw)
  622. */
  623. netif_tx_wake_all_queues(tp->dev);
  624. tg3_napi_enable(tp);
  625. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  626. tg3_enable_ints(tp);
  627. }
  628. static void tg3_switch_clocks(struct tg3 *tp)
  629. {
  630. u32 clock_ctrl;
  631. u32 orig_clock_ctrl;
  632. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  633. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  634. return;
  635. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  636. orig_clock_ctrl = clock_ctrl;
  637. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  638. CLOCK_CTRL_CLKRUN_OENABLE |
  639. 0x1f);
  640. tp->pci_clock_ctrl = clock_ctrl;
  641. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  642. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  643. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  644. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  645. }
  646. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  647. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  648. clock_ctrl |
  649. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  650. 40);
  651. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  652. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  653. 40);
  654. }
  655. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  656. }
  657. #define PHY_BUSY_LOOPS 5000
  658. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  659. {
  660. u32 frame_val;
  661. unsigned int loops;
  662. int ret;
  663. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  664. tw32_f(MAC_MI_MODE,
  665. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  666. udelay(80);
  667. }
  668. *val = 0x0;
  669. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  670. MI_COM_PHY_ADDR_MASK);
  671. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  672. MI_COM_REG_ADDR_MASK);
  673. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  674. tw32_f(MAC_MI_COM, frame_val);
  675. loops = PHY_BUSY_LOOPS;
  676. while (loops != 0) {
  677. udelay(10);
  678. frame_val = tr32(MAC_MI_COM);
  679. if ((frame_val & MI_COM_BUSY) == 0) {
  680. udelay(5);
  681. frame_val = tr32(MAC_MI_COM);
  682. break;
  683. }
  684. loops -= 1;
  685. }
  686. ret = -EBUSY;
  687. if (loops != 0) {
  688. *val = frame_val & MI_COM_DATA_MASK;
  689. ret = 0;
  690. }
  691. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  692. tw32_f(MAC_MI_MODE, tp->mi_mode);
  693. udelay(80);
  694. }
  695. return ret;
  696. }
  697. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  698. {
  699. u32 frame_val;
  700. unsigned int loops;
  701. int ret;
  702. if ((tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  703. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  704. return 0;
  705. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  706. tw32_f(MAC_MI_MODE,
  707. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  708. udelay(80);
  709. }
  710. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  711. MI_COM_PHY_ADDR_MASK);
  712. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  713. MI_COM_REG_ADDR_MASK);
  714. frame_val |= (val & MI_COM_DATA_MASK);
  715. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  716. tw32_f(MAC_MI_COM, frame_val);
  717. loops = PHY_BUSY_LOOPS;
  718. while (loops != 0) {
  719. udelay(10);
  720. frame_val = tr32(MAC_MI_COM);
  721. if ((frame_val & MI_COM_BUSY) == 0) {
  722. udelay(5);
  723. frame_val = tr32(MAC_MI_COM);
  724. break;
  725. }
  726. loops -= 1;
  727. }
  728. ret = -EBUSY;
  729. if (loops != 0)
  730. ret = 0;
  731. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  732. tw32_f(MAC_MI_MODE, tp->mi_mode);
  733. udelay(80);
  734. }
  735. return ret;
  736. }
  737. static int tg3_bmcr_reset(struct tg3 *tp)
  738. {
  739. u32 phy_control;
  740. int limit, err;
  741. /* OK, reset it, and poll the BMCR_RESET bit until it
  742. * clears or we time out.
  743. */
  744. phy_control = BMCR_RESET;
  745. err = tg3_writephy(tp, MII_BMCR, phy_control);
  746. if (err != 0)
  747. return -EBUSY;
  748. limit = 5000;
  749. while (limit--) {
  750. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  751. if (err != 0)
  752. return -EBUSY;
  753. if ((phy_control & BMCR_RESET) == 0) {
  754. udelay(40);
  755. break;
  756. }
  757. udelay(10);
  758. }
  759. if (limit < 0)
  760. return -EBUSY;
  761. return 0;
  762. }
  763. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  764. {
  765. struct tg3 *tp = bp->priv;
  766. u32 val;
  767. spin_lock_bh(&tp->lock);
  768. if (tg3_readphy(tp, reg, &val))
  769. val = -EIO;
  770. spin_unlock_bh(&tp->lock);
  771. return val;
  772. }
  773. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  774. {
  775. struct tg3 *tp = bp->priv;
  776. u32 ret = 0;
  777. spin_lock_bh(&tp->lock);
  778. if (tg3_writephy(tp, reg, val))
  779. ret = -EIO;
  780. spin_unlock_bh(&tp->lock);
  781. return ret;
  782. }
  783. static int tg3_mdio_reset(struct mii_bus *bp)
  784. {
  785. return 0;
  786. }
  787. static void tg3_mdio_config_5785(struct tg3 *tp)
  788. {
  789. u32 val;
  790. struct phy_device *phydev;
  791. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  792. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  793. case TG3_PHY_ID_BCM50610:
  794. case TG3_PHY_ID_BCM50610M:
  795. val = MAC_PHYCFG2_50610_LED_MODES;
  796. break;
  797. case TG3_PHY_ID_BCMAC131:
  798. val = MAC_PHYCFG2_AC131_LED_MODES;
  799. break;
  800. case TG3_PHY_ID_RTL8211C:
  801. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  802. break;
  803. case TG3_PHY_ID_RTL8201E:
  804. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  805. break;
  806. default:
  807. return;
  808. }
  809. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  810. tw32(MAC_PHYCFG2, val);
  811. val = tr32(MAC_PHYCFG1);
  812. val &= ~(MAC_PHYCFG1_RGMII_INT |
  813. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  814. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  815. tw32(MAC_PHYCFG1, val);
  816. return;
  817. }
  818. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  819. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  820. MAC_PHYCFG2_FMODE_MASK_MASK |
  821. MAC_PHYCFG2_GMODE_MASK_MASK |
  822. MAC_PHYCFG2_ACT_MASK_MASK |
  823. MAC_PHYCFG2_QUAL_MASK_MASK |
  824. MAC_PHYCFG2_INBAND_ENABLE;
  825. tw32(MAC_PHYCFG2, val);
  826. val = tr32(MAC_PHYCFG1);
  827. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  828. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  829. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  830. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  831. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  832. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  833. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  834. }
  835. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  836. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  837. tw32(MAC_PHYCFG1, val);
  838. val = tr32(MAC_EXT_RGMII_MODE);
  839. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  840. MAC_RGMII_MODE_RX_QUALITY |
  841. MAC_RGMII_MODE_RX_ACTIVITY |
  842. MAC_RGMII_MODE_RX_ENG_DET |
  843. MAC_RGMII_MODE_TX_ENABLE |
  844. MAC_RGMII_MODE_TX_LOWPWR |
  845. MAC_RGMII_MODE_TX_RESET);
  846. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  847. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  848. val |= MAC_RGMII_MODE_RX_INT_B |
  849. MAC_RGMII_MODE_RX_QUALITY |
  850. MAC_RGMII_MODE_RX_ACTIVITY |
  851. MAC_RGMII_MODE_RX_ENG_DET;
  852. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  853. val |= MAC_RGMII_MODE_TX_ENABLE |
  854. MAC_RGMII_MODE_TX_LOWPWR |
  855. MAC_RGMII_MODE_TX_RESET;
  856. }
  857. tw32(MAC_EXT_RGMII_MODE, val);
  858. }
  859. static void tg3_mdio_start(struct tg3 *tp)
  860. {
  861. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  862. tw32_f(MAC_MI_MODE, tp->mi_mode);
  863. udelay(80);
  864. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  865. u32 funcnum, is_serdes;
  866. funcnum = tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC;
  867. if (funcnum)
  868. tp->phy_addr = 2;
  869. else
  870. tp->phy_addr = 1;
  871. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  872. if (is_serdes)
  873. tp->phy_addr += 7;
  874. } else
  875. tp->phy_addr = TG3_PHY_MII_ADDR;
  876. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  877. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  878. tg3_mdio_config_5785(tp);
  879. }
  880. static int tg3_mdio_init(struct tg3 *tp)
  881. {
  882. int i;
  883. u32 reg;
  884. struct phy_device *phydev;
  885. tg3_mdio_start(tp);
  886. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  887. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  888. return 0;
  889. tp->mdio_bus = mdiobus_alloc();
  890. if (tp->mdio_bus == NULL)
  891. return -ENOMEM;
  892. tp->mdio_bus->name = "tg3 mdio bus";
  893. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  894. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  895. tp->mdio_bus->priv = tp;
  896. tp->mdio_bus->parent = &tp->pdev->dev;
  897. tp->mdio_bus->read = &tg3_mdio_read;
  898. tp->mdio_bus->write = &tg3_mdio_write;
  899. tp->mdio_bus->reset = &tg3_mdio_reset;
  900. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  901. tp->mdio_bus->irq = &tp->mdio_irq[0];
  902. for (i = 0; i < PHY_MAX_ADDR; i++)
  903. tp->mdio_bus->irq[i] = PHY_POLL;
  904. /* The bus registration will look for all the PHYs on the mdio bus.
  905. * Unfortunately, it does not ensure the PHY is powered up before
  906. * accessing the PHY ID registers. A chip reset is the
  907. * quickest way to bring the device back to an operational state..
  908. */
  909. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  910. tg3_bmcr_reset(tp);
  911. i = mdiobus_register(tp->mdio_bus);
  912. if (i) {
  913. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  914. tp->dev->name, i);
  915. mdiobus_free(tp->mdio_bus);
  916. return i;
  917. }
  918. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  919. if (!phydev || !phydev->drv) {
  920. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  921. mdiobus_unregister(tp->mdio_bus);
  922. mdiobus_free(tp->mdio_bus);
  923. return -ENODEV;
  924. }
  925. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  926. case TG3_PHY_ID_BCM57780:
  927. phydev->interface = PHY_INTERFACE_MODE_GMII;
  928. break;
  929. case TG3_PHY_ID_BCM50610:
  930. case TG3_PHY_ID_BCM50610M:
  931. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  932. PHY_BRCM_RX_REFCLK_UNUSED;
  933. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  934. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  935. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  936. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  937. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  938. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  939. /* fallthru */
  940. case TG3_PHY_ID_RTL8211C:
  941. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  942. break;
  943. case TG3_PHY_ID_RTL8201E:
  944. case TG3_PHY_ID_BCMAC131:
  945. phydev->interface = PHY_INTERFACE_MODE_MII;
  946. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  947. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  948. break;
  949. }
  950. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  951. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  952. tg3_mdio_config_5785(tp);
  953. return 0;
  954. }
  955. static void tg3_mdio_fini(struct tg3 *tp)
  956. {
  957. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  958. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  959. mdiobus_unregister(tp->mdio_bus);
  960. mdiobus_free(tp->mdio_bus);
  961. }
  962. }
  963. /* tp->lock is held. */
  964. static inline void tg3_generate_fw_event(struct tg3 *tp)
  965. {
  966. u32 val;
  967. val = tr32(GRC_RX_CPU_EVENT);
  968. val |= GRC_RX_CPU_DRIVER_EVENT;
  969. tw32_f(GRC_RX_CPU_EVENT, val);
  970. tp->last_event_jiffies = jiffies;
  971. }
  972. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  973. /* tp->lock is held. */
  974. static void tg3_wait_for_event_ack(struct tg3 *tp)
  975. {
  976. int i;
  977. unsigned int delay_cnt;
  978. long time_remain;
  979. /* If enough time has passed, no wait is necessary. */
  980. time_remain = (long)(tp->last_event_jiffies + 1 +
  981. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  982. (long)jiffies;
  983. if (time_remain < 0)
  984. return;
  985. /* Check if we can shorten the wait time. */
  986. delay_cnt = jiffies_to_usecs(time_remain);
  987. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  988. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  989. delay_cnt = (delay_cnt >> 3) + 1;
  990. for (i = 0; i < delay_cnt; i++) {
  991. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  992. break;
  993. udelay(8);
  994. }
  995. }
  996. /* tp->lock is held. */
  997. static void tg3_ump_link_report(struct tg3 *tp)
  998. {
  999. u32 reg;
  1000. u32 val;
  1001. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1002. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  1003. return;
  1004. tg3_wait_for_event_ack(tp);
  1005. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1006. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1007. val = 0;
  1008. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1009. val = reg << 16;
  1010. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1011. val |= (reg & 0xffff);
  1012. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1013. val = 0;
  1014. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1015. val = reg << 16;
  1016. if (!tg3_readphy(tp, MII_LPA, &reg))
  1017. val |= (reg & 0xffff);
  1018. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1019. val = 0;
  1020. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  1021. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1022. val = reg << 16;
  1023. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1024. val |= (reg & 0xffff);
  1025. }
  1026. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1027. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1028. val = reg << 16;
  1029. else
  1030. val = 0;
  1031. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1032. tg3_generate_fw_event(tp);
  1033. }
  1034. static void tg3_link_report(struct tg3 *tp)
  1035. {
  1036. if (!netif_carrier_ok(tp->dev)) {
  1037. if (netif_msg_link(tp))
  1038. printk(KERN_INFO PFX "%s: Link is down.\n",
  1039. tp->dev->name);
  1040. tg3_ump_link_report(tp);
  1041. } else if (netif_msg_link(tp)) {
  1042. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1043. tp->dev->name,
  1044. (tp->link_config.active_speed == SPEED_1000 ?
  1045. 1000 :
  1046. (tp->link_config.active_speed == SPEED_100 ?
  1047. 100 : 10)),
  1048. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1049. "full" : "half"));
  1050. printk(KERN_INFO PFX
  1051. "%s: Flow control is %s for TX and %s for RX.\n",
  1052. tp->dev->name,
  1053. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1054. "on" : "off",
  1055. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1056. "on" : "off");
  1057. tg3_ump_link_report(tp);
  1058. }
  1059. }
  1060. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1061. {
  1062. u16 miireg;
  1063. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1064. miireg = ADVERTISE_PAUSE_CAP;
  1065. else if (flow_ctrl & FLOW_CTRL_TX)
  1066. miireg = ADVERTISE_PAUSE_ASYM;
  1067. else if (flow_ctrl & FLOW_CTRL_RX)
  1068. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1069. else
  1070. miireg = 0;
  1071. return miireg;
  1072. }
  1073. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1074. {
  1075. u16 miireg;
  1076. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1077. miireg = ADVERTISE_1000XPAUSE;
  1078. else if (flow_ctrl & FLOW_CTRL_TX)
  1079. miireg = ADVERTISE_1000XPSE_ASYM;
  1080. else if (flow_ctrl & FLOW_CTRL_RX)
  1081. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1082. else
  1083. miireg = 0;
  1084. return miireg;
  1085. }
  1086. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1087. {
  1088. u8 cap = 0;
  1089. if (lcladv & ADVERTISE_1000XPAUSE) {
  1090. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1091. if (rmtadv & LPA_1000XPAUSE)
  1092. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1093. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1094. cap = FLOW_CTRL_RX;
  1095. } else {
  1096. if (rmtadv & LPA_1000XPAUSE)
  1097. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1098. }
  1099. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1100. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1101. cap = FLOW_CTRL_TX;
  1102. }
  1103. return cap;
  1104. }
  1105. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1106. {
  1107. u8 autoneg;
  1108. u8 flowctrl = 0;
  1109. u32 old_rx_mode = tp->rx_mode;
  1110. u32 old_tx_mode = tp->tx_mode;
  1111. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1112. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1113. else
  1114. autoneg = tp->link_config.autoneg;
  1115. if (autoneg == AUTONEG_ENABLE &&
  1116. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1117. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1118. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1119. else
  1120. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1121. } else
  1122. flowctrl = tp->link_config.flowctrl;
  1123. tp->link_config.active_flowctrl = flowctrl;
  1124. if (flowctrl & FLOW_CTRL_RX)
  1125. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1126. else
  1127. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1128. if (old_rx_mode != tp->rx_mode)
  1129. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1130. if (flowctrl & FLOW_CTRL_TX)
  1131. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1132. else
  1133. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1134. if (old_tx_mode != tp->tx_mode)
  1135. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1136. }
  1137. static void tg3_adjust_link(struct net_device *dev)
  1138. {
  1139. u8 oldflowctrl, linkmesg = 0;
  1140. u32 mac_mode, lcl_adv, rmt_adv;
  1141. struct tg3 *tp = netdev_priv(dev);
  1142. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1143. spin_lock_bh(&tp->lock);
  1144. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1145. MAC_MODE_HALF_DUPLEX);
  1146. oldflowctrl = tp->link_config.active_flowctrl;
  1147. if (phydev->link) {
  1148. lcl_adv = 0;
  1149. rmt_adv = 0;
  1150. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1151. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1152. else if (phydev->speed == SPEED_1000 ||
  1153. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1154. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1155. else
  1156. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1157. if (phydev->duplex == DUPLEX_HALF)
  1158. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1159. else {
  1160. lcl_adv = tg3_advert_flowctrl_1000T(
  1161. tp->link_config.flowctrl);
  1162. if (phydev->pause)
  1163. rmt_adv = LPA_PAUSE_CAP;
  1164. if (phydev->asym_pause)
  1165. rmt_adv |= LPA_PAUSE_ASYM;
  1166. }
  1167. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1168. } else
  1169. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1170. if (mac_mode != tp->mac_mode) {
  1171. tp->mac_mode = mac_mode;
  1172. tw32_f(MAC_MODE, tp->mac_mode);
  1173. udelay(40);
  1174. }
  1175. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1176. if (phydev->speed == SPEED_10)
  1177. tw32(MAC_MI_STAT,
  1178. MAC_MI_STAT_10MBPS_MODE |
  1179. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1180. else
  1181. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1182. }
  1183. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1184. tw32(MAC_TX_LENGTHS,
  1185. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1186. (6 << TX_LENGTHS_IPG_SHIFT) |
  1187. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1188. else
  1189. tw32(MAC_TX_LENGTHS,
  1190. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1191. (6 << TX_LENGTHS_IPG_SHIFT) |
  1192. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1193. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1194. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1195. phydev->speed != tp->link_config.active_speed ||
  1196. phydev->duplex != tp->link_config.active_duplex ||
  1197. oldflowctrl != tp->link_config.active_flowctrl)
  1198. linkmesg = 1;
  1199. tp->link_config.active_speed = phydev->speed;
  1200. tp->link_config.active_duplex = phydev->duplex;
  1201. spin_unlock_bh(&tp->lock);
  1202. if (linkmesg)
  1203. tg3_link_report(tp);
  1204. }
  1205. static int tg3_phy_init(struct tg3 *tp)
  1206. {
  1207. struct phy_device *phydev;
  1208. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1209. return 0;
  1210. /* Bring the PHY back to a known state. */
  1211. tg3_bmcr_reset(tp);
  1212. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1213. /* Attach the MAC to the PHY. */
  1214. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1215. phydev->dev_flags, phydev->interface);
  1216. if (IS_ERR(phydev)) {
  1217. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1218. return PTR_ERR(phydev);
  1219. }
  1220. /* Mask with MAC supported features. */
  1221. switch (phydev->interface) {
  1222. case PHY_INTERFACE_MODE_GMII:
  1223. case PHY_INTERFACE_MODE_RGMII:
  1224. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1225. phydev->supported &= (PHY_GBIT_FEATURES |
  1226. SUPPORTED_Pause |
  1227. SUPPORTED_Asym_Pause);
  1228. break;
  1229. }
  1230. /* fallthru */
  1231. case PHY_INTERFACE_MODE_MII:
  1232. phydev->supported &= (PHY_BASIC_FEATURES |
  1233. SUPPORTED_Pause |
  1234. SUPPORTED_Asym_Pause);
  1235. break;
  1236. default:
  1237. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1238. return -EINVAL;
  1239. }
  1240. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1241. phydev->advertising = phydev->supported;
  1242. return 0;
  1243. }
  1244. static void tg3_phy_start(struct tg3 *tp)
  1245. {
  1246. struct phy_device *phydev;
  1247. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1248. return;
  1249. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1250. if (tp->link_config.phy_is_low_power) {
  1251. tp->link_config.phy_is_low_power = 0;
  1252. phydev->speed = tp->link_config.orig_speed;
  1253. phydev->duplex = tp->link_config.orig_duplex;
  1254. phydev->autoneg = tp->link_config.orig_autoneg;
  1255. phydev->advertising = tp->link_config.orig_advertising;
  1256. }
  1257. phy_start(phydev);
  1258. phy_start_aneg(phydev);
  1259. }
  1260. static void tg3_phy_stop(struct tg3 *tp)
  1261. {
  1262. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1263. return;
  1264. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1265. }
  1266. static void tg3_phy_fini(struct tg3 *tp)
  1267. {
  1268. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1269. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1270. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1271. }
  1272. }
  1273. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1274. {
  1275. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1276. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1277. }
  1278. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1279. {
  1280. u32 phytest;
  1281. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1282. u32 phy;
  1283. tg3_writephy(tp, MII_TG3_FET_TEST,
  1284. phytest | MII_TG3_FET_SHADOW_EN);
  1285. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1286. if (enable)
  1287. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1288. else
  1289. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1290. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1291. }
  1292. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1293. }
  1294. }
  1295. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1296. {
  1297. u32 reg;
  1298. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1299. return;
  1300. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1301. tg3_phy_fet_toggle_apd(tp, enable);
  1302. return;
  1303. }
  1304. reg = MII_TG3_MISC_SHDW_WREN |
  1305. MII_TG3_MISC_SHDW_SCR5_SEL |
  1306. MII_TG3_MISC_SHDW_SCR5_LPED |
  1307. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1308. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1309. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1310. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1311. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1312. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1313. reg = MII_TG3_MISC_SHDW_WREN |
  1314. MII_TG3_MISC_SHDW_APD_SEL |
  1315. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1316. if (enable)
  1317. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1318. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1319. }
  1320. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1321. {
  1322. u32 phy;
  1323. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1324. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1325. return;
  1326. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1327. u32 ephy;
  1328. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1329. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1330. tg3_writephy(tp, MII_TG3_FET_TEST,
  1331. ephy | MII_TG3_FET_SHADOW_EN);
  1332. if (!tg3_readphy(tp, reg, &phy)) {
  1333. if (enable)
  1334. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1335. else
  1336. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1337. tg3_writephy(tp, reg, phy);
  1338. }
  1339. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1340. }
  1341. } else {
  1342. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1343. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1344. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1345. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1346. if (enable)
  1347. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1348. else
  1349. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1350. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1351. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1352. }
  1353. }
  1354. }
  1355. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1356. {
  1357. u32 val;
  1358. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1359. return;
  1360. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1361. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1362. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1363. (val | (1 << 15) | (1 << 4)));
  1364. }
  1365. static void tg3_phy_apply_otp(struct tg3 *tp)
  1366. {
  1367. u32 otp, phy;
  1368. if (!tp->phy_otp)
  1369. return;
  1370. otp = tp->phy_otp;
  1371. /* Enable SM_DSP clock and tx 6dB coding. */
  1372. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1373. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1374. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1375. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1376. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1377. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1378. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1379. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1380. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1381. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1382. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1383. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1384. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1385. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1386. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1387. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1388. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1389. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1390. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1391. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1392. /* Turn off SM_DSP clock. */
  1393. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1394. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1395. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1396. }
  1397. static int tg3_wait_macro_done(struct tg3 *tp)
  1398. {
  1399. int limit = 100;
  1400. while (limit--) {
  1401. u32 tmp32;
  1402. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1403. if ((tmp32 & 0x1000) == 0)
  1404. break;
  1405. }
  1406. }
  1407. if (limit < 0)
  1408. return -EBUSY;
  1409. return 0;
  1410. }
  1411. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1412. {
  1413. static const u32 test_pat[4][6] = {
  1414. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1415. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1416. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1417. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1418. };
  1419. int chan;
  1420. for (chan = 0; chan < 4; chan++) {
  1421. int i;
  1422. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1423. (chan * 0x2000) | 0x0200);
  1424. tg3_writephy(tp, 0x16, 0x0002);
  1425. for (i = 0; i < 6; i++)
  1426. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1427. test_pat[chan][i]);
  1428. tg3_writephy(tp, 0x16, 0x0202);
  1429. if (tg3_wait_macro_done(tp)) {
  1430. *resetp = 1;
  1431. return -EBUSY;
  1432. }
  1433. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1434. (chan * 0x2000) | 0x0200);
  1435. tg3_writephy(tp, 0x16, 0x0082);
  1436. if (tg3_wait_macro_done(tp)) {
  1437. *resetp = 1;
  1438. return -EBUSY;
  1439. }
  1440. tg3_writephy(tp, 0x16, 0x0802);
  1441. if (tg3_wait_macro_done(tp)) {
  1442. *resetp = 1;
  1443. return -EBUSY;
  1444. }
  1445. for (i = 0; i < 6; i += 2) {
  1446. u32 low, high;
  1447. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1448. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1449. tg3_wait_macro_done(tp)) {
  1450. *resetp = 1;
  1451. return -EBUSY;
  1452. }
  1453. low &= 0x7fff;
  1454. high &= 0x000f;
  1455. if (low != test_pat[chan][i] ||
  1456. high != test_pat[chan][i+1]) {
  1457. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1458. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1459. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1460. return -EBUSY;
  1461. }
  1462. }
  1463. }
  1464. return 0;
  1465. }
  1466. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1467. {
  1468. int chan;
  1469. for (chan = 0; chan < 4; chan++) {
  1470. int i;
  1471. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1472. (chan * 0x2000) | 0x0200);
  1473. tg3_writephy(tp, 0x16, 0x0002);
  1474. for (i = 0; i < 6; i++)
  1475. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1476. tg3_writephy(tp, 0x16, 0x0202);
  1477. if (tg3_wait_macro_done(tp))
  1478. return -EBUSY;
  1479. }
  1480. return 0;
  1481. }
  1482. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1483. {
  1484. u32 reg32, phy9_orig;
  1485. int retries, do_phy_reset, err;
  1486. retries = 10;
  1487. do_phy_reset = 1;
  1488. do {
  1489. if (do_phy_reset) {
  1490. err = tg3_bmcr_reset(tp);
  1491. if (err)
  1492. return err;
  1493. do_phy_reset = 0;
  1494. }
  1495. /* Disable transmitter and interrupt. */
  1496. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1497. continue;
  1498. reg32 |= 0x3000;
  1499. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1500. /* Set full-duplex, 1000 mbps. */
  1501. tg3_writephy(tp, MII_BMCR,
  1502. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1503. /* Set to master mode. */
  1504. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1505. continue;
  1506. tg3_writephy(tp, MII_TG3_CTRL,
  1507. (MII_TG3_CTRL_AS_MASTER |
  1508. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1509. /* Enable SM_DSP_CLOCK and 6dB. */
  1510. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1511. /* Block the PHY control access. */
  1512. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1513. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1514. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1515. if (!err)
  1516. break;
  1517. } while (--retries);
  1518. err = tg3_phy_reset_chanpat(tp);
  1519. if (err)
  1520. return err;
  1521. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1522. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1523. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1524. tg3_writephy(tp, 0x16, 0x0000);
  1525. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1526. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1527. /* Set Extended packet length bit for jumbo frames */
  1528. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1529. }
  1530. else {
  1531. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1532. }
  1533. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1534. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1535. reg32 &= ~0x3000;
  1536. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1537. } else if (!err)
  1538. err = -EBUSY;
  1539. return err;
  1540. }
  1541. /* This will reset the tigon3 PHY if there is no valid
  1542. * link unless the FORCE argument is non-zero.
  1543. */
  1544. static int tg3_phy_reset(struct tg3 *tp)
  1545. {
  1546. u32 cpmuctrl;
  1547. u32 phy_status;
  1548. int err;
  1549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1550. u32 val;
  1551. val = tr32(GRC_MISC_CFG);
  1552. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1553. udelay(40);
  1554. }
  1555. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1556. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1557. if (err != 0)
  1558. return -EBUSY;
  1559. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1560. netif_carrier_off(tp->dev);
  1561. tg3_link_report(tp);
  1562. }
  1563. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1565. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1566. err = tg3_phy_reset_5703_4_5(tp);
  1567. if (err)
  1568. return err;
  1569. goto out;
  1570. }
  1571. cpmuctrl = 0;
  1572. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1573. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1574. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1575. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1576. tw32(TG3_CPMU_CTRL,
  1577. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1578. }
  1579. err = tg3_bmcr_reset(tp);
  1580. if (err)
  1581. return err;
  1582. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1583. u32 phy;
  1584. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1585. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1586. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1587. }
  1588. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1589. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1590. u32 val;
  1591. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1592. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1593. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1594. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1595. udelay(40);
  1596. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1597. }
  1598. }
  1599. tg3_phy_apply_otp(tp);
  1600. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1601. tg3_phy_toggle_apd(tp, true);
  1602. else
  1603. tg3_phy_toggle_apd(tp, false);
  1604. out:
  1605. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1606. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1607. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1608. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1609. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1610. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1611. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1612. }
  1613. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1614. tg3_writephy(tp, 0x1c, 0x8d68);
  1615. tg3_writephy(tp, 0x1c, 0x8d68);
  1616. }
  1617. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1618. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1619. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1620. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1621. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1622. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1623. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1624. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1625. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1626. }
  1627. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1628. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1629. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1630. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1631. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1632. tg3_writephy(tp, MII_TG3_TEST1,
  1633. MII_TG3_TEST1_TRIM_EN | 0x4);
  1634. } else
  1635. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1636. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1637. }
  1638. /* Set Extended packet length bit (bit 14) on all chips that */
  1639. /* support jumbo frames */
  1640. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1641. /* Cannot do read-modify-write on 5401 */
  1642. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1643. } else if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1644. u32 phy_reg;
  1645. /* Set bit 14 with read-modify-write to preserve other bits */
  1646. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1647. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1648. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1649. }
  1650. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1651. * jumbo frames transmission.
  1652. */
  1653. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  1654. u32 phy_reg;
  1655. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1656. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1657. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1658. }
  1659. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1660. /* adjust output voltage */
  1661. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1662. }
  1663. tg3_phy_toggle_automdix(tp, 1);
  1664. tg3_phy_set_wirespeed(tp);
  1665. return 0;
  1666. }
  1667. static void tg3_frob_aux_power(struct tg3 *tp)
  1668. {
  1669. struct tg3 *tp_peer = tp;
  1670. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1671. return;
  1672. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1673. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1674. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  1675. struct net_device *dev_peer;
  1676. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1677. /* remove_one() may have been run on the peer. */
  1678. if (!dev_peer)
  1679. tp_peer = tp;
  1680. else
  1681. tp_peer = netdev_priv(dev_peer);
  1682. }
  1683. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1684. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1685. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1686. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1687. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1688. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1689. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1690. (GRC_LCLCTRL_GPIO_OE0 |
  1691. GRC_LCLCTRL_GPIO_OE1 |
  1692. GRC_LCLCTRL_GPIO_OE2 |
  1693. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1694. GRC_LCLCTRL_GPIO_OUTPUT1),
  1695. 100);
  1696. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1697. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1698. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1699. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1700. GRC_LCLCTRL_GPIO_OE1 |
  1701. GRC_LCLCTRL_GPIO_OE2 |
  1702. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1703. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1704. tp->grc_local_ctrl;
  1705. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1706. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1707. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1708. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1709. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1710. } else {
  1711. u32 no_gpio2;
  1712. u32 grc_local_ctrl = 0;
  1713. if (tp_peer != tp &&
  1714. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1715. return;
  1716. /* Workaround to prevent overdrawing Amps. */
  1717. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1718. ASIC_REV_5714) {
  1719. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1720. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1721. grc_local_ctrl, 100);
  1722. }
  1723. /* On 5753 and variants, GPIO2 cannot be used. */
  1724. no_gpio2 = tp->nic_sram_data_cfg &
  1725. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1726. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1727. GRC_LCLCTRL_GPIO_OE1 |
  1728. GRC_LCLCTRL_GPIO_OE2 |
  1729. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1730. GRC_LCLCTRL_GPIO_OUTPUT2;
  1731. if (no_gpio2) {
  1732. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1733. GRC_LCLCTRL_GPIO_OUTPUT2);
  1734. }
  1735. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1736. grc_local_ctrl, 100);
  1737. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1738. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1739. grc_local_ctrl, 100);
  1740. if (!no_gpio2) {
  1741. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1742. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1743. grc_local_ctrl, 100);
  1744. }
  1745. }
  1746. } else {
  1747. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1748. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1749. if (tp_peer != tp &&
  1750. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1751. return;
  1752. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1753. (GRC_LCLCTRL_GPIO_OE1 |
  1754. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1755. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1756. GRC_LCLCTRL_GPIO_OE1, 100);
  1757. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1758. (GRC_LCLCTRL_GPIO_OE1 |
  1759. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1760. }
  1761. }
  1762. }
  1763. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1764. {
  1765. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1766. return 1;
  1767. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1768. if (speed != SPEED_10)
  1769. return 1;
  1770. } else if (speed == SPEED_10)
  1771. return 1;
  1772. return 0;
  1773. }
  1774. static int tg3_setup_phy(struct tg3 *, int);
  1775. #define RESET_KIND_SHUTDOWN 0
  1776. #define RESET_KIND_INIT 1
  1777. #define RESET_KIND_SUSPEND 2
  1778. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1779. static int tg3_halt_cpu(struct tg3 *, u32);
  1780. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1781. {
  1782. u32 val;
  1783. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1785. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1786. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1787. sg_dig_ctrl |=
  1788. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1789. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1790. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1791. }
  1792. return;
  1793. }
  1794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1795. tg3_bmcr_reset(tp);
  1796. val = tr32(GRC_MISC_CFG);
  1797. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1798. udelay(40);
  1799. return;
  1800. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  1801. u32 phytest;
  1802. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1803. u32 phy;
  1804. tg3_writephy(tp, MII_ADVERTISE, 0);
  1805. tg3_writephy(tp, MII_BMCR,
  1806. BMCR_ANENABLE | BMCR_ANRESTART);
  1807. tg3_writephy(tp, MII_TG3_FET_TEST,
  1808. phytest | MII_TG3_FET_SHADOW_EN);
  1809. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1810. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1811. tg3_writephy(tp,
  1812. MII_TG3_FET_SHDW_AUXMODE4,
  1813. phy);
  1814. }
  1815. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1816. }
  1817. return;
  1818. } else if (do_low_power) {
  1819. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1820. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1821. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1822. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1823. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1824. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1825. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1826. }
  1827. /* The PHY should not be powered down on some chips because
  1828. * of bugs.
  1829. */
  1830. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1831. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1832. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1833. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1834. return;
  1835. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1836. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1837. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1838. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1839. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1840. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1841. }
  1842. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1843. }
  1844. /* tp->lock is held. */
  1845. static int tg3_nvram_lock(struct tg3 *tp)
  1846. {
  1847. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1848. int i;
  1849. if (tp->nvram_lock_cnt == 0) {
  1850. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1851. for (i = 0; i < 8000; i++) {
  1852. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1853. break;
  1854. udelay(20);
  1855. }
  1856. if (i == 8000) {
  1857. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1858. return -ENODEV;
  1859. }
  1860. }
  1861. tp->nvram_lock_cnt++;
  1862. }
  1863. return 0;
  1864. }
  1865. /* tp->lock is held. */
  1866. static void tg3_nvram_unlock(struct tg3 *tp)
  1867. {
  1868. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  1869. if (tp->nvram_lock_cnt > 0)
  1870. tp->nvram_lock_cnt--;
  1871. if (tp->nvram_lock_cnt == 0)
  1872. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1873. }
  1874. }
  1875. /* tp->lock is held. */
  1876. static void tg3_enable_nvram_access(struct tg3 *tp)
  1877. {
  1878. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1879. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1880. u32 nvaccess = tr32(NVRAM_ACCESS);
  1881. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  1882. }
  1883. }
  1884. /* tp->lock is held. */
  1885. static void tg3_disable_nvram_access(struct tg3 *tp)
  1886. {
  1887. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1888. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  1889. u32 nvaccess = tr32(NVRAM_ACCESS);
  1890. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  1891. }
  1892. }
  1893. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  1894. u32 offset, u32 *val)
  1895. {
  1896. u32 tmp;
  1897. int i;
  1898. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  1899. return -EINVAL;
  1900. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  1901. EEPROM_ADDR_DEVID_MASK |
  1902. EEPROM_ADDR_READ);
  1903. tw32(GRC_EEPROM_ADDR,
  1904. tmp |
  1905. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  1906. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  1907. EEPROM_ADDR_ADDR_MASK) |
  1908. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  1909. for (i = 0; i < 1000; i++) {
  1910. tmp = tr32(GRC_EEPROM_ADDR);
  1911. if (tmp & EEPROM_ADDR_COMPLETE)
  1912. break;
  1913. msleep(1);
  1914. }
  1915. if (!(tmp & EEPROM_ADDR_COMPLETE))
  1916. return -EBUSY;
  1917. tmp = tr32(GRC_EEPROM_DATA);
  1918. /*
  1919. * The data will always be opposite the native endian
  1920. * format. Perform a blind byteswap to compensate.
  1921. */
  1922. *val = swab32(tmp);
  1923. return 0;
  1924. }
  1925. #define NVRAM_CMD_TIMEOUT 10000
  1926. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  1927. {
  1928. int i;
  1929. tw32(NVRAM_CMD, nvram_cmd);
  1930. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  1931. udelay(10);
  1932. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  1933. udelay(10);
  1934. break;
  1935. }
  1936. }
  1937. if (i == NVRAM_CMD_TIMEOUT)
  1938. return -EBUSY;
  1939. return 0;
  1940. }
  1941. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  1942. {
  1943. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1944. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1945. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1946. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1947. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1948. addr = ((addr / tp->nvram_pagesize) <<
  1949. ATMEL_AT45DB0X1B_PAGE_POS) +
  1950. (addr % tp->nvram_pagesize);
  1951. return addr;
  1952. }
  1953. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  1954. {
  1955. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  1956. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  1957. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  1958. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  1959. (tp->nvram_jedecnum == JEDEC_ATMEL))
  1960. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  1961. tp->nvram_pagesize) +
  1962. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  1963. return addr;
  1964. }
  1965. /* NOTE: Data read in from NVRAM is byteswapped according to
  1966. * the byteswapping settings for all other register accesses.
  1967. * tg3 devices are BE devices, so on a BE machine, the data
  1968. * returned will be exactly as it is seen in NVRAM. On a LE
  1969. * machine, the 32-bit value will be byteswapped.
  1970. */
  1971. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  1972. {
  1973. int ret;
  1974. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  1975. return tg3_nvram_read_using_eeprom(tp, offset, val);
  1976. offset = tg3_nvram_phys_addr(tp, offset);
  1977. if (offset > NVRAM_ADDR_MSK)
  1978. return -EINVAL;
  1979. ret = tg3_nvram_lock(tp);
  1980. if (ret)
  1981. return ret;
  1982. tg3_enable_nvram_access(tp);
  1983. tw32(NVRAM_ADDR, offset);
  1984. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  1985. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  1986. if (ret == 0)
  1987. *val = tr32(NVRAM_RDDATA);
  1988. tg3_disable_nvram_access(tp);
  1989. tg3_nvram_unlock(tp);
  1990. return ret;
  1991. }
  1992. /* Ensures NVRAM data is in bytestream format. */
  1993. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  1994. {
  1995. u32 v;
  1996. int res = tg3_nvram_read(tp, offset, &v);
  1997. if (!res)
  1998. *val = cpu_to_be32(v);
  1999. return res;
  2000. }
  2001. /* tp->lock is held. */
  2002. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2003. {
  2004. u32 addr_high, addr_low;
  2005. int i;
  2006. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2007. tp->dev->dev_addr[1]);
  2008. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2009. (tp->dev->dev_addr[3] << 16) |
  2010. (tp->dev->dev_addr[4] << 8) |
  2011. (tp->dev->dev_addr[5] << 0));
  2012. for (i = 0; i < 4; i++) {
  2013. if (i == 1 && skip_mac_1)
  2014. continue;
  2015. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2016. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2017. }
  2018. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2019. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2020. for (i = 0; i < 12; i++) {
  2021. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2022. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2023. }
  2024. }
  2025. addr_high = (tp->dev->dev_addr[0] +
  2026. tp->dev->dev_addr[1] +
  2027. tp->dev->dev_addr[2] +
  2028. tp->dev->dev_addr[3] +
  2029. tp->dev->dev_addr[4] +
  2030. tp->dev->dev_addr[5]) &
  2031. TX_BACKOFF_SEED_MASK;
  2032. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2033. }
  2034. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  2035. {
  2036. u32 misc_host_ctrl;
  2037. bool device_should_wake, do_low_power;
  2038. /* Make sure register accesses (indirect or otherwise)
  2039. * will function correctly.
  2040. */
  2041. pci_write_config_dword(tp->pdev,
  2042. TG3PCI_MISC_HOST_CTRL,
  2043. tp->misc_host_ctrl);
  2044. switch (state) {
  2045. case PCI_D0:
  2046. pci_enable_wake(tp->pdev, state, false);
  2047. pci_set_power_state(tp->pdev, PCI_D0);
  2048. /* Switch out of Vaux if it is a NIC */
  2049. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  2050. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2051. return 0;
  2052. case PCI_D1:
  2053. case PCI_D2:
  2054. case PCI_D3hot:
  2055. break;
  2056. default:
  2057. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  2058. tp->dev->name, state);
  2059. return -EINVAL;
  2060. }
  2061. /* Restore the CLKREQ setting. */
  2062. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2063. u16 lnkctl;
  2064. pci_read_config_word(tp->pdev,
  2065. tp->pcie_cap + PCI_EXP_LNKCTL,
  2066. &lnkctl);
  2067. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2068. pci_write_config_word(tp->pdev,
  2069. tp->pcie_cap + PCI_EXP_LNKCTL,
  2070. lnkctl);
  2071. }
  2072. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2073. tw32(TG3PCI_MISC_HOST_CTRL,
  2074. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2075. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  2076. device_may_wakeup(&tp->pdev->dev) &&
  2077. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  2078. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  2079. do_low_power = false;
  2080. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  2081. !tp->link_config.phy_is_low_power) {
  2082. struct phy_device *phydev;
  2083. u32 phyid, advertising;
  2084. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2085. tp->link_config.phy_is_low_power = 1;
  2086. tp->link_config.orig_speed = phydev->speed;
  2087. tp->link_config.orig_duplex = phydev->duplex;
  2088. tp->link_config.orig_autoneg = phydev->autoneg;
  2089. tp->link_config.orig_advertising = phydev->advertising;
  2090. advertising = ADVERTISED_TP |
  2091. ADVERTISED_Pause |
  2092. ADVERTISED_Autoneg |
  2093. ADVERTISED_10baseT_Half;
  2094. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2095. device_should_wake) {
  2096. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2097. advertising |=
  2098. ADVERTISED_100baseT_Half |
  2099. ADVERTISED_100baseT_Full |
  2100. ADVERTISED_10baseT_Full;
  2101. else
  2102. advertising |= ADVERTISED_10baseT_Full;
  2103. }
  2104. phydev->advertising = advertising;
  2105. phy_start_aneg(phydev);
  2106. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2107. if (phyid != TG3_PHY_ID_BCMAC131) {
  2108. phyid &= TG3_PHY_OUI_MASK;
  2109. if (phyid == TG3_PHY_OUI_1 ||
  2110. phyid == TG3_PHY_OUI_2 ||
  2111. phyid == TG3_PHY_OUI_3)
  2112. do_low_power = true;
  2113. }
  2114. }
  2115. } else {
  2116. do_low_power = true;
  2117. if (tp->link_config.phy_is_low_power == 0) {
  2118. tp->link_config.phy_is_low_power = 1;
  2119. tp->link_config.orig_speed = tp->link_config.speed;
  2120. tp->link_config.orig_duplex = tp->link_config.duplex;
  2121. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2122. }
  2123. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  2124. tp->link_config.speed = SPEED_10;
  2125. tp->link_config.duplex = DUPLEX_HALF;
  2126. tp->link_config.autoneg = AUTONEG_ENABLE;
  2127. tg3_setup_phy(tp, 0);
  2128. }
  2129. }
  2130. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2131. u32 val;
  2132. val = tr32(GRC_VCPU_EXT_CTRL);
  2133. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2134. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2135. int i;
  2136. u32 val;
  2137. for (i = 0; i < 200; i++) {
  2138. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2139. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2140. break;
  2141. msleep(1);
  2142. }
  2143. }
  2144. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  2145. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2146. WOL_DRV_STATE_SHUTDOWN |
  2147. WOL_DRV_WOL |
  2148. WOL_SET_MAGIC_PKT);
  2149. if (device_should_wake) {
  2150. u32 mac_mode;
  2151. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  2152. if (do_low_power) {
  2153. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  2154. udelay(40);
  2155. }
  2156. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  2157. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2158. else
  2159. mac_mode = MAC_MODE_PORT_MODE_MII;
  2160. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2161. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2162. ASIC_REV_5700) {
  2163. u32 speed = (tp->tg3_flags &
  2164. TG3_FLAG_WOL_SPEED_100MB) ?
  2165. SPEED_100 : SPEED_10;
  2166. if (tg3_5700_link_polarity(tp, speed))
  2167. mac_mode |= MAC_MODE_LINK_POLARITY;
  2168. else
  2169. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2170. }
  2171. } else {
  2172. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2173. }
  2174. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  2175. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2176. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2177. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  2178. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  2179. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  2180. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  2181. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2182. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  2183. mac_mode |= tp->mac_mode &
  2184. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  2185. if (mac_mode & MAC_MODE_APE_TX_EN)
  2186. mac_mode |= MAC_MODE_TDE_ENABLE;
  2187. }
  2188. tw32_f(MAC_MODE, mac_mode);
  2189. udelay(100);
  2190. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2191. udelay(10);
  2192. }
  2193. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  2194. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2195. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2196. u32 base_val;
  2197. base_val = tp->pci_clock_ctrl;
  2198. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2199. CLOCK_CTRL_TXCLK_DISABLE);
  2200. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2201. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2202. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  2203. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  2204. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  2205. /* do nothing */
  2206. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  2207. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  2208. u32 newbits1, newbits2;
  2209. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2210. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2211. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2212. CLOCK_CTRL_TXCLK_DISABLE |
  2213. CLOCK_CTRL_ALTCLK);
  2214. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2215. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  2216. newbits1 = CLOCK_CTRL_625_CORE;
  2217. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2218. } else {
  2219. newbits1 = CLOCK_CTRL_ALTCLK;
  2220. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2221. }
  2222. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2223. 40);
  2224. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2225. 40);
  2226. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2227. u32 newbits3;
  2228. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2229. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2230. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2231. CLOCK_CTRL_TXCLK_DISABLE |
  2232. CLOCK_CTRL_44MHZ_CORE);
  2233. } else {
  2234. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2235. }
  2236. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2237. tp->pci_clock_ctrl | newbits3, 40);
  2238. }
  2239. }
  2240. if (!(device_should_wake) &&
  2241. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2242. tg3_power_down_phy(tp, do_low_power);
  2243. tg3_frob_aux_power(tp);
  2244. /* Workaround for unstable PLL clock */
  2245. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2246. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2247. u32 val = tr32(0x7d00);
  2248. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2249. tw32(0x7d00, val);
  2250. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2251. int err;
  2252. err = tg3_nvram_lock(tp);
  2253. tg3_halt_cpu(tp, RX_CPU_BASE);
  2254. if (!err)
  2255. tg3_nvram_unlock(tp);
  2256. }
  2257. }
  2258. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2259. if (device_should_wake)
  2260. pci_enable_wake(tp->pdev, state, true);
  2261. /* Finally, set the new power state. */
  2262. pci_set_power_state(tp->pdev, state);
  2263. return 0;
  2264. }
  2265. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2266. {
  2267. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2268. case MII_TG3_AUX_STAT_10HALF:
  2269. *speed = SPEED_10;
  2270. *duplex = DUPLEX_HALF;
  2271. break;
  2272. case MII_TG3_AUX_STAT_10FULL:
  2273. *speed = SPEED_10;
  2274. *duplex = DUPLEX_FULL;
  2275. break;
  2276. case MII_TG3_AUX_STAT_100HALF:
  2277. *speed = SPEED_100;
  2278. *duplex = DUPLEX_HALF;
  2279. break;
  2280. case MII_TG3_AUX_STAT_100FULL:
  2281. *speed = SPEED_100;
  2282. *duplex = DUPLEX_FULL;
  2283. break;
  2284. case MII_TG3_AUX_STAT_1000HALF:
  2285. *speed = SPEED_1000;
  2286. *duplex = DUPLEX_HALF;
  2287. break;
  2288. case MII_TG3_AUX_STAT_1000FULL:
  2289. *speed = SPEED_1000;
  2290. *duplex = DUPLEX_FULL;
  2291. break;
  2292. default:
  2293. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  2294. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2295. SPEED_10;
  2296. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2297. DUPLEX_HALF;
  2298. break;
  2299. }
  2300. *speed = SPEED_INVALID;
  2301. *duplex = DUPLEX_INVALID;
  2302. break;
  2303. }
  2304. }
  2305. static void tg3_phy_copper_begin(struct tg3 *tp)
  2306. {
  2307. u32 new_adv;
  2308. int i;
  2309. if (tp->link_config.phy_is_low_power) {
  2310. /* Entering low power mode. Disable gigabit and
  2311. * 100baseT advertisements.
  2312. */
  2313. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2314. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2315. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2316. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2317. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2318. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2319. } else if (tp->link_config.speed == SPEED_INVALID) {
  2320. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2321. tp->link_config.advertising &=
  2322. ~(ADVERTISED_1000baseT_Half |
  2323. ADVERTISED_1000baseT_Full);
  2324. new_adv = ADVERTISE_CSMA;
  2325. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2326. new_adv |= ADVERTISE_10HALF;
  2327. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2328. new_adv |= ADVERTISE_10FULL;
  2329. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2330. new_adv |= ADVERTISE_100HALF;
  2331. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2332. new_adv |= ADVERTISE_100FULL;
  2333. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2334. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2335. if (tp->link_config.advertising &
  2336. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2337. new_adv = 0;
  2338. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2339. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2340. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2341. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2342. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2343. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2344. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2345. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2346. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2347. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2348. } else {
  2349. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2350. }
  2351. } else {
  2352. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2353. new_adv |= ADVERTISE_CSMA;
  2354. /* Asking for a specific link mode. */
  2355. if (tp->link_config.speed == SPEED_1000) {
  2356. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2357. if (tp->link_config.duplex == DUPLEX_FULL)
  2358. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2359. else
  2360. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2361. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2362. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2363. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2364. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2365. } else {
  2366. if (tp->link_config.speed == SPEED_100) {
  2367. if (tp->link_config.duplex == DUPLEX_FULL)
  2368. new_adv |= ADVERTISE_100FULL;
  2369. else
  2370. new_adv |= ADVERTISE_100HALF;
  2371. } else {
  2372. if (tp->link_config.duplex == DUPLEX_FULL)
  2373. new_adv |= ADVERTISE_10FULL;
  2374. else
  2375. new_adv |= ADVERTISE_10HALF;
  2376. }
  2377. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2378. new_adv = 0;
  2379. }
  2380. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2381. }
  2382. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2383. tp->link_config.speed != SPEED_INVALID) {
  2384. u32 bmcr, orig_bmcr;
  2385. tp->link_config.active_speed = tp->link_config.speed;
  2386. tp->link_config.active_duplex = tp->link_config.duplex;
  2387. bmcr = 0;
  2388. switch (tp->link_config.speed) {
  2389. default:
  2390. case SPEED_10:
  2391. break;
  2392. case SPEED_100:
  2393. bmcr |= BMCR_SPEED100;
  2394. break;
  2395. case SPEED_1000:
  2396. bmcr |= TG3_BMCR_SPEED1000;
  2397. break;
  2398. }
  2399. if (tp->link_config.duplex == DUPLEX_FULL)
  2400. bmcr |= BMCR_FULLDPLX;
  2401. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2402. (bmcr != orig_bmcr)) {
  2403. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2404. for (i = 0; i < 1500; i++) {
  2405. u32 tmp;
  2406. udelay(10);
  2407. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2408. tg3_readphy(tp, MII_BMSR, &tmp))
  2409. continue;
  2410. if (!(tmp & BMSR_LSTATUS)) {
  2411. udelay(40);
  2412. break;
  2413. }
  2414. }
  2415. tg3_writephy(tp, MII_BMCR, bmcr);
  2416. udelay(40);
  2417. }
  2418. } else {
  2419. tg3_writephy(tp, MII_BMCR,
  2420. BMCR_ANENABLE | BMCR_ANRESTART);
  2421. }
  2422. }
  2423. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2424. {
  2425. int err;
  2426. /* Turn off tap power management. */
  2427. /* Set Extended packet length bit */
  2428. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2429. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2430. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2431. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2432. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2433. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2434. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2435. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2436. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2437. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2438. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2439. udelay(40);
  2440. return err;
  2441. }
  2442. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2443. {
  2444. u32 adv_reg, all_mask = 0;
  2445. if (mask & ADVERTISED_10baseT_Half)
  2446. all_mask |= ADVERTISE_10HALF;
  2447. if (mask & ADVERTISED_10baseT_Full)
  2448. all_mask |= ADVERTISE_10FULL;
  2449. if (mask & ADVERTISED_100baseT_Half)
  2450. all_mask |= ADVERTISE_100HALF;
  2451. if (mask & ADVERTISED_100baseT_Full)
  2452. all_mask |= ADVERTISE_100FULL;
  2453. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2454. return 0;
  2455. if ((adv_reg & all_mask) != all_mask)
  2456. return 0;
  2457. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2458. u32 tg3_ctrl;
  2459. all_mask = 0;
  2460. if (mask & ADVERTISED_1000baseT_Half)
  2461. all_mask |= ADVERTISE_1000HALF;
  2462. if (mask & ADVERTISED_1000baseT_Full)
  2463. all_mask |= ADVERTISE_1000FULL;
  2464. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2465. return 0;
  2466. if ((tg3_ctrl & all_mask) != all_mask)
  2467. return 0;
  2468. }
  2469. return 1;
  2470. }
  2471. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2472. {
  2473. u32 curadv, reqadv;
  2474. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2475. return 1;
  2476. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2477. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2478. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2479. if (curadv != reqadv)
  2480. return 0;
  2481. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2482. tg3_readphy(tp, MII_LPA, rmtadv);
  2483. } else {
  2484. /* Reprogram the advertisement register, even if it
  2485. * does not affect the current link. If the link
  2486. * gets renegotiated in the future, we can save an
  2487. * additional renegotiation cycle by advertising
  2488. * it correctly in the first place.
  2489. */
  2490. if (curadv != reqadv) {
  2491. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2492. ADVERTISE_PAUSE_ASYM);
  2493. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2494. }
  2495. }
  2496. return 1;
  2497. }
  2498. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2499. {
  2500. int current_link_up;
  2501. u32 bmsr, dummy;
  2502. u32 lcl_adv, rmt_adv;
  2503. u16 current_speed;
  2504. u8 current_duplex;
  2505. int i, err;
  2506. tw32(MAC_EVENT, 0);
  2507. tw32_f(MAC_STATUS,
  2508. (MAC_STATUS_SYNC_CHANGED |
  2509. MAC_STATUS_CFG_CHANGED |
  2510. MAC_STATUS_MI_COMPLETION |
  2511. MAC_STATUS_LNKSTATE_CHANGED));
  2512. udelay(40);
  2513. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2514. tw32_f(MAC_MI_MODE,
  2515. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2516. udelay(80);
  2517. }
  2518. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2519. /* Some third-party PHYs need to be reset on link going
  2520. * down.
  2521. */
  2522. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2523. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2524. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2525. netif_carrier_ok(tp->dev)) {
  2526. tg3_readphy(tp, MII_BMSR, &bmsr);
  2527. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2528. !(bmsr & BMSR_LSTATUS))
  2529. force_reset = 1;
  2530. }
  2531. if (force_reset)
  2532. tg3_phy_reset(tp);
  2533. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2534. tg3_readphy(tp, MII_BMSR, &bmsr);
  2535. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2536. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2537. bmsr = 0;
  2538. if (!(bmsr & BMSR_LSTATUS)) {
  2539. err = tg3_init_5401phy_dsp(tp);
  2540. if (err)
  2541. return err;
  2542. tg3_readphy(tp, MII_BMSR, &bmsr);
  2543. for (i = 0; i < 1000; i++) {
  2544. udelay(10);
  2545. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2546. (bmsr & BMSR_LSTATUS)) {
  2547. udelay(40);
  2548. break;
  2549. }
  2550. }
  2551. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2552. !(bmsr & BMSR_LSTATUS) &&
  2553. tp->link_config.active_speed == SPEED_1000) {
  2554. err = tg3_phy_reset(tp);
  2555. if (!err)
  2556. err = tg3_init_5401phy_dsp(tp);
  2557. if (err)
  2558. return err;
  2559. }
  2560. }
  2561. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2562. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2563. /* 5701 {A0,B0} CRC bug workaround */
  2564. tg3_writephy(tp, 0x15, 0x0a75);
  2565. tg3_writephy(tp, 0x1c, 0x8c68);
  2566. tg3_writephy(tp, 0x1c, 0x8d68);
  2567. tg3_writephy(tp, 0x1c, 0x8c68);
  2568. }
  2569. /* Clear pending interrupts... */
  2570. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2571. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2572. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2573. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2574. else if (!(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  2575. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2576. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2577. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2578. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2579. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2580. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2581. else
  2582. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2583. }
  2584. current_link_up = 0;
  2585. current_speed = SPEED_INVALID;
  2586. current_duplex = DUPLEX_INVALID;
  2587. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2588. u32 val;
  2589. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2590. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2591. if (!(val & (1 << 10))) {
  2592. val |= (1 << 10);
  2593. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2594. goto relink;
  2595. }
  2596. }
  2597. bmsr = 0;
  2598. for (i = 0; i < 100; i++) {
  2599. tg3_readphy(tp, MII_BMSR, &bmsr);
  2600. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2601. (bmsr & BMSR_LSTATUS))
  2602. break;
  2603. udelay(40);
  2604. }
  2605. if (bmsr & BMSR_LSTATUS) {
  2606. u32 aux_stat, bmcr;
  2607. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2608. for (i = 0; i < 2000; i++) {
  2609. udelay(10);
  2610. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2611. aux_stat)
  2612. break;
  2613. }
  2614. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2615. &current_speed,
  2616. &current_duplex);
  2617. bmcr = 0;
  2618. for (i = 0; i < 200; i++) {
  2619. tg3_readphy(tp, MII_BMCR, &bmcr);
  2620. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2621. continue;
  2622. if (bmcr && bmcr != 0x7fff)
  2623. break;
  2624. udelay(10);
  2625. }
  2626. lcl_adv = 0;
  2627. rmt_adv = 0;
  2628. tp->link_config.active_speed = current_speed;
  2629. tp->link_config.active_duplex = current_duplex;
  2630. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2631. if ((bmcr & BMCR_ANENABLE) &&
  2632. tg3_copper_is_advertising_all(tp,
  2633. tp->link_config.advertising)) {
  2634. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2635. &rmt_adv))
  2636. current_link_up = 1;
  2637. }
  2638. } else {
  2639. if (!(bmcr & BMCR_ANENABLE) &&
  2640. tp->link_config.speed == current_speed &&
  2641. tp->link_config.duplex == current_duplex &&
  2642. tp->link_config.flowctrl ==
  2643. tp->link_config.active_flowctrl) {
  2644. current_link_up = 1;
  2645. }
  2646. }
  2647. if (current_link_up == 1 &&
  2648. tp->link_config.active_duplex == DUPLEX_FULL)
  2649. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2650. }
  2651. relink:
  2652. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2653. u32 tmp;
  2654. tg3_phy_copper_begin(tp);
  2655. tg3_readphy(tp, MII_BMSR, &tmp);
  2656. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2657. (tmp & BMSR_LSTATUS))
  2658. current_link_up = 1;
  2659. }
  2660. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2661. if (current_link_up == 1) {
  2662. if (tp->link_config.active_speed == SPEED_100 ||
  2663. tp->link_config.active_speed == SPEED_10)
  2664. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2665. else
  2666. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2667. } else if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)
  2668. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2669. else
  2670. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2671. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2672. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2673. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2674. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2675. if (current_link_up == 1 &&
  2676. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2677. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2678. else
  2679. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2680. }
  2681. /* ??? Without this setting Netgear GA302T PHY does not
  2682. * ??? send/receive packets...
  2683. */
  2684. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2685. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2686. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2687. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2688. udelay(80);
  2689. }
  2690. tw32_f(MAC_MODE, tp->mac_mode);
  2691. udelay(40);
  2692. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2693. /* Polled via timer. */
  2694. tw32_f(MAC_EVENT, 0);
  2695. } else {
  2696. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2697. }
  2698. udelay(40);
  2699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2700. current_link_up == 1 &&
  2701. tp->link_config.active_speed == SPEED_1000 &&
  2702. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2703. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2704. udelay(120);
  2705. tw32_f(MAC_STATUS,
  2706. (MAC_STATUS_SYNC_CHANGED |
  2707. MAC_STATUS_CFG_CHANGED));
  2708. udelay(40);
  2709. tg3_write_mem(tp,
  2710. NIC_SRAM_FIRMWARE_MBOX,
  2711. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2712. }
  2713. /* Prevent send BD corruption. */
  2714. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2715. u16 oldlnkctl, newlnkctl;
  2716. pci_read_config_word(tp->pdev,
  2717. tp->pcie_cap + PCI_EXP_LNKCTL,
  2718. &oldlnkctl);
  2719. if (tp->link_config.active_speed == SPEED_100 ||
  2720. tp->link_config.active_speed == SPEED_10)
  2721. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2722. else
  2723. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2724. if (newlnkctl != oldlnkctl)
  2725. pci_write_config_word(tp->pdev,
  2726. tp->pcie_cap + PCI_EXP_LNKCTL,
  2727. newlnkctl);
  2728. }
  2729. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2730. if (current_link_up)
  2731. netif_carrier_on(tp->dev);
  2732. else
  2733. netif_carrier_off(tp->dev);
  2734. tg3_link_report(tp);
  2735. }
  2736. return 0;
  2737. }
  2738. struct tg3_fiber_aneginfo {
  2739. int state;
  2740. #define ANEG_STATE_UNKNOWN 0
  2741. #define ANEG_STATE_AN_ENABLE 1
  2742. #define ANEG_STATE_RESTART_INIT 2
  2743. #define ANEG_STATE_RESTART 3
  2744. #define ANEG_STATE_DISABLE_LINK_OK 4
  2745. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2746. #define ANEG_STATE_ABILITY_DETECT 6
  2747. #define ANEG_STATE_ACK_DETECT_INIT 7
  2748. #define ANEG_STATE_ACK_DETECT 8
  2749. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2750. #define ANEG_STATE_COMPLETE_ACK 10
  2751. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2752. #define ANEG_STATE_IDLE_DETECT 12
  2753. #define ANEG_STATE_LINK_OK 13
  2754. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2755. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2756. u32 flags;
  2757. #define MR_AN_ENABLE 0x00000001
  2758. #define MR_RESTART_AN 0x00000002
  2759. #define MR_AN_COMPLETE 0x00000004
  2760. #define MR_PAGE_RX 0x00000008
  2761. #define MR_NP_LOADED 0x00000010
  2762. #define MR_TOGGLE_TX 0x00000020
  2763. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2764. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2765. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2766. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2767. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2768. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2769. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2770. #define MR_TOGGLE_RX 0x00002000
  2771. #define MR_NP_RX 0x00004000
  2772. #define MR_LINK_OK 0x80000000
  2773. unsigned long link_time, cur_time;
  2774. u32 ability_match_cfg;
  2775. int ability_match_count;
  2776. char ability_match, idle_match, ack_match;
  2777. u32 txconfig, rxconfig;
  2778. #define ANEG_CFG_NP 0x00000080
  2779. #define ANEG_CFG_ACK 0x00000040
  2780. #define ANEG_CFG_RF2 0x00000020
  2781. #define ANEG_CFG_RF1 0x00000010
  2782. #define ANEG_CFG_PS2 0x00000001
  2783. #define ANEG_CFG_PS1 0x00008000
  2784. #define ANEG_CFG_HD 0x00004000
  2785. #define ANEG_CFG_FD 0x00002000
  2786. #define ANEG_CFG_INVAL 0x00001f06
  2787. };
  2788. #define ANEG_OK 0
  2789. #define ANEG_DONE 1
  2790. #define ANEG_TIMER_ENAB 2
  2791. #define ANEG_FAILED -1
  2792. #define ANEG_STATE_SETTLE_TIME 10000
  2793. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2794. struct tg3_fiber_aneginfo *ap)
  2795. {
  2796. u16 flowctrl;
  2797. unsigned long delta;
  2798. u32 rx_cfg_reg;
  2799. int ret;
  2800. if (ap->state == ANEG_STATE_UNKNOWN) {
  2801. ap->rxconfig = 0;
  2802. ap->link_time = 0;
  2803. ap->cur_time = 0;
  2804. ap->ability_match_cfg = 0;
  2805. ap->ability_match_count = 0;
  2806. ap->ability_match = 0;
  2807. ap->idle_match = 0;
  2808. ap->ack_match = 0;
  2809. }
  2810. ap->cur_time++;
  2811. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2812. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2813. if (rx_cfg_reg != ap->ability_match_cfg) {
  2814. ap->ability_match_cfg = rx_cfg_reg;
  2815. ap->ability_match = 0;
  2816. ap->ability_match_count = 0;
  2817. } else {
  2818. if (++ap->ability_match_count > 1) {
  2819. ap->ability_match = 1;
  2820. ap->ability_match_cfg = rx_cfg_reg;
  2821. }
  2822. }
  2823. if (rx_cfg_reg & ANEG_CFG_ACK)
  2824. ap->ack_match = 1;
  2825. else
  2826. ap->ack_match = 0;
  2827. ap->idle_match = 0;
  2828. } else {
  2829. ap->idle_match = 1;
  2830. ap->ability_match_cfg = 0;
  2831. ap->ability_match_count = 0;
  2832. ap->ability_match = 0;
  2833. ap->ack_match = 0;
  2834. rx_cfg_reg = 0;
  2835. }
  2836. ap->rxconfig = rx_cfg_reg;
  2837. ret = ANEG_OK;
  2838. switch(ap->state) {
  2839. case ANEG_STATE_UNKNOWN:
  2840. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2841. ap->state = ANEG_STATE_AN_ENABLE;
  2842. /* fallthru */
  2843. case ANEG_STATE_AN_ENABLE:
  2844. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2845. if (ap->flags & MR_AN_ENABLE) {
  2846. ap->link_time = 0;
  2847. ap->cur_time = 0;
  2848. ap->ability_match_cfg = 0;
  2849. ap->ability_match_count = 0;
  2850. ap->ability_match = 0;
  2851. ap->idle_match = 0;
  2852. ap->ack_match = 0;
  2853. ap->state = ANEG_STATE_RESTART_INIT;
  2854. } else {
  2855. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2856. }
  2857. break;
  2858. case ANEG_STATE_RESTART_INIT:
  2859. ap->link_time = ap->cur_time;
  2860. ap->flags &= ~(MR_NP_LOADED);
  2861. ap->txconfig = 0;
  2862. tw32(MAC_TX_AUTO_NEG, 0);
  2863. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2864. tw32_f(MAC_MODE, tp->mac_mode);
  2865. udelay(40);
  2866. ret = ANEG_TIMER_ENAB;
  2867. ap->state = ANEG_STATE_RESTART;
  2868. /* fallthru */
  2869. case ANEG_STATE_RESTART:
  2870. delta = ap->cur_time - ap->link_time;
  2871. if (delta > ANEG_STATE_SETTLE_TIME) {
  2872. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2873. } else {
  2874. ret = ANEG_TIMER_ENAB;
  2875. }
  2876. break;
  2877. case ANEG_STATE_DISABLE_LINK_OK:
  2878. ret = ANEG_DONE;
  2879. break;
  2880. case ANEG_STATE_ABILITY_DETECT_INIT:
  2881. ap->flags &= ~(MR_TOGGLE_TX);
  2882. ap->txconfig = ANEG_CFG_FD;
  2883. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2884. if (flowctrl & ADVERTISE_1000XPAUSE)
  2885. ap->txconfig |= ANEG_CFG_PS1;
  2886. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2887. ap->txconfig |= ANEG_CFG_PS2;
  2888. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2889. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2890. tw32_f(MAC_MODE, tp->mac_mode);
  2891. udelay(40);
  2892. ap->state = ANEG_STATE_ABILITY_DETECT;
  2893. break;
  2894. case ANEG_STATE_ABILITY_DETECT:
  2895. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2896. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2897. }
  2898. break;
  2899. case ANEG_STATE_ACK_DETECT_INIT:
  2900. ap->txconfig |= ANEG_CFG_ACK;
  2901. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2902. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2903. tw32_f(MAC_MODE, tp->mac_mode);
  2904. udelay(40);
  2905. ap->state = ANEG_STATE_ACK_DETECT;
  2906. /* fallthru */
  2907. case ANEG_STATE_ACK_DETECT:
  2908. if (ap->ack_match != 0) {
  2909. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2910. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2911. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2912. } else {
  2913. ap->state = ANEG_STATE_AN_ENABLE;
  2914. }
  2915. } else if (ap->ability_match != 0 &&
  2916. ap->rxconfig == 0) {
  2917. ap->state = ANEG_STATE_AN_ENABLE;
  2918. }
  2919. break;
  2920. case ANEG_STATE_COMPLETE_ACK_INIT:
  2921. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2922. ret = ANEG_FAILED;
  2923. break;
  2924. }
  2925. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2926. MR_LP_ADV_HALF_DUPLEX |
  2927. MR_LP_ADV_SYM_PAUSE |
  2928. MR_LP_ADV_ASYM_PAUSE |
  2929. MR_LP_ADV_REMOTE_FAULT1 |
  2930. MR_LP_ADV_REMOTE_FAULT2 |
  2931. MR_LP_ADV_NEXT_PAGE |
  2932. MR_TOGGLE_RX |
  2933. MR_NP_RX);
  2934. if (ap->rxconfig & ANEG_CFG_FD)
  2935. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2936. if (ap->rxconfig & ANEG_CFG_HD)
  2937. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2938. if (ap->rxconfig & ANEG_CFG_PS1)
  2939. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2940. if (ap->rxconfig & ANEG_CFG_PS2)
  2941. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2942. if (ap->rxconfig & ANEG_CFG_RF1)
  2943. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2944. if (ap->rxconfig & ANEG_CFG_RF2)
  2945. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2946. if (ap->rxconfig & ANEG_CFG_NP)
  2947. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2948. ap->link_time = ap->cur_time;
  2949. ap->flags ^= (MR_TOGGLE_TX);
  2950. if (ap->rxconfig & 0x0008)
  2951. ap->flags |= MR_TOGGLE_RX;
  2952. if (ap->rxconfig & ANEG_CFG_NP)
  2953. ap->flags |= MR_NP_RX;
  2954. ap->flags |= MR_PAGE_RX;
  2955. ap->state = ANEG_STATE_COMPLETE_ACK;
  2956. ret = ANEG_TIMER_ENAB;
  2957. break;
  2958. case ANEG_STATE_COMPLETE_ACK:
  2959. if (ap->ability_match != 0 &&
  2960. ap->rxconfig == 0) {
  2961. ap->state = ANEG_STATE_AN_ENABLE;
  2962. break;
  2963. }
  2964. delta = ap->cur_time - ap->link_time;
  2965. if (delta > ANEG_STATE_SETTLE_TIME) {
  2966. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2967. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2968. } else {
  2969. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2970. !(ap->flags & MR_NP_RX)) {
  2971. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2972. } else {
  2973. ret = ANEG_FAILED;
  2974. }
  2975. }
  2976. }
  2977. break;
  2978. case ANEG_STATE_IDLE_DETECT_INIT:
  2979. ap->link_time = ap->cur_time;
  2980. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2981. tw32_f(MAC_MODE, tp->mac_mode);
  2982. udelay(40);
  2983. ap->state = ANEG_STATE_IDLE_DETECT;
  2984. ret = ANEG_TIMER_ENAB;
  2985. break;
  2986. case ANEG_STATE_IDLE_DETECT:
  2987. if (ap->ability_match != 0 &&
  2988. ap->rxconfig == 0) {
  2989. ap->state = ANEG_STATE_AN_ENABLE;
  2990. break;
  2991. }
  2992. delta = ap->cur_time - ap->link_time;
  2993. if (delta > ANEG_STATE_SETTLE_TIME) {
  2994. /* XXX another gem from the Broadcom driver :( */
  2995. ap->state = ANEG_STATE_LINK_OK;
  2996. }
  2997. break;
  2998. case ANEG_STATE_LINK_OK:
  2999. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3000. ret = ANEG_DONE;
  3001. break;
  3002. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3003. /* ??? unimplemented */
  3004. break;
  3005. case ANEG_STATE_NEXT_PAGE_WAIT:
  3006. /* ??? unimplemented */
  3007. break;
  3008. default:
  3009. ret = ANEG_FAILED;
  3010. break;
  3011. }
  3012. return ret;
  3013. }
  3014. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3015. {
  3016. int res = 0;
  3017. struct tg3_fiber_aneginfo aninfo;
  3018. int status = ANEG_FAILED;
  3019. unsigned int tick;
  3020. u32 tmp;
  3021. tw32_f(MAC_TX_AUTO_NEG, 0);
  3022. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3023. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3024. udelay(40);
  3025. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3026. udelay(40);
  3027. memset(&aninfo, 0, sizeof(aninfo));
  3028. aninfo.flags |= MR_AN_ENABLE;
  3029. aninfo.state = ANEG_STATE_UNKNOWN;
  3030. aninfo.cur_time = 0;
  3031. tick = 0;
  3032. while (++tick < 195000) {
  3033. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3034. if (status == ANEG_DONE || status == ANEG_FAILED)
  3035. break;
  3036. udelay(1);
  3037. }
  3038. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3039. tw32_f(MAC_MODE, tp->mac_mode);
  3040. udelay(40);
  3041. *txflags = aninfo.txconfig;
  3042. *rxflags = aninfo.flags;
  3043. if (status == ANEG_DONE &&
  3044. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3045. MR_LP_ADV_FULL_DUPLEX)))
  3046. res = 1;
  3047. return res;
  3048. }
  3049. static void tg3_init_bcm8002(struct tg3 *tp)
  3050. {
  3051. u32 mac_status = tr32(MAC_STATUS);
  3052. int i;
  3053. /* Reset when initting first time or we have a link. */
  3054. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  3055. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3056. return;
  3057. /* Set PLL lock range. */
  3058. tg3_writephy(tp, 0x16, 0x8007);
  3059. /* SW reset */
  3060. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3061. /* Wait for reset to complete. */
  3062. /* XXX schedule_timeout() ... */
  3063. for (i = 0; i < 500; i++)
  3064. udelay(10);
  3065. /* Config mode; select PMA/Ch 1 regs. */
  3066. tg3_writephy(tp, 0x10, 0x8411);
  3067. /* Enable auto-lock and comdet, select txclk for tx. */
  3068. tg3_writephy(tp, 0x11, 0x0a10);
  3069. tg3_writephy(tp, 0x18, 0x00a0);
  3070. tg3_writephy(tp, 0x16, 0x41ff);
  3071. /* Assert and deassert POR. */
  3072. tg3_writephy(tp, 0x13, 0x0400);
  3073. udelay(40);
  3074. tg3_writephy(tp, 0x13, 0x0000);
  3075. tg3_writephy(tp, 0x11, 0x0a50);
  3076. udelay(40);
  3077. tg3_writephy(tp, 0x11, 0x0a10);
  3078. /* Wait for signal to stabilize */
  3079. /* XXX schedule_timeout() ... */
  3080. for (i = 0; i < 15000; i++)
  3081. udelay(10);
  3082. /* Deselect the channel register so we can read the PHYID
  3083. * later.
  3084. */
  3085. tg3_writephy(tp, 0x10, 0x8011);
  3086. }
  3087. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3088. {
  3089. u16 flowctrl;
  3090. u32 sg_dig_ctrl, sg_dig_status;
  3091. u32 serdes_cfg, expected_sg_dig_ctrl;
  3092. int workaround, port_a;
  3093. int current_link_up;
  3094. serdes_cfg = 0;
  3095. expected_sg_dig_ctrl = 0;
  3096. workaround = 0;
  3097. port_a = 1;
  3098. current_link_up = 0;
  3099. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3100. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3101. workaround = 1;
  3102. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3103. port_a = 0;
  3104. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3105. /* preserve bits 20-23 for voltage regulator */
  3106. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3107. }
  3108. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3109. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3110. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3111. if (workaround) {
  3112. u32 val = serdes_cfg;
  3113. if (port_a)
  3114. val |= 0xc010000;
  3115. else
  3116. val |= 0x4010000;
  3117. tw32_f(MAC_SERDES_CFG, val);
  3118. }
  3119. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3120. }
  3121. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3122. tg3_setup_flow_control(tp, 0, 0);
  3123. current_link_up = 1;
  3124. }
  3125. goto out;
  3126. }
  3127. /* Want auto-negotiation. */
  3128. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3129. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3130. if (flowctrl & ADVERTISE_1000XPAUSE)
  3131. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3132. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3133. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3134. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3135. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  3136. tp->serdes_counter &&
  3137. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3138. MAC_STATUS_RCVD_CFG)) ==
  3139. MAC_STATUS_PCS_SYNCED)) {
  3140. tp->serdes_counter--;
  3141. current_link_up = 1;
  3142. goto out;
  3143. }
  3144. restart_autoneg:
  3145. if (workaround)
  3146. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3147. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3148. udelay(5);
  3149. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3150. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3151. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3152. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3153. MAC_STATUS_SIGNAL_DET)) {
  3154. sg_dig_status = tr32(SG_DIG_STATUS);
  3155. mac_status = tr32(MAC_STATUS);
  3156. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3157. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3158. u32 local_adv = 0, remote_adv = 0;
  3159. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3160. local_adv |= ADVERTISE_1000XPAUSE;
  3161. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3162. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3163. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3164. remote_adv |= LPA_1000XPAUSE;
  3165. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3166. remote_adv |= LPA_1000XPAUSE_ASYM;
  3167. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3168. current_link_up = 1;
  3169. tp->serdes_counter = 0;
  3170. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3171. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3172. if (tp->serdes_counter)
  3173. tp->serdes_counter--;
  3174. else {
  3175. if (workaround) {
  3176. u32 val = serdes_cfg;
  3177. if (port_a)
  3178. val |= 0xc010000;
  3179. else
  3180. val |= 0x4010000;
  3181. tw32_f(MAC_SERDES_CFG, val);
  3182. }
  3183. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3184. udelay(40);
  3185. /* Link parallel detection - link is up */
  3186. /* only if we have PCS_SYNC and not */
  3187. /* receiving config code words */
  3188. mac_status = tr32(MAC_STATUS);
  3189. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3190. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3191. tg3_setup_flow_control(tp, 0, 0);
  3192. current_link_up = 1;
  3193. tp->tg3_flags2 |=
  3194. TG3_FLG2_PARALLEL_DETECT;
  3195. tp->serdes_counter =
  3196. SERDES_PARALLEL_DET_TIMEOUT;
  3197. } else
  3198. goto restart_autoneg;
  3199. }
  3200. }
  3201. } else {
  3202. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3203. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3204. }
  3205. out:
  3206. return current_link_up;
  3207. }
  3208. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3209. {
  3210. int current_link_up = 0;
  3211. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3212. goto out;
  3213. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3214. u32 txflags, rxflags;
  3215. int i;
  3216. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3217. u32 local_adv = 0, remote_adv = 0;
  3218. if (txflags & ANEG_CFG_PS1)
  3219. local_adv |= ADVERTISE_1000XPAUSE;
  3220. if (txflags & ANEG_CFG_PS2)
  3221. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3222. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3223. remote_adv |= LPA_1000XPAUSE;
  3224. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3225. remote_adv |= LPA_1000XPAUSE_ASYM;
  3226. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3227. current_link_up = 1;
  3228. }
  3229. for (i = 0; i < 30; i++) {
  3230. udelay(20);
  3231. tw32_f(MAC_STATUS,
  3232. (MAC_STATUS_SYNC_CHANGED |
  3233. MAC_STATUS_CFG_CHANGED));
  3234. udelay(40);
  3235. if ((tr32(MAC_STATUS) &
  3236. (MAC_STATUS_SYNC_CHANGED |
  3237. MAC_STATUS_CFG_CHANGED)) == 0)
  3238. break;
  3239. }
  3240. mac_status = tr32(MAC_STATUS);
  3241. if (current_link_up == 0 &&
  3242. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3243. !(mac_status & MAC_STATUS_RCVD_CFG))
  3244. current_link_up = 1;
  3245. } else {
  3246. tg3_setup_flow_control(tp, 0, 0);
  3247. /* Forcing 1000FD link up. */
  3248. current_link_up = 1;
  3249. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3250. udelay(40);
  3251. tw32_f(MAC_MODE, tp->mac_mode);
  3252. udelay(40);
  3253. }
  3254. out:
  3255. return current_link_up;
  3256. }
  3257. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3258. {
  3259. u32 orig_pause_cfg;
  3260. u16 orig_active_speed;
  3261. u8 orig_active_duplex;
  3262. u32 mac_status;
  3263. int current_link_up;
  3264. int i;
  3265. orig_pause_cfg = tp->link_config.active_flowctrl;
  3266. orig_active_speed = tp->link_config.active_speed;
  3267. orig_active_duplex = tp->link_config.active_duplex;
  3268. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3269. netif_carrier_ok(tp->dev) &&
  3270. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3271. mac_status = tr32(MAC_STATUS);
  3272. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3273. MAC_STATUS_SIGNAL_DET |
  3274. MAC_STATUS_CFG_CHANGED |
  3275. MAC_STATUS_RCVD_CFG);
  3276. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3277. MAC_STATUS_SIGNAL_DET)) {
  3278. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3279. MAC_STATUS_CFG_CHANGED));
  3280. return 0;
  3281. }
  3282. }
  3283. tw32_f(MAC_TX_AUTO_NEG, 0);
  3284. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3285. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3286. tw32_f(MAC_MODE, tp->mac_mode);
  3287. udelay(40);
  3288. if (tp->phy_id == PHY_ID_BCM8002)
  3289. tg3_init_bcm8002(tp);
  3290. /* Enable link change event even when serdes polling. */
  3291. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3292. udelay(40);
  3293. current_link_up = 0;
  3294. mac_status = tr32(MAC_STATUS);
  3295. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3296. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3297. else
  3298. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3299. tp->napi[0].hw_status->status =
  3300. (SD_STATUS_UPDATED |
  3301. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3302. for (i = 0; i < 100; i++) {
  3303. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3304. MAC_STATUS_CFG_CHANGED));
  3305. udelay(5);
  3306. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3307. MAC_STATUS_CFG_CHANGED |
  3308. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3309. break;
  3310. }
  3311. mac_status = tr32(MAC_STATUS);
  3312. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3313. current_link_up = 0;
  3314. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3315. tp->serdes_counter == 0) {
  3316. tw32_f(MAC_MODE, (tp->mac_mode |
  3317. MAC_MODE_SEND_CONFIGS));
  3318. udelay(1);
  3319. tw32_f(MAC_MODE, tp->mac_mode);
  3320. }
  3321. }
  3322. if (current_link_up == 1) {
  3323. tp->link_config.active_speed = SPEED_1000;
  3324. tp->link_config.active_duplex = DUPLEX_FULL;
  3325. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3326. LED_CTRL_LNKLED_OVERRIDE |
  3327. LED_CTRL_1000MBPS_ON));
  3328. } else {
  3329. tp->link_config.active_speed = SPEED_INVALID;
  3330. tp->link_config.active_duplex = DUPLEX_INVALID;
  3331. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3332. LED_CTRL_LNKLED_OVERRIDE |
  3333. LED_CTRL_TRAFFIC_OVERRIDE));
  3334. }
  3335. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3336. if (current_link_up)
  3337. netif_carrier_on(tp->dev);
  3338. else
  3339. netif_carrier_off(tp->dev);
  3340. tg3_link_report(tp);
  3341. } else {
  3342. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3343. if (orig_pause_cfg != now_pause_cfg ||
  3344. orig_active_speed != tp->link_config.active_speed ||
  3345. orig_active_duplex != tp->link_config.active_duplex)
  3346. tg3_link_report(tp);
  3347. }
  3348. return 0;
  3349. }
  3350. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3351. {
  3352. int current_link_up, err = 0;
  3353. u32 bmsr, bmcr;
  3354. u16 current_speed;
  3355. u8 current_duplex;
  3356. u32 local_adv, remote_adv;
  3357. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3358. tw32_f(MAC_MODE, tp->mac_mode);
  3359. udelay(40);
  3360. tw32(MAC_EVENT, 0);
  3361. tw32_f(MAC_STATUS,
  3362. (MAC_STATUS_SYNC_CHANGED |
  3363. MAC_STATUS_CFG_CHANGED |
  3364. MAC_STATUS_MI_COMPLETION |
  3365. MAC_STATUS_LNKSTATE_CHANGED));
  3366. udelay(40);
  3367. if (force_reset)
  3368. tg3_phy_reset(tp);
  3369. current_link_up = 0;
  3370. current_speed = SPEED_INVALID;
  3371. current_duplex = DUPLEX_INVALID;
  3372. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3373. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3375. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3376. bmsr |= BMSR_LSTATUS;
  3377. else
  3378. bmsr &= ~BMSR_LSTATUS;
  3379. }
  3380. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3381. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3382. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3383. /* do nothing, just check for link up at the end */
  3384. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3385. u32 adv, new_adv;
  3386. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3387. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3388. ADVERTISE_1000XPAUSE |
  3389. ADVERTISE_1000XPSE_ASYM |
  3390. ADVERTISE_SLCT);
  3391. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3392. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3393. new_adv |= ADVERTISE_1000XHALF;
  3394. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3395. new_adv |= ADVERTISE_1000XFULL;
  3396. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3397. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3398. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3399. tg3_writephy(tp, MII_BMCR, bmcr);
  3400. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3401. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3402. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3403. return err;
  3404. }
  3405. } else {
  3406. u32 new_bmcr;
  3407. bmcr &= ~BMCR_SPEED1000;
  3408. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3409. if (tp->link_config.duplex == DUPLEX_FULL)
  3410. new_bmcr |= BMCR_FULLDPLX;
  3411. if (new_bmcr != bmcr) {
  3412. /* BMCR_SPEED1000 is a reserved bit that needs
  3413. * to be set on write.
  3414. */
  3415. new_bmcr |= BMCR_SPEED1000;
  3416. /* Force a linkdown */
  3417. if (netif_carrier_ok(tp->dev)) {
  3418. u32 adv;
  3419. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3420. adv &= ~(ADVERTISE_1000XFULL |
  3421. ADVERTISE_1000XHALF |
  3422. ADVERTISE_SLCT);
  3423. tg3_writephy(tp, MII_ADVERTISE, adv);
  3424. tg3_writephy(tp, MII_BMCR, bmcr |
  3425. BMCR_ANRESTART |
  3426. BMCR_ANENABLE);
  3427. udelay(10);
  3428. netif_carrier_off(tp->dev);
  3429. }
  3430. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3431. bmcr = new_bmcr;
  3432. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3433. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3434. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3435. ASIC_REV_5714) {
  3436. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3437. bmsr |= BMSR_LSTATUS;
  3438. else
  3439. bmsr &= ~BMSR_LSTATUS;
  3440. }
  3441. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3442. }
  3443. }
  3444. if (bmsr & BMSR_LSTATUS) {
  3445. current_speed = SPEED_1000;
  3446. current_link_up = 1;
  3447. if (bmcr & BMCR_FULLDPLX)
  3448. current_duplex = DUPLEX_FULL;
  3449. else
  3450. current_duplex = DUPLEX_HALF;
  3451. local_adv = 0;
  3452. remote_adv = 0;
  3453. if (bmcr & BMCR_ANENABLE) {
  3454. u32 common;
  3455. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3456. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3457. common = local_adv & remote_adv;
  3458. if (common & (ADVERTISE_1000XHALF |
  3459. ADVERTISE_1000XFULL)) {
  3460. if (common & ADVERTISE_1000XFULL)
  3461. current_duplex = DUPLEX_FULL;
  3462. else
  3463. current_duplex = DUPLEX_HALF;
  3464. }
  3465. else
  3466. current_link_up = 0;
  3467. }
  3468. }
  3469. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3470. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3471. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3472. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3473. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3474. tw32_f(MAC_MODE, tp->mac_mode);
  3475. udelay(40);
  3476. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3477. tp->link_config.active_speed = current_speed;
  3478. tp->link_config.active_duplex = current_duplex;
  3479. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3480. if (current_link_up)
  3481. netif_carrier_on(tp->dev);
  3482. else {
  3483. netif_carrier_off(tp->dev);
  3484. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3485. }
  3486. tg3_link_report(tp);
  3487. }
  3488. return err;
  3489. }
  3490. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3491. {
  3492. if (tp->serdes_counter) {
  3493. /* Give autoneg time to complete. */
  3494. tp->serdes_counter--;
  3495. return;
  3496. }
  3497. if (!netif_carrier_ok(tp->dev) &&
  3498. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3499. u32 bmcr;
  3500. tg3_readphy(tp, MII_BMCR, &bmcr);
  3501. if (bmcr & BMCR_ANENABLE) {
  3502. u32 phy1, phy2;
  3503. /* Select shadow register 0x1f */
  3504. tg3_writephy(tp, 0x1c, 0x7c00);
  3505. tg3_readphy(tp, 0x1c, &phy1);
  3506. /* Select expansion interrupt status register */
  3507. tg3_writephy(tp, 0x17, 0x0f01);
  3508. tg3_readphy(tp, 0x15, &phy2);
  3509. tg3_readphy(tp, 0x15, &phy2);
  3510. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3511. /* We have signal detect and not receiving
  3512. * config code words, link is up by parallel
  3513. * detection.
  3514. */
  3515. bmcr &= ~BMCR_ANENABLE;
  3516. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3517. tg3_writephy(tp, MII_BMCR, bmcr);
  3518. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3519. }
  3520. }
  3521. }
  3522. else if (netif_carrier_ok(tp->dev) &&
  3523. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3524. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3525. u32 phy2;
  3526. /* Select expansion interrupt status register */
  3527. tg3_writephy(tp, 0x17, 0x0f01);
  3528. tg3_readphy(tp, 0x15, &phy2);
  3529. if (phy2 & 0x20) {
  3530. u32 bmcr;
  3531. /* Config code words received, turn on autoneg. */
  3532. tg3_readphy(tp, MII_BMCR, &bmcr);
  3533. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3534. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3535. }
  3536. }
  3537. }
  3538. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3539. {
  3540. int err;
  3541. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3542. err = tg3_setup_fiber_phy(tp, force_reset);
  3543. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3544. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3545. } else {
  3546. err = tg3_setup_copper_phy(tp, force_reset);
  3547. }
  3548. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3549. u32 val, scale;
  3550. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3551. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3552. scale = 65;
  3553. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3554. scale = 6;
  3555. else
  3556. scale = 12;
  3557. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3558. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3559. tw32(GRC_MISC_CFG, val);
  3560. }
  3561. if (tp->link_config.active_speed == SPEED_1000 &&
  3562. tp->link_config.active_duplex == DUPLEX_HALF)
  3563. tw32(MAC_TX_LENGTHS,
  3564. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3565. (6 << TX_LENGTHS_IPG_SHIFT) |
  3566. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3567. else
  3568. tw32(MAC_TX_LENGTHS,
  3569. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3570. (6 << TX_LENGTHS_IPG_SHIFT) |
  3571. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3572. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3573. if (netif_carrier_ok(tp->dev)) {
  3574. tw32(HOSTCC_STAT_COAL_TICKS,
  3575. tp->coal.stats_block_coalesce_usecs);
  3576. } else {
  3577. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3578. }
  3579. }
  3580. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3581. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3582. if (!netif_carrier_ok(tp->dev))
  3583. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3584. tp->pwrmgmt_thresh;
  3585. else
  3586. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3587. tw32(PCIE_PWR_MGMT_THRESH, val);
  3588. }
  3589. return err;
  3590. }
  3591. /* This is called whenever we suspect that the system chipset is re-
  3592. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3593. * is bogus tx completions. We try to recover by setting the
  3594. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3595. * in the workqueue.
  3596. */
  3597. static void tg3_tx_recover(struct tg3 *tp)
  3598. {
  3599. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3600. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3601. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3602. "mapped I/O cycles to the network device, attempting to "
  3603. "recover. Please report the problem to the driver maintainer "
  3604. "and include system chipset information.\n", tp->dev->name);
  3605. spin_lock(&tp->lock);
  3606. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3607. spin_unlock(&tp->lock);
  3608. }
  3609. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3610. {
  3611. smp_mb();
  3612. return tnapi->tx_pending -
  3613. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3614. }
  3615. /* Tigon3 never reports partial packet sends. So we do not
  3616. * need special logic to handle SKBs that have not had all
  3617. * of their frags sent yet, like SunGEM does.
  3618. */
  3619. static void tg3_tx(struct tg3_napi *tnapi)
  3620. {
  3621. struct tg3 *tp = tnapi->tp;
  3622. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3623. u32 sw_idx = tnapi->tx_cons;
  3624. struct netdev_queue *txq;
  3625. int index = tnapi - tp->napi;
  3626. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  3627. index--;
  3628. txq = netdev_get_tx_queue(tp->dev, index);
  3629. while (sw_idx != hw_idx) {
  3630. struct tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3631. struct sk_buff *skb = ri->skb;
  3632. int i, tx_bug = 0;
  3633. if (unlikely(skb == NULL)) {
  3634. tg3_tx_recover(tp);
  3635. return;
  3636. }
  3637. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3638. ri->skb = NULL;
  3639. sw_idx = NEXT_TX(sw_idx);
  3640. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3641. ri = &tnapi->tx_buffers[sw_idx];
  3642. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3643. tx_bug = 1;
  3644. sw_idx = NEXT_TX(sw_idx);
  3645. }
  3646. dev_kfree_skb(skb);
  3647. if (unlikely(tx_bug)) {
  3648. tg3_tx_recover(tp);
  3649. return;
  3650. }
  3651. }
  3652. tnapi->tx_cons = sw_idx;
  3653. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3654. * before checking for netif_queue_stopped(). Without the
  3655. * memory barrier, there is a small possibility that tg3_start_xmit()
  3656. * will miss it and cause the queue to be stopped forever.
  3657. */
  3658. smp_mb();
  3659. if (unlikely(netif_tx_queue_stopped(txq) &&
  3660. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3661. __netif_tx_lock(txq, smp_processor_id());
  3662. if (netif_tx_queue_stopped(txq) &&
  3663. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3664. netif_tx_wake_queue(txq);
  3665. __netif_tx_unlock(txq);
  3666. }
  3667. }
  3668. /* Returns size of skb allocated or < 0 on error.
  3669. *
  3670. * We only need to fill in the address because the other members
  3671. * of the RX descriptor are invariant, see tg3_init_rings.
  3672. *
  3673. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3674. * posting buffers we only dirty the first cache line of the RX
  3675. * descriptor (containing the address). Whereas for the RX status
  3676. * buffers the cpu only reads the last cacheline of the RX descriptor
  3677. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3678. */
  3679. static int tg3_alloc_rx_skb(struct tg3_napi *tnapi, u32 opaque_key,
  3680. int src_idx, u32 dest_idx_unmasked)
  3681. {
  3682. struct tg3 *tp = tnapi->tp;
  3683. struct tg3_rx_buffer_desc *desc;
  3684. struct ring_info *map, *src_map;
  3685. struct sk_buff *skb;
  3686. dma_addr_t mapping;
  3687. int skb_size, dest_idx;
  3688. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3689. src_map = NULL;
  3690. switch (opaque_key) {
  3691. case RXD_OPAQUE_RING_STD:
  3692. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3693. desc = &tpr->rx_std[dest_idx];
  3694. map = &tpr->rx_std_buffers[dest_idx];
  3695. if (src_idx >= 0)
  3696. src_map = &tpr->rx_std_buffers[src_idx];
  3697. skb_size = tp->rx_pkt_map_sz;
  3698. break;
  3699. case RXD_OPAQUE_RING_JUMBO:
  3700. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3701. desc = &tpr->rx_jmb[dest_idx].std;
  3702. map = &tpr->rx_jmb_buffers[dest_idx];
  3703. if (src_idx >= 0)
  3704. src_map = &tpr->rx_jmb_buffers[src_idx];
  3705. skb_size = TG3_RX_JMB_MAP_SZ;
  3706. break;
  3707. default:
  3708. return -EINVAL;
  3709. }
  3710. /* Do not overwrite any of the map or rp information
  3711. * until we are sure we can commit to a new buffer.
  3712. *
  3713. * Callers depend upon this behavior and assume that
  3714. * we leave everything unchanged if we fail.
  3715. */
  3716. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3717. if (skb == NULL)
  3718. return -ENOMEM;
  3719. skb_reserve(skb, tp->rx_offset);
  3720. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3721. PCI_DMA_FROMDEVICE);
  3722. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3723. dev_kfree_skb(skb);
  3724. return -EIO;
  3725. }
  3726. map->skb = skb;
  3727. pci_unmap_addr_set(map, mapping, mapping);
  3728. if (src_map != NULL)
  3729. src_map->skb = NULL;
  3730. desc->addr_hi = ((u64)mapping >> 32);
  3731. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3732. return skb_size;
  3733. }
  3734. /* We only need to move over in the address because the other
  3735. * members of the RX descriptor are invariant. See notes above
  3736. * tg3_alloc_rx_skb for full details.
  3737. */
  3738. static void tg3_recycle_rx(struct tg3_napi *tnapi, u32 opaque_key,
  3739. int src_idx, u32 dest_idx_unmasked)
  3740. {
  3741. struct tg3 *tp = tnapi->tp;
  3742. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3743. struct ring_info *src_map, *dest_map;
  3744. int dest_idx;
  3745. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3746. switch (opaque_key) {
  3747. case RXD_OPAQUE_RING_STD:
  3748. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3749. dest_desc = &tpr->rx_std[dest_idx];
  3750. dest_map = &tpr->rx_std_buffers[dest_idx];
  3751. src_desc = &tpr->rx_std[src_idx];
  3752. src_map = &tpr->rx_std_buffers[src_idx];
  3753. break;
  3754. case RXD_OPAQUE_RING_JUMBO:
  3755. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3756. dest_desc = &tpr->rx_jmb[dest_idx].std;
  3757. dest_map = &tpr->rx_jmb_buffers[dest_idx];
  3758. src_desc = &tpr->rx_jmb[src_idx].std;
  3759. src_map = &tpr->rx_jmb_buffers[src_idx];
  3760. break;
  3761. default:
  3762. return;
  3763. }
  3764. dest_map->skb = src_map->skb;
  3765. pci_unmap_addr_set(dest_map, mapping,
  3766. pci_unmap_addr(src_map, mapping));
  3767. dest_desc->addr_hi = src_desc->addr_hi;
  3768. dest_desc->addr_lo = src_desc->addr_lo;
  3769. src_map->skb = NULL;
  3770. }
  3771. /* The RX ring scheme is composed of multiple rings which post fresh
  3772. * buffers to the chip, and one special ring the chip uses to report
  3773. * status back to the host.
  3774. *
  3775. * The special ring reports the status of received packets to the
  3776. * host. The chip does not write into the original descriptor the
  3777. * RX buffer was obtained from. The chip simply takes the original
  3778. * descriptor as provided by the host, updates the status and length
  3779. * field, then writes this into the next status ring entry.
  3780. *
  3781. * Each ring the host uses to post buffers to the chip is described
  3782. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3783. * it is first placed into the on-chip ram. When the packet's length
  3784. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3785. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3786. * which is within the range of the new packet's length is chosen.
  3787. *
  3788. * The "separate ring for rx status" scheme may sound queer, but it makes
  3789. * sense from a cache coherency perspective. If only the host writes
  3790. * to the buffer post rings, and only the chip writes to the rx status
  3791. * rings, then cache lines never move beyond shared-modified state.
  3792. * If both the host and chip were to write into the same ring, cache line
  3793. * eviction could occur since both entities want it in an exclusive state.
  3794. */
  3795. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  3796. {
  3797. struct tg3 *tp = tnapi->tp;
  3798. u32 work_mask, rx_std_posted = 0;
  3799. u32 sw_idx = tnapi->rx_rcb_ptr;
  3800. u16 hw_idx;
  3801. int received;
  3802. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  3803. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3804. /*
  3805. * We need to order the read of hw_idx and the read of
  3806. * the opaque cookie.
  3807. */
  3808. rmb();
  3809. work_mask = 0;
  3810. received = 0;
  3811. while (sw_idx != hw_idx && budget > 0) {
  3812. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  3813. unsigned int len;
  3814. struct sk_buff *skb;
  3815. dma_addr_t dma_addr;
  3816. u32 opaque_key, desc_idx, *post_ptr;
  3817. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3818. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3819. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3820. struct ring_info *ri = &tpr->rx_std_buffers[desc_idx];
  3821. dma_addr = pci_unmap_addr(ri, mapping);
  3822. skb = ri->skb;
  3823. post_ptr = &tpr->rx_std_ptr;
  3824. rx_std_posted++;
  3825. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3826. struct ring_info *ri = &tpr->rx_jmb_buffers[desc_idx];
  3827. dma_addr = pci_unmap_addr(ri, mapping);
  3828. skb = ri->skb;
  3829. post_ptr = &tpr->rx_jmb_ptr;
  3830. } else
  3831. goto next_pkt_nopost;
  3832. work_mask |= opaque_key;
  3833. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3834. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3835. drop_it:
  3836. tg3_recycle_rx(tnapi, opaque_key,
  3837. desc_idx, *post_ptr);
  3838. drop_it_no_recycle:
  3839. /* Other statistics kept track of by card. */
  3840. tp->net_stats.rx_dropped++;
  3841. goto next_pkt;
  3842. }
  3843. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3844. ETH_FCS_LEN;
  3845. if (len > RX_COPY_THRESHOLD
  3846. && tp->rx_offset == NET_IP_ALIGN
  3847. /* rx_offset will likely not equal NET_IP_ALIGN
  3848. * if this is a 5701 card running in PCI-X mode
  3849. * [see tg3_get_invariants()]
  3850. */
  3851. ) {
  3852. int skb_size;
  3853. skb_size = tg3_alloc_rx_skb(tnapi, opaque_key,
  3854. desc_idx, *post_ptr);
  3855. if (skb_size < 0)
  3856. goto drop_it;
  3857. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  3858. PCI_DMA_FROMDEVICE);
  3859. skb_put(skb, len);
  3860. } else {
  3861. struct sk_buff *copy_skb;
  3862. tg3_recycle_rx(tnapi, opaque_key,
  3863. desc_idx, *post_ptr);
  3864. copy_skb = netdev_alloc_skb(tp->dev,
  3865. len + TG3_RAW_IP_ALIGN);
  3866. if (copy_skb == NULL)
  3867. goto drop_it_no_recycle;
  3868. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3869. skb_put(copy_skb, len);
  3870. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3871. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3872. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3873. /* We'll reuse the original ring buffer. */
  3874. skb = copy_skb;
  3875. }
  3876. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3877. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3878. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3879. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3880. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3881. else
  3882. skb->ip_summed = CHECKSUM_NONE;
  3883. skb->protocol = eth_type_trans(skb, tp->dev);
  3884. if (len > (tp->dev->mtu + ETH_HLEN) &&
  3885. skb->protocol != htons(ETH_P_8021Q)) {
  3886. dev_kfree_skb(skb);
  3887. goto next_pkt;
  3888. }
  3889. #if TG3_VLAN_TAG_USED
  3890. if (tp->vlgrp != NULL &&
  3891. desc->type_flags & RXD_FLAG_VLAN) {
  3892. vlan_gro_receive(&tnapi->napi, tp->vlgrp,
  3893. desc->err_vlan & RXD_VLAN_MASK, skb);
  3894. } else
  3895. #endif
  3896. napi_gro_receive(&tnapi->napi, skb);
  3897. received++;
  3898. budget--;
  3899. next_pkt:
  3900. (*post_ptr)++;
  3901. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3902. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3903. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3904. TG3_64BIT_REG_LOW, idx);
  3905. work_mask &= ~RXD_OPAQUE_RING_STD;
  3906. rx_std_posted = 0;
  3907. }
  3908. next_pkt_nopost:
  3909. sw_idx++;
  3910. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3911. /* Refresh hw_idx to see if there is new work */
  3912. if (sw_idx == hw_idx) {
  3913. hw_idx = *(tnapi->rx_rcb_prod_idx);
  3914. rmb();
  3915. }
  3916. }
  3917. /* ACK the status ring. */
  3918. tnapi->rx_rcb_ptr = sw_idx;
  3919. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  3920. /* Refill RX ring(s). */
  3921. if (work_mask & RXD_OPAQUE_RING_STD) {
  3922. sw_idx = tpr->rx_std_ptr % TG3_RX_RING_SIZE;
  3923. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3924. sw_idx);
  3925. }
  3926. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3927. sw_idx = tpr->rx_jmb_ptr % TG3_RX_JUMBO_RING_SIZE;
  3928. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3929. sw_idx);
  3930. }
  3931. mmiowb();
  3932. return received;
  3933. }
  3934. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  3935. {
  3936. struct tg3 *tp = tnapi->tp;
  3937. struct tg3_hw_status *sblk = tnapi->hw_status;
  3938. /* handle link change and other phy events */
  3939. if (!(tp->tg3_flags &
  3940. (TG3_FLAG_USE_LINKCHG_REG |
  3941. TG3_FLAG_POLL_SERDES))) {
  3942. if (sblk->status & SD_STATUS_LINK_CHG) {
  3943. sblk->status = SD_STATUS_UPDATED |
  3944. (sblk->status & ~SD_STATUS_LINK_CHG);
  3945. spin_lock(&tp->lock);
  3946. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3947. tw32_f(MAC_STATUS,
  3948. (MAC_STATUS_SYNC_CHANGED |
  3949. MAC_STATUS_CFG_CHANGED |
  3950. MAC_STATUS_MI_COMPLETION |
  3951. MAC_STATUS_LNKSTATE_CHANGED));
  3952. udelay(40);
  3953. } else
  3954. tg3_setup_phy(tp, 0);
  3955. spin_unlock(&tp->lock);
  3956. }
  3957. }
  3958. /* run TX completion thread */
  3959. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  3960. tg3_tx(tnapi);
  3961. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3962. return work_done;
  3963. }
  3964. /* run RX thread, within the bounds set by NAPI.
  3965. * All RX "locking" is done by ensuring outside
  3966. * code synchronizes with tg3->napi.poll()
  3967. */
  3968. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  3969. work_done += tg3_rx(tnapi, budget - work_done);
  3970. return work_done;
  3971. }
  3972. static int tg3_poll(struct napi_struct *napi, int budget)
  3973. {
  3974. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  3975. struct tg3 *tp = tnapi->tp;
  3976. int work_done = 0;
  3977. struct tg3_hw_status *sblk = tnapi->hw_status;
  3978. while (1) {
  3979. work_done = tg3_poll_work(tnapi, work_done, budget);
  3980. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3981. goto tx_recovery;
  3982. if (unlikely(work_done >= budget))
  3983. break;
  3984. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3985. /* tp->last_tag is used in tg3_int_reenable() below
  3986. * to tell the hw how much work has been processed,
  3987. * so we must read it before checking for more work.
  3988. */
  3989. tnapi->last_tag = sblk->status_tag;
  3990. tnapi->last_irq_tag = tnapi->last_tag;
  3991. rmb();
  3992. } else
  3993. sblk->status &= ~SD_STATUS_UPDATED;
  3994. if (likely(!tg3_has_work(tnapi))) {
  3995. napi_complete(napi);
  3996. tg3_int_reenable(tnapi);
  3997. break;
  3998. }
  3999. }
  4000. return work_done;
  4001. tx_recovery:
  4002. /* work_done is guaranteed to be less than budget. */
  4003. napi_complete(napi);
  4004. schedule_work(&tp->reset_task);
  4005. return work_done;
  4006. }
  4007. static void tg3_irq_quiesce(struct tg3 *tp)
  4008. {
  4009. int i;
  4010. BUG_ON(tp->irq_sync);
  4011. tp->irq_sync = 1;
  4012. smp_mb();
  4013. for (i = 0; i < tp->irq_cnt; i++)
  4014. synchronize_irq(tp->napi[i].irq_vec);
  4015. }
  4016. static inline int tg3_irq_sync(struct tg3 *tp)
  4017. {
  4018. return tp->irq_sync;
  4019. }
  4020. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4021. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4022. * with as well. Most of the time, this is not necessary except when
  4023. * shutting down the device.
  4024. */
  4025. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4026. {
  4027. spin_lock_bh(&tp->lock);
  4028. if (irq_sync)
  4029. tg3_irq_quiesce(tp);
  4030. }
  4031. static inline void tg3_full_unlock(struct tg3 *tp)
  4032. {
  4033. spin_unlock_bh(&tp->lock);
  4034. }
  4035. /* One-shot MSI handler - Chip automatically disables interrupt
  4036. * after sending MSI so driver doesn't have to do it.
  4037. */
  4038. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4039. {
  4040. struct tg3_napi *tnapi = dev_id;
  4041. struct tg3 *tp = tnapi->tp;
  4042. prefetch(tnapi->hw_status);
  4043. if (tnapi->rx_rcb)
  4044. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4045. if (likely(!tg3_irq_sync(tp)))
  4046. napi_schedule(&tnapi->napi);
  4047. return IRQ_HANDLED;
  4048. }
  4049. /* MSI ISR - No need to check for interrupt sharing and no need to
  4050. * flush status block and interrupt mailbox. PCI ordering rules
  4051. * guarantee that MSI will arrive after the status block.
  4052. */
  4053. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4054. {
  4055. struct tg3_napi *tnapi = dev_id;
  4056. struct tg3 *tp = tnapi->tp;
  4057. prefetch(tnapi->hw_status);
  4058. if (tnapi->rx_rcb)
  4059. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4060. /*
  4061. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4062. * chip-internal interrupt pending events.
  4063. * Writing non-zero to intr-mbox-0 additional tells the
  4064. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4065. * event coalescing.
  4066. */
  4067. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4068. if (likely(!tg3_irq_sync(tp)))
  4069. napi_schedule(&tnapi->napi);
  4070. return IRQ_RETVAL(1);
  4071. }
  4072. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4073. {
  4074. struct tg3_napi *tnapi = dev_id;
  4075. struct tg3 *tp = tnapi->tp;
  4076. struct tg3_hw_status *sblk = tnapi->hw_status;
  4077. unsigned int handled = 1;
  4078. /* In INTx mode, it is possible for the interrupt to arrive at
  4079. * the CPU before the status block posted prior to the interrupt.
  4080. * Reading the PCI State register will confirm whether the
  4081. * interrupt is ours and will flush the status block.
  4082. */
  4083. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4084. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4085. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4086. handled = 0;
  4087. goto out;
  4088. }
  4089. }
  4090. /*
  4091. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4092. * chip-internal interrupt pending events.
  4093. * Writing non-zero to intr-mbox-0 additional tells the
  4094. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4095. * event coalescing.
  4096. *
  4097. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4098. * spurious interrupts. The flush impacts performance but
  4099. * excessive spurious interrupts can be worse in some cases.
  4100. */
  4101. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4102. if (tg3_irq_sync(tp))
  4103. goto out;
  4104. sblk->status &= ~SD_STATUS_UPDATED;
  4105. if (likely(tg3_has_work(tnapi))) {
  4106. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4107. napi_schedule(&tnapi->napi);
  4108. } else {
  4109. /* No work, shared interrupt perhaps? re-enable
  4110. * interrupts, and flush that PCI write
  4111. */
  4112. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4113. 0x00000000);
  4114. }
  4115. out:
  4116. return IRQ_RETVAL(handled);
  4117. }
  4118. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4119. {
  4120. struct tg3_napi *tnapi = dev_id;
  4121. struct tg3 *tp = tnapi->tp;
  4122. struct tg3_hw_status *sblk = tnapi->hw_status;
  4123. unsigned int handled = 1;
  4124. /* In INTx mode, it is possible for the interrupt to arrive at
  4125. * the CPU before the status block posted prior to the interrupt.
  4126. * Reading the PCI State register will confirm whether the
  4127. * interrupt is ours and will flush the status block.
  4128. */
  4129. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4130. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  4131. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4132. handled = 0;
  4133. goto out;
  4134. }
  4135. }
  4136. /*
  4137. * writing any value to intr-mbox-0 clears PCI INTA# and
  4138. * chip-internal interrupt pending events.
  4139. * writing non-zero to intr-mbox-0 additional tells the
  4140. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4141. * event coalescing.
  4142. *
  4143. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4144. * spurious interrupts. The flush impacts performance but
  4145. * excessive spurious interrupts can be worse in some cases.
  4146. */
  4147. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4148. /*
  4149. * In a shared interrupt configuration, sometimes other devices'
  4150. * interrupts will scream. We record the current status tag here
  4151. * so that the above check can report that the screaming interrupts
  4152. * are unhandled. Eventually they will be silenced.
  4153. */
  4154. tnapi->last_irq_tag = sblk->status_tag;
  4155. if (tg3_irq_sync(tp))
  4156. goto out;
  4157. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4158. napi_schedule(&tnapi->napi);
  4159. out:
  4160. return IRQ_RETVAL(handled);
  4161. }
  4162. /* ISR for interrupt test */
  4163. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4164. {
  4165. struct tg3_napi *tnapi = dev_id;
  4166. struct tg3 *tp = tnapi->tp;
  4167. struct tg3_hw_status *sblk = tnapi->hw_status;
  4168. if ((sblk->status & SD_STATUS_UPDATED) ||
  4169. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4170. tg3_disable_ints(tp);
  4171. return IRQ_RETVAL(1);
  4172. }
  4173. return IRQ_RETVAL(0);
  4174. }
  4175. static int tg3_init_hw(struct tg3 *, int);
  4176. static int tg3_halt(struct tg3 *, int, int);
  4177. /* Restart hardware after configuration changes, self-test, etc.
  4178. * Invoked with tp->lock held.
  4179. */
  4180. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4181. __releases(tp->lock)
  4182. __acquires(tp->lock)
  4183. {
  4184. int err;
  4185. err = tg3_init_hw(tp, reset_phy);
  4186. if (err) {
  4187. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  4188. "aborting.\n", tp->dev->name);
  4189. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4190. tg3_full_unlock(tp);
  4191. del_timer_sync(&tp->timer);
  4192. tp->irq_sync = 0;
  4193. tg3_napi_enable(tp);
  4194. dev_close(tp->dev);
  4195. tg3_full_lock(tp, 0);
  4196. }
  4197. return err;
  4198. }
  4199. #ifdef CONFIG_NET_POLL_CONTROLLER
  4200. static void tg3_poll_controller(struct net_device *dev)
  4201. {
  4202. int i;
  4203. struct tg3 *tp = netdev_priv(dev);
  4204. for (i = 0; i < tp->irq_cnt; i++)
  4205. tg3_interrupt(tp->napi[i].irq_vec, dev);
  4206. }
  4207. #endif
  4208. static void tg3_reset_task(struct work_struct *work)
  4209. {
  4210. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4211. int err;
  4212. unsigned int restart_timer;
  4213. tg3_full_lock(tp, 0);
  4214. if (!netif_running(tp->dev)) {
  4215. tg3_full_unlock(tp);
  4216. return;
  4217. }
  4218. tg3_full_unlock(tp);
  4219. tg3_phy_stop(tp);
  4220. tg3_netif_stop(tp);
  4221. tg3_full_lock(tp, 1);
  4222. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  4223. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  4224. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  4225. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4226. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4227. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  4228. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  4229. }
  4230. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4231. err = tg3_init_hw(tp, 1);
  4232. if (err)
  4233. goto out;
  4234. tg3_netif_start(tp);
  4235. if (restart_timer)
  4236. mod_timer(&tp->timer, jiffies + 1);
  4237. out:
  4238. tg3_full_unlock(tp);
  4239. if (!err)
  4240. tg3_phy_start(tp);
  4241. }
  4242. static void tg3_dump_short_state(struct tg3 *tp)
  4243. {
  4244. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  4245. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  4246. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  4247. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  4248. }
  4249. static void tg3_tx_timeout(struct net_device *dev)
  4250. {
  4251. struct tg3 *tp = netdev_priv(dev);
  4252. if (netif_msg_tx_err(tp)) {
  4253. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4254. dev->name);
  4255. tg3_dump_short_state(tp);
  4256. }
  4257. schedule_work(&tp->reset_task);
  4258. }
  4259. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4260. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4261. {
  4262. u32 base = (u32) mapping & 0xffffffff;
  4263. return ((base > 0xffffdcc0) &&
  4264. (base + len + 8 < base));
  4265. }
  4266. /* Test for DMA addresses > 40-bit */
  4267. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4268. int len)
  4269. {
  4270. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4271. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4272. return (((u64) mapping + len) > DMA_BIT_MASK(40));
  4273. return 0;
  4274. #else
  4275. return 0;
  4276. #endif
  4277. }
  4278. static void tg3_set_txd(struct tg3_napi *, int, dma_addr_t, int, u32, u32);
  4279. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4280. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4281. u32 last_plus_one, u32 *start,
  4282. u32 base_flags, u32 mss)
  4283. {
  4284. struct tg3_napi *tnapi = &tp->napi[0];
  4285. struct sk_buff *new_skb;
  4286. dma_addr_t new_addr = 0;
  4287. u32 entry = *start;
  4288. int i, ret = 0;
  4289. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4290. new_skb = skb_copy(skb, GFP_ATOMIC);
  4291. else {
  4292. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4293. new_skb = skb_copy_expand(skb,
  4294. skb_headroom(skb) + more_headroom,
  4295. skb_tailroom(skb), GFP_ATOMIC);
  4296. }
  4297. if (!new_skb) {
  4298. ret = -1;
  4299. } else {
  4300. /* New SKB is guaranteed to be linear. */
  4301. entry = *start;
  4302. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4303. new_addr = skb_shinfo(new_skb)->dma_head;
  4304. /* Make sure new skb does not cross any 4G boundaries.
  4305. * Drop the packet if it does.
  4306. */
  4307. if (ret || ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4308. tg3_4g_overflow_test(new_addr, new_skb->len))) {
  4309. if (!ret)
  4310. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4311. DMA_TO_DEVICE);
  4312. ret = -1;
  4313. dev_kfree_skb(new_skb);
  4314. new_skb = NULL;
  4315. } else {
  4316. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4317. base_flags, 1 | (mss << 1));
  4318. *start = NEXT_TX(entry);
  4319. }
  4320. }
  4321. /* Now clean up the sw ring entries. */
  4322. i = 0;
  4323. while (entry != last_plus_one) {
  4324. if (i == 0)
  4325. tnapi->tx_buffers[entry].skb = new_skb;
  4326. else
  4327. tnapi->tx_buffers[entry].skb = NULL;
  4328. entry = NEXT_TX(entry);
  4329. i++;
  4330. }
  4331. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4332. dev_kfree_skb(skb);
  4333. return ret;
  4334. }
  4335. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4336. dma_addr_t mapping, int len, u32 flags,
  4337. u32 mss_and_is_end)
  4338. {
  4339. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4340. int is_end = (mss_and_is_end & 0x1);
  4341. u32 mss = (mss_and_is_end >> 1);
  4342. u32 vlan_tag = 0;
  4343. if (is_end)
  4344. flags |= TXD_FLAG_END;
  4345. if (flags & TXD_FLAG_VLAN) {
  4346. vlan_tag = flags >> 16;
  4347. flags &= 0xffff;
  4348. }
  4349. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4350. txd->addr_hi = ((u64) mapping >> 32);
  4351. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4352. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4353. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4354. }
  4355. /* hard_start_xmit for devices that don't have any bugs and
  4356. * support TG3_FLG2_HW_TSO_2 only.
  4357. */
  4358. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb,
  4359. struct net_device *dev)
  4360. {
  4361. struct tg3 *tp = netdev_priv(dev);
  4362. u32 len, entry, base_flags, mss;
  4363. struct skb_shared_info *sp;
  4364. dma_addr_t mapping;
  4365. struct tg3_napi *tnapi;
  4366. struct netdev_queue *txq;
  4367. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4368. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4369. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  4370. tnapi++;
  4371. /* We are running in BH disabled context with netif_tx_lock
  4372. * and TX reclaim runs via tp->napi.poll inside of a software
  4373. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4374. * no IRQ context deadlocks to worry about either. Rejoice!
  4375. */
  4376. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4377. if (!netif_tx_queue_stopped(txq)) {
  4378. netif_tx_stop_queue(txq);
  4379. /* This is a hard error, log it. */
  4380. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4381. "queue awake!\n", dev->name);
  4382. }
  4383. return NETDEV_TX_BUSY;
  4384. }
  4385. entry = tnapi->tx_prod;
  4386. base_flags = 0;
  4387. mss = 0;
  4388. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4389. int tcp_opt_len, ip_tcp_len;
  4390. u32 hdrlen;
  4391. if (skb_header_cloned(skb) &&
  4392. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4393. dev_kfree_skb(skb);
  4394. goto out_unlock;
  4395. }
  4396. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4397. hdrlen = skb_headlen(skb) - ETH_HLEN;
  4398. else {
  4399. struct iphdr *iph = ip_hdr(skb);
  4400. tcp_opt_len = tcp_optlen(skb);
  4401. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4402. iph->check = 0;
  4403. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4404. hdrlen = ip_tcp_len + tcp_opt_len;
  4405. }
  4406. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  4407. mss |= (hdrlen & 0xc) << 12;
  4408. if (hdrlen & 0x10)
  4409. base_flags |= 0x00000010;
  4410. base_flags |= (hdrlen & 0x3e0) << 5;
  4411. } else
  4412. mss |= hdrlen << 9;
  4413. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4414. TXD_FLAG_CPU_POST_DMA);
  4415. tcp_hdr(skb)->check = 0;
  4416. }
  4417. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4418. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4419. #if TG3_VLAN_TAG_USED
  4420. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4421. base_flags |= (TXD_FLAG_VLAN |
  4422. (vlan_tx_tag_get(skb) << 16));
  4423. #endif
  4424. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4425. dev_kfree_skb(skb);
  4426. goto out_unlock;
  4427. }
  4428. sp = skb_shinfo(skb);
  4429. mapping = sp->dma_head;
  4430. tnapi->tx_buffers[entry].skb = skb;
  4431. len = skb_headlen(skb);
  4432. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  4433. !mss && skb->len > ETH_DATA_LEN)
  4434. base_flags |= TXD_FLAG_JMB_PKT;
  4435. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4436. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4437. entry = NEXT_TX(entry);
  4438. /* Now loop through additional data fragments, and queue them. */
  4439. if (skb_shinfo(skb)->nr_frags > 0) {
  4440. unsigned int i, last;
  4441. last = skb_shinfo(skb)->nr_frags - 1;
  4442. for (i = 0; i <= last; i++) {
  4443. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4444. len = frag->size;
  4445. mapping = sp->dma_maps[i];
  4446. tnapi->tx_buffers[entry].skb = NULL;
  4447. tg3_set_txd(tnapi, entry, mapping, len,
  4448. base_flags, (i == last) | (mss << 1));
  4449. entry = NEXT_TX(entry);
  4450. }
  4451. }
  4452. /* Packets are ready, update Tx producer idx local and on card. */
  4453. tw32_tx_mbox(tnapi->prodmbox, entry);
  4454. tnapi->tx_prod = entry;
  4455. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4456. netif_tx_stop_queue(txq);
  4457. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4458. netif_tx_wake_queue(txq);
  4459. }
  4460. out_unlock:
  4461. mmiowb();
  4462. return NETDEV_TX_OK;
  4463. }
  4464. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *,
  4465. struct net_device *);
  4466. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4467. * TSO header is greater than 80 bytes.
  4468. */
  4469. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4470. {
  4471. struct sk_buff *segs, *nskb;
  4472. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4473. /* Estimate the number of fragments in the worst case */
  4474. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4475. netif_stop_queue(tp->dev);
  4476. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4477. return NETDEV_TX_BUSY;
  4478. netif_wake_queue(tp->dev);
  4479. }
  4480. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4481. if (IS_ERR(segs))
  4482. goto tg3_tso_bug_end;
  4483. do {
  4484. nskb = segs;
  4485. segs = segs->next;
  4486. nskb->next = NULL;
  4487. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4488. } while (segs);
  4489. tg3_tso_bug_end:
  4490. dev_kfree_skb(skb);
  4491. return NETDEV_TX_OK;
  4492. }
  4493. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4494. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4495. */
  4496. static netdev_tx_t tg3_start_xmit_dma_bug(struct sk_buff *skb,
  4497. struct net_device *dev)
  4498. {
  4499. struct tg3 *tp = netdev_priv(dev);
  4500. u32 len, entry, base_flags, mss;
  4501. struct skb_shared_info *sp;
  4502. int would_hit_hwbug;
  4503. dma_addr_t mapping;
  4504. struct tg3_napi *tnapi = &tp->napi[0];
  4505. len = skb_headlen(skb);
  4506. /* We are running in BH disabled context with netif_tx_lock
  4507. * and TX reclaim runs via tp->napi.poll inside of a software
  4508. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4509. * no IRQ context deadlocks to worry about either. Rejoice!
  4510. */
  4511. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4512. if (!netif_queue_stopped(dev)) {
  4513. netif_stop_queue(dev);
  4514. /* This is a hard error, log it. */
  4515. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4516. "queue awake!\n", dev->name);
  4517. }
  4518. return NETDEV_TX_BUSY;
  4519. }
  4520. entry = tnapi->tx_prod;
  4521. base_flags = 0;
  4522. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4523. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4524. mss = 0;
  4525. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4526. struct iphdr *iph;
  4527. u32 tcp_opt_len, ip_tcp_len, hdr_len;
  4528. if (skb_header_cloned(skb) &&
  4529. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4530. dev_kfree_skb(skb);
  4531. goto out_unlock;
  4532. }
  4533. tcp_opt_len = tcp_optlen(skb);
  4534. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4535. hdr_len = ip_tcp_len + tcp_opt_len;
  4536. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4537. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4538. return (tg3_tso_bug(tp, skb));
  4539. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4540. TXD_FLAG_CPU_POST_DMA);
  4541. iph = ip_hdr(skb);
  4542. iph->check = 0;
  4543. iph->tot_len = htons(mss + hdr_len);
  4544. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4545. tcp_hdr(skb)->check = 0;
  4546. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4547. } else
  4548. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4549. iph->daddr, 0,
  4550. IPPROTO_TCP,
  4551. 0);
  4552. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)
  4553. mss |= hdr_len << 9;
  4554. else if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_1) ||
  4555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4556. if (tcp_opt_len || iph->ihl > 5) {
  4557. int tsflags;
  4558. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4559. mss |= (tsflags << 11);
  4560. }
  4561. } else {
  4562. if (tcp_opt_len || iph->ihl > 5) {
  4563. int tsflags;
  4564. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4565. base_flags |= tsflags << 12;
  4566. }
  4567. }
  4568. }
  4569. #if TG3_VLAN_TAG_USED
  4570. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4571. base_flags |= (TXD_FLAG_VLAN |
  4572. (vlan_tx_tag_get(skb) << 16));
  4573. #endif
  4574. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4575. dev_kfree_skb(skb);
  4576. goto out_unlock;
  4577. }
  4578. sp = skb_shinfo(skb);
  4579. mapping = sp->dma_head;
  4580. tnapi->tx_buffers[entry].skb = skb;
  4581. would_hit_hwbug = 0;
  4582. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) && len <= 8)
  4583. would_hit_hwbug = 1;
  4584. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4585. tg3_4g_overflow_test(mapping, len))
  4586. would_hit_hwbug = 1;
  4587. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4588. tg3_40bit_overflow_test(tp, mapping, len))
  4589. would_hit_hwbug = 1;
  4590. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4591. would_hit_hwbug = 1;
  4592. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4593. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4594. entry = NEXT_TX(entry);
  4595. /* Now loop through additional data fragments, and queue them. */
  4596. if (skb_shinfo(skb)->nr_frags > 0) {
  4597. unsigned int i, last;
  4598. last = skb_shinfo(skb)->nr_frags - 1;
  4599. for (i = 0; i <= last; i++) {
  4600. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4601. len = frag->size;
  4602. mapping = sp->dma_maps[i];
  4603. tnapi->tx_buffers[entry].skb = NULL;
  4604. if ((tp->tg3_flags3 & TG3_FLG3_SHORT_DMA_BUG) &&
  4605. len <= 8)
  4606. would_hit_hwbug = 1;
  4607. if ((tp->tg3_flags3 & TG3_FLG3_4G_DMA_BNDRY_BUG) &&
  4608. tg3_4g_overflow_test(mapping, len))
  4609. would_hit_hwbug = 1;
  4610. if ((tp->tg3_flags3 & TG3_FLG3_40BIT_DMA_LIMIT_BUG) &&
  4611. tg3_40bit_overflow_test(tp, mapping, len))
  4612. would_hit_hwbug = 1;
  4613. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4614. tg3_set_txd(tnapi, entry, mapping, len,
  4615. base_flags, (i == last)|(mss << 1));
  4616. else
  4617. tg3_set_txd(tnapi, entry, mapping, len,
  4618. base_flags, (i == last));
  4619. entry = NEXT_TX(entry);
  4620. }
  4621. }
  4622. if (would_hit_hwbug) {
  4623. u32 last_plus_one = entry;
  4624. u32 start;
  4625. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4626. start &= (TG3_TX_RING_SIZE - 1);
  4627. /* If the workaround fails due to memory/mapping
  4628. * failure, silently drop this packet.
  4629. */
  4630. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4631. &start, base_flags, mss))
  4632. goto out_unlock;
  4633. entry = start;
  4634. }
  4635. /* Packets are ready, update Tx producer idx local and on card. */
  4636. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, entry);
  4637. tnapi->tx_prod = entry;
  4638. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  4639. netif_stop_queue(dev);
  4640. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  4641. netif_wake_queue(tp->dev);
  4642. }
  4643. out_unlock:
  4644. mmiowb();
  4645. return NETDEV_TX_OK;
  4646. }
  4647. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4648. int new_mtu)
  4649. {
  4650. dev->mtu = new_mtu;
  4651. if (new_mtu > ETH_DATA_LEN) {
  4652. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4653. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4654. ethtool_op_set_tso(dev, 0);
  4655. }
  4656. else
  4657. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4658. } else {
  4659. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4660. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4661. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4662. }
  4663. }
  4664. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4665. {
  4666. struct tg3 *tp = netdev_priv(dev);
  4667. int err;
  4668. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4669. return -EINVAL;
  4670. if (!netif_running(dev)) {
  4671. /* We'll just catch it later when the
  4672. * device is up'd.
  4673. */
  4674. tg3_set_mtu(dev, tp, new_mtu);
  4675. return 0;
  4676. }
  4677. tg3_phy_stop(tp);
  4678. tg3_netif_stop(tp);
  4679. tg3_full_lock(tp, 1);
  4680. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4681. tg3_set_mtu(dev, tp, new_mtu);
  4682. err = tg3_restart_hw(tp, 0);
  4683. if (!err)
  4684. tg3_netif_start(tp);
  4685. tg3_full_unlock(tp);
  4686. if (!err)
  4687. tg3_phy_start(tp);
  4688. return err;
  4689. }
  4690. static void tg3_rx_prodring_free(struct tg3 *tp,
  4691. struct tg3_rx_prodring_set *tpr)
  4692. {
  4693. int i;
  4694. struct ring_info *rxp;
  4695. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4696. rxp = &tpr->rx_std_buffers[i];
  4697. if (rxp->skb == NULL)
  4698. continue;
  4699. pci_unmap_single(tp->pdev,
  4700. pci_unmap_addr(rxp, mapping),
  4701. tp->rx_pkt_map_sz,
  4702. PCI_DMA_FROMDEVICE);
  4703. dev_kfree_skb_any(rxp->skb);
  4704. rxp->skb = NULL;
  4705. }
  4706. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4707. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4708. rxp = &tpr->rx_jmb_buffers[i];
  4709. if (rxp->skb == NULL)
  4710. continue;
  4711. pci_unmap_single(tp->pdev,
  4712. pci_unmap_addr(rxp, mapping),
  4713. TG3_RX_JMB_MAP_SZ,
  4714. PCI_DMA_FROMDEVICE);
  4715. dev_kfree_skb_any(rxp->skb);
  4716. rxp->skb = NULL;
  4717. }
  4718. }
  4719. }
  4720. /* Initialize tx/rx rings for packet processing.
  4721. *
  4722. * The chip has been shut down and the driver detached from
  4723. * the networking, so no interrupts or new tx packets will
  4724. * end up in the driver. tp->{tx,}lock are held and thus
  4725. * we may not sleep.
  4726. */
  4727. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  4728. struct tg3_rx_prodring_set *tpr)
  4729. {
  4730. u32 i, rx_pkt_dma_sz;
  4731. struct tg3_napi *tnapi = &tp->napi[0];
  4732. /* Zero out all descriptors. */
  4733. memset(tpr->rx_std, 0, TG3_RX_RING_BYTES);
  4734. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  4735. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4736. tp->dev->mtu > ETH_DATA_LEN)
  4737. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  4738. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  4739. /* Initialize invariants of the rings, we only set this
  4740. * stuff once. This works because the card does not
  4741. * write into the rx buffer posting rings.
  4742. */
  4743. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4744. struct tg3_rx_buffer_desc *rxd;
  4745. rxd = &tpr->rx_std[i];
  4746. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  4747. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4748. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4749. (i << RXD_OPAQUE_INDEX_SHIFT));
  4750. }
  4751. /* Now allocate fresh SKBs for each rx ring. */
  4752. for (i = 0; i < tp->rx_pending; i++) {
  4753. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4754. printk(KERN_WARNING PFX
  4755. "%s: Using a smaller RX standard ring, "
  4756. "only %d out of %d buffers were allocated "
  4757. "successfully.\n",
  4758. tp->dev->name, i, tp->rx_pending);
  4759. if (i == 0)
  4760. goto initfail;
  4761. tp->rx_pending = i;
  4762. break;
  4763. }
  4764. }
  4765. if (!(tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE))
  4766. goto done;
  4767. memset(tpr->rx_jmb, 0, TG3_RX_JUMBO_RING_BYTES);
  4768. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4769. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4770. struct tg3_rx_buffer_desc *rxd;
  4771. rxd = &tpr->rx_jmb[i].std;
  4772. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  4773. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4774. RXD_FLAG_JUMBO;
  4775. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4776. (i << RXD_OPAQUE_INDEX_SHIFT));
  4777. }
  4778. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4779. if (tg3_alloc_rx_skb(tnapi, RXD_OPAQUE_RING_JUMBO,
  4780. -1, i) < 0) {
  4781. printk(KERN_WARNING PFX
  4782. "%s: Using a smaller RX jumbo ring, "
  4783. "only %d out of %d buffers were "
  4784. "allocated successfully.\n",
  4785. tp->dev->name, i, tp->rx_jumbo_pending);
  4786. if (i == 0)
  4787. goto initfail;
  4788. tp->rx_jumbo_pending = i;
  4789. break;
  4790. }
  4791. }
  4792. }
  4793. done:
  4794. return 0;
  4795. initfail:
  4796. tg3_rx_prodring_free(tp, tpr);
  4797. return -ENOMEM;
  4798. }
  4799. static void tg3_rx_prodring_fini(struct tg3 *tp,
  4800. struct tg3_rx_prodring_set *tpr)
  4801. {
  4802. kfree(tpr->rx_std_buffers);
  4803. tpr->rx_std_buffers = NULL;
  4804. kfree(tpr->rx_jmb_buffers);
  4805. tpr->rx_jmb_buffers = NULL;
  4806. if (tpr->rx_std) {
  4807. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4808. tpr->rx_std, tpr->rx_std_mapping);
  4809. tpr->rx_std = NULL;
  4810. }
  4811. if (tpr->rx_jmb) {
  4812. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4813. tpr->rx_jmb, tpr->rx_jmb_mapping);
  4814. tpr->rx_jmb = NULL;
  4815. }
  4816. }
  4817. static int tg3_rx_prodring_init(struct tg3 *tp,
  4818. struct tg3_rx_prodring_set *tpr)
  4819. {
  4820. tpr->rx_std_buffers = kzalloc(sizeof(struct ring_info) *
  4821. TG3_RX_RING_SIZE, GFP_KERNEL);
  4822. if (!tpr->rx_std_buffers)
  4823. return -ENOMEM;
  4824. tpr->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4825. &tpr->rx_std_mapping);
  4826. if (!tpr->rx_std)
  4827. goto err_out;
  4828. if (tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) {
  4829. tpr->rx_jmb_buffers = kzalloc(sizeof(struct ring_info) *
  4830. TG3_RX_JUMBO_RING_SIZE,
  4831. GFP_KERNEL);
  4832. if (!tpr->rx_jmb_buffers)
  4833. goto err_out;
  4834. tpr->rx_jmb = pci_alloc_consistent(tp->pdev,
  4835. TG3_RX_JUMBO_RING_BYTES,
  4836. &tpr->rx_jmb_mapping);
  4837. if (!tpr->rx_jmb)
  4838. goto err_out;
  4839. }
  4840. return 0;
  4841. err_out:
  4842. tg3_rx_prodring_fini(tp, tpr);
  4843. return -ENOMEM;
  4844. }
  4845. /* Free up pending packets in all rx/tx rings.
  4846. *
  4847. * The chip has been shut down and the driver detached from
  4848. * the networking, so no interrupts or new tx packets will
  4849. * end up in the driver. tp->{tx,}lock is not held and we are not
  4850. * in an interrupt context and thus may sleep.
  4851. */
  4852. static void tg3_free_rings(struct tg3 *tp)
  4853. {
  4854. int i, j;
  4855. for (j = 0; j < tp->irq_cnt; j++) {
  4856. struct tg3_napi *tnapi = &tp->napi[j];
  4857. if (!tnapi->tx_buffers)
  4858. continue;
  4859. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4860. struct tx_ring_info *txp;
  4861. struct sk_buff *skb;
  4862. txp = &tnapi->tx_buffers[i];
  4863. skb = txp->skb;
  4864. if (skb == NULL) {
  4865. i++;
  4866. continue;
  4867. }
  4868. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4869. txp->skb = NULL;
  4870. i += skb_shinfo(skb)->nr_frags + 1;
  4871. dev_kfree_skb_any(skb);
  4872. }
  4873. }
  4874. tg3_rx_prodring_free(tp, &tp->prodring[0]);
  4875. }
  4876. /* Initialize tx/rx rings for packet processing.
  4877. *
  4878. * The chip has been shut down and the driver detached from
  4879. * the networking, so no interrupts or new tx packets will
  4880. * end up in the driver. tp->{tx,}lock are held and thus
  4881. * we may not sleep.
  4882. */
  4883. static int tg3_init_rings(struct tg3 *tp)
  4884. {
  4885. int i;
  4886. /* Free up all the SKBs. */
  4887. tg3_free_rings(tp);
  4888. for (i = 0; i < tp->irq_cnt; i++) {
  4889. struct tg3_napi *tnapi = &tp->napi[i];
  4890. tnapi->last_tag = 0;
  4891. tnapi->last_irq_tag = 0;
  4892. tnapi->hw_status->status = 0;
  4893. tnapi->hw_status->status_tag = 0;
  4894. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4895. tnapi->tx_prod = 0;
  4896. tnapi->tx_cons = 0;
  4897. if (tnapi->tx_ring)
  4898. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  4899. tnapi->rx_rcb_ptr = 0;
  4900. if (tnapi->rx_rcb)
  4901. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4902. }
  4903. return tg3_rx_prodring_alloc(tp, &tp->prodring[0]);
  4904. }
  4905. /*
  4906. * Must not be invoked with interrupt sources disabled and
  4907. * the hardware shutdown down.
  4908. */
  4909. static void tg3_free_consistent(struct tg3 *tp)
  4910. {
  4911. int i;
  4912. for (i = 0; i < tp->irq_cnt; i++) {
  4913. struct tg3_napi *tnapi = &tp->napi[i];
  4914. if (tnapi->tx_ring) {
  4915. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4916. tnapi->tx_ring, tnapi->tx_desc_mapping);
  4917. tnapi->tx_ring = NULL;
  4918. }
  4919. kfree(tnapi->tx_buffers);
  4920. tnapi->tx_buffers = NULL;
  4921. if (tnapi->rx_rcb) {
  4922. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4923. tnapi->rx_rcb,
  4924. tnapi->rx_rcb_mapping);
  4925. tnapi->rx_rcb = NULL;
  4926. }
  4927. if (tnapi->hw_status) {
  4928. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4929. tnapi->hw_status,
  4930. tnapi->status_mapping);
  4931. tnapi->hw_status = NULL;
  4932. }
  4933. }
  4934. if (tp->hw_stats) {
  4935. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4936. tp->hw_stats, tp->stats_mapping);
  4937. tp->hw_stats = NULL;
  4938. }
  4939. tg3_rx_prodring_fini(tp, &tp->prodring[0]);
  4940. }
  4941. /*
  4942. * Must not be invoked with interrupt sources disabled and
  4943. * the hardware shutdown down. Can sleep.
  4944. */
  4945. static int tg3_alloc_consistent(struct tg3 *tp)
  4946. {
  4947. int i;
  4948. if (tg3_rx_prodring_init(tp, &tp->prodring[0]))
  4949. return -ENOMEM;
  4950. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4951. sizeof(struct tg3_hw_stats),
  4952. &tp->stats_mapping);
  4953. if (!tp->hw_stats)
  4954. goto err_out;
  4955. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4956. for (i = 0; i < tp->irq_cnt; i++) {
  4957. struct tg3_napi *tnapi = &tp->napi[i];
  4958. struct tg3_hw_status *sblk;
  4959. tnapi->hw_status = pci_alloc_consistent(tp->pdev,
  4960. TG3_HW_STATUS_SIZE,
  4961. &tnapi->status_mapping);
  4962. if (!tnapi->hw_status)
  4963. goto err_out;
  4964. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  4965. sblk = tnapi->hw_status;
  4966. /*
  4967. * When RSS is enabled, the status block format changes
  4968. * slightly. The "rx_jumbo_consumer", "reserved",
  4969. * and "rx_mini_consumer" members get mapped to the
  4970. * other three rx return ring producer indexes.
  4971. */
  4972. switch (i) {
  4973. default:
  4974. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  4975. break;
  4976. case 2:
  4977. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  4978. break;
  4979. case 3:
  4980. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  4981. break;
  4982. case 4:
  4983. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  4984. break;
  4985. }
  4986. /*
  4987. * If multivector RSS is enabled, vector 0 does not handle
  4988. * rx or tx interrupts. Don't allocate any resources for it.
  4989. */
  4990. if (!i && (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS))
  4991. continue;
  4992. tnapi->rx_rcb = pci_alloc_consistent(tp->pdev,
  4993. TG3_RX_RCB_RING_BYTES(tp),
  4994. &tnapi->rx_rcb_mapping);
  4995. if (!tnapi->rx_rcb)
  4996. goto err_out;
  4997. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4998. tnapi->tx_buffers = kzalloc(sizeof(struct tx_ring_info) *
  4999. TG3_TX_RING_SIZE, GFP_KERNEL);
  5000. if (!tnapi->tx_buffers)
  5001. goto err_out;
  5002. tnapi->tx_ring = pci_alloc_consistent(tp->pdev,
  5003. TG3_TX_RING_BYTES,
  5004. &tnapi->tx_desc_mapping);
  5005. if (!tnapi->tx_ring)
  5006. goto err_out;
  5007. }
  5008. return 0;
  5009. err_out:
  5010. tg3_free_consistent(tp);
  5011. return -ENOMEM;
  5012. }
  5013. #define MAX_WAIT_CNT 1000
  5014. /* To stop a block, clear the enable bit and poll till it
  5015. * clears. tp->lock is held.
  5016. */
  5017. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5018. {
  5019. unsigned int i;
  5020. u32 val;
  5021. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5022. switch (ofs) {
  5023. case RCVLSC_MODE:
  5024. case DMAC_MODE:
  5025. case MBFREE_MODE:
  5026. case BUFMGR_MODE:
  5027. case MEMARB_MODE:
  5028. /* We can't enable/disable these bits of the
  5029. * 5705/5750, just say success.
  5030. */
  5031. return 0;
  5032. default:
  5033. break;
  5034. }
  5035. }
  5036. val = tr32(ofs);
  5037. val &= ~enable_bit;
  5038. tw32_f(ofs, val);
  5039. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5040. udelay(100);
  5041. val = tr32(ofs);
  5042. if ((val & enable_bit) == 0)
  5043. break;
  5044. }
  5045. if (i == MAX_WAIT_CNT && !silent) {
  5046. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  5047. "ofs=%lx enable_bit=%x\n",
  5048. ofs, enable_bit);
  5049. return -ENODEV;
  5050. }
  5051. return 0;
  5052. }
  5053. /* tp->lock is held. */
  5054. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5055. {
  5056. int i, err;
  5057. tg3_disable_ints(tp);
  5058. tp->rx_mode &= ~RX_MODE_ENABLE;
  5059. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5060. udelay(10);
  5061. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5062. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5063. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5064. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5065. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5066. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5067. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5068. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5069. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5070. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5071. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5072. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5073. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5074. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5075. tw32_f(MAC_MODE, tp->mac_mode);
  5076. udelay(40);
  5077. tp->tx_mode &= ~TX_MODE_ENABLE;
  5078. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5079. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5080. udelay(100);
  5081. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5082. break;
  5083. }
  5084. if (i >= MAX_WAIT_CNT) {
  5085. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  5086. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  5087. tp->dev->name, tr32(MAC_TX_MODE));
  5088. err |= -ENODEV;
  5089. }
  5090. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5091. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5092. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5093. tw32(FTQ_RESET, 0xffffffff);
  5094. tw32(FTQ_RESET, 0x00000000);
  5095. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5096. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5097. for (i = 0; i < tp->irq_cnt; i++) {
  5098. struct tg3_napi *tnapi = &tp->napi[i];
  5099. if (tnapi->hw_status)
  5100. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5101. }
  5102. if (tp->hw_stats)
  5103. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5104. return err;
  5105. }
  5106. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5107. {
  5108. int i;
  5109. u32 apedata;
  5110. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5111. if (apedata != APE_SEG_SIG_MAGIC)
  5112. return;
  5113. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5114. if (!(apedata & APE_FW_STATUS_READY))
  5115. return;
  5116. /* Wait for up to 1 millisecond for APE to service previous event. */
  5117. for (i = 0; i < 10; i++) {
  5118. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5119. return;
  5120. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5121. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5122. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5123. event | APE_EVENT_STATUS_EVENT_PENDING);
  5124. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5125. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5126. break;
  5127. udelay(100);
  5128. }
  5129. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5130. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5131. }
  5132. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5133. {
  5134. u32 event;
  5135. u32 apedata;
  5136. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  5137. return;
  5138. switch (kind) {
  5139. case RESET_KIND_INIT:
  5140. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5141. APE_HOST_SEG_SIG_MAGIC);
  5142. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5143. APE_HOST_SEG_LEN_MAGIC);
  5144. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5145. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5146. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5147. APE_HOST_DRIVER_ID_MAGIC);
  5148. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5149. APE_HOST_BEHAV_NO_PHYLOCK);
  5150. event = APE_EVENT_STATUS_STATE_START;
  5151. break;
  5152. case RESET_KIND_SHUTDOWN:
  5153. /* With the interface we are currently using,
  5154. * APE does not track driver state. Wiping
  5155. * out the HOST SEGMENT SIGNATURE forces
  5156. * the APE to assume OS absent status.
  5157. */
  5158. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5159. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5160. break;
  5161. case RESET_KIND_SUSPEND:
  5162. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5163. break;
  5164. default:
  5165. return;
  5166. }
  5167. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5168. tg3_ape_send_event(tp, event);
  5169. }
  5170. /* tp->lock is held. */
  5171. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5172. {
  5173. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5174. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5175. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5176. switch (kind) {
  5177. case RESET_KIND_INIT:
  5178. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5179. DRV_STATE_START);
  5180. break;
  5181. case RESET_KIND_SHUTDOWN:
  5182. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5183. DRV_STATE_UNLOAD);
  5184. break;
  5185. case RESET_KIND_SUSPEND:
  5186. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5187. DRV_STATE_SUSPEND);
  5188. break;
  5189. default:
  5190. break;
  5191. }
  5192. }
  5193. if (kind == RESET_KIND_INIT ||
  5194. kind == RESET_KIND_SUSPEND)
  5195. tg3_ape_driver_state_change(tp, kind);
  5196. }
  5197. /* tp->lock is held. */
  5198. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5199. {
  5200. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  5201. switch (kind) {
  5202. case RESET_KIND_INIT:
  5203. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5204. DRV_STATE_START_DONE);
  5205. break;
  5206. case RESET_KIND_SHUTDOWN:
  5207. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5208. DRV_STATE_UNLOAD_DONE);
  5209. break;
  5210. default:
  5211. break;
  5212. }
  5213. }
  5214. if (kind == RESET_KIND_SHUTDOWN)
  5215. tg3_ape_driver_state_change(tp, kind);
  5216. }
  5217. /* tp->lock is held. */
  5218. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5219. {
  5220. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5221. switch (kind) {
  5222. case RESET_KIND_INIT:
  5223. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5224. DRV_STATE_START);
  5225. break;
  5226. case RESET_KIND_SHUTDOWN:
  5227. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5228. DRV_STATE_UNLOAD);
  5229. break;
  5230. case RESET_KIND_SUSPEND:
  5231. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5232. DRV_STATE_SUSPEND);
  5233. break;
  5234. default:
  5235. break;
  5236. }
  5237. }
  5238. }
  5239. static int tg3_poll_fw(struct tg3 *tp)
  5240. {
  5241. int i;
  5242. u32 val;
  5243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5244. /* Wait up to 20ms for init done. */
  5245. for (i = 0; i < 200; i++) {
  5246. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5247. return 0;
  5248. udelay(100);
  5249. }
  5250. return -ENODEV;
  5251. }
  5252. /* Wait for firmware initialization to complete. */
  5253. for (i = 0; i < 100000; i++) {
  5254. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5255. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5256. break;
  5257. udelay(10);
  5258. }
  5259. /* Chip might not be fitted with firmware. Some Sun onboard
  5260. * parts are configured like that. So don't signal the timeout
  5261. * of the above loop as an error, but do report the lack of
  5262. * running firmware once.
  5263. */
  5264. if (i >= 100000 &&
  5265. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  5266. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  5267. printk(KERN_INFO PFX "%s: No firmware running.\n",
  5268. tp->dev->name);
  5269. }
  5270. return 0;
  5271. }
  5272. /* Save PCI command register before chip reset */
  5273. static void tg3_save_pci_state(struct tg3 *tp)
  5274. {
  5275. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5276. }
  5277. /* Restore PCI state after chip reset */
  5278. static void tg3_restore_pci_state(struct tg3 *tp)
  5279. {
  5280. u32 val;
  5281. /* Re-enable indirect register accesses. */
  5282. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5283. tp->misc_host_ctrl);
  5284. /* Set MAX PCI retry to zero. */
  5285. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5286. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5287. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  5288. val |= PCISTATE_RETRY_SAME_DMA;
  5289. /* Allow reads and writes to the APE register and memory space. */
  5290. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  5291. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5292. PCISTATE_ALLOW_APE_SHMEM_WR;
  5293. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5294. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5295. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5296. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5297. pcie_set_readrq(tp->pdev, 4096);
  5298. else {
  5299. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5300. tp->pci_cacheline_sz);
  5301. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5302. tp->pci_lat_timer);
  5303. }
  5304. }
  5305. /* Make sure PCI-X relaxed ordering bit is clear. */
  5306. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5307. u16 pcix_cmd;
  5308. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5309. &pcix_cmd);
  5310. pcix_cmd &= ~PCI_X_CMD_ERO;
  5311. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5312. pcix_cmd);
  5313. }
  5314. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  5315. /* Chip reset on 5780 will reset MSI enable bit,
  5316. * so need to restore it.
  5317. */
  5318. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  5319. u16 ctrl;
  5320. pci_read_config_word(tp->pdev,
  5321. tp->msi_cap + PCI_MSI_FLAGS,
  5322. &ctrl);
  5323. pci_write_config_word(tp->pdev,
  5324. tp->msi_cap + PCI_MSI_FLAGS,
  5325. ctrl | PCI_MSI_FLAGS_ENABLE);
  5326. val = tr32(MSGINT_MODE);
  5327. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5328. }
  5329. }
  5330. }
  5331. static void tg3_stop_fw(struct tg3 *);
  5332. /* tp->lock is held. */
  5333. static int tg3_chip_reset(struct tg3 *tp)
  5334. {
  5335. u32 val;
  5336. void (*write_op)(struct tg3 *, u32, u32);
  5337. int i, err;
  5338. tg3_nvram_lock(tp);
  5339. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5340. /* No matching tg3_nvram_unlock() after this because
  5341. * chip reset below will undo the nvram lock.
  5342. */
  5343. tp->nvram_lock_cnt = 0;
  5344. /* GRC_MISC_CFG core clock reset will clear the memory
  5345. * enable bit in PCI register 4 and the MSI enable bit
  5346. * on some chips, so we save relevant registers here.
  5347. */
  5348. tg3_save_pci_state(tp);
  5349. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5350. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS))
  5351. tw32(GRC_FASTBOOT_PC, 0);
  5352. /*
  5353. * We must avoid the readl() that normally takes place.
  5354. * It locks machines, causes machine checks, and other
  5355. * fun things. So, temporarily disable the 5701
  5356. * hardware workaround, while we do the reset.
  5357. */
  5358. write_op = tp->write32;
  5359. if (write_op == tg3_write_flush_reg32)
  5360. tp->write32 = tg3_write32;
  5361. /* Prevent the irq handler from reading or writing PCI registers
  5362. * during chip reset when the memory enable bit in the PCI command
  5363. * register may be cleared. The chip does not generate interrupt
  5364. * at this time, but the irq handler may still be called due to irq
  5365. * sharing or irqpoll.
  5366. */
  5367. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5368. for (i = 0; i < tp->irq_cnt; i++) {
  5369. struct tg3_napi *tnapi = &tp->napi[i];
  5370. if (tnapi->hw_status) {
  5371. tnapi->hw_status->status = 0;
  5372. tnapi->hw_status->status_tag = 0;
  5373. }
  5374. tnapi->last_tag = 0;
  5375. tnapi->last_irq_tag = 0;
  5376. }
  5377. smp_mb();
  5378. for (i = 0; i < tp->irq_cnt; i++)
  5379. synchronize_irq(tp->napi[i].irq_vec);
  5380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5381. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5382. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5383. }
  5384. /* do the reset */
  5385. val = GRC_MISC_CFG_CORECLK_RESET;
  5386. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5387. if (tr32(0x7e2c) == 0x60) {
  5388. tw32(0x7e2c, 0x20);
  5389. }
  5390. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5391. tw32(GRC_MISC_CFG, (1 << 29));
  5392. val |= (1 << 29);
  5393. }
  5394. }
  5395. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5396. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5397. tw32(GRC_VCPU_EXT_CTRL,
  5398. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5399. }
  5400. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5401. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5402. tw32(GRC_MISC_CFG, val);
  5403. /* restore 5701 hardware bug workaround write method */
  5404. tp->write32 = write_op;
  5405. /* Unfortunately, we have to delay before the PCI read back.
  5406. * Some 575X chips even will not respond to a PCI cfg access
  5407. * when the reset command is given to the chip.
  5408. *
  5409. * How do these hardware designers expect things to work
  5410. * properly if the PCI write is posted for a long period
  5411. * of time? It is always necessary to have some method by
  5412. * which a register read back can occur to push the write
  5413. * out which does the reset.
  5414. *
  5415. * For most tg3 variants the trick below was working.
  5416. * Ho hum...
  5417. */
  5418. udelay(120);
  5419. /* Flush PCI posted writes. The normal MMIO registers
  5420. * are inaccessible at this time so this is the only
  5421. * way to make this reliably (actually, this is no longer
  5422. * the case, see above). I tried to use indirect
  5423. * register read/write but this upset some 5701 variants.
  5424. */
  5425. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5426. udelay(120);
  5427. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5428. u16 val16;
  5429. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5430. int i;
  5431. u32 cfg_val;
  5432. /* Wait for link training to complete. */
  5433. for (i = 0; i < 5000; i++)
  5434. udelay(100);
  5435. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5436. pci_write_config_dword(tp->pdev, 0xc4,
  5437. cfg_val | (1 << 15));
  5438. }
  5439. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5440. pci_read_config_word(tp->pdev,
  5441. tp->pcie_cap + PCI_EXP_DEVCTL,
  5442. &val16);
  5443. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5444. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5445. /*
  5446. * Older PCIe devices only support the 128 byte
  5447. * MPS setting. Enforce the restriction.
  5448. */
  5449. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  5450. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784))
  5451. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5452. pci_write_config_word(tp->pdev,
  5453. tp->pcie_cap + PCI_EXP_DEVCTL,
  5454. val16);
  5455. pcie_set_readrq(tp->pdev, 4096);
  5456. /* Clear error status */
  5457. pci_write_config_word(tp->pdev,
  5458. tp->pcie_cap + PCI_EXP_DEVSTA,
  5459. PCI_EXP_DEVSTA_CED |
  5460. PCI_EXP_DEVSTA_NFED |
  5461. PCI_EXP_DEVSTA_FED |
  5462. PCI_EXP_DEVSTA_URD);
  5463. }
  5464. tg3_restore_pci_state(tp);
  5465. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5466. val = 0;
  5467. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5468. val = tr32(MEMARB_MODE);
  5469. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5470. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5471. tg3_stop_fw(tp);
  5472. tw32(0x5000, 0x400);
  5473. }
  5474. tw32(GRC_MODE, tp->grc_mode);
  5475. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5476. val = tr32(0xc4);
  5477. tw32(0xc4, val | (1 << 15));
  5478. }
  5479. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5480. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5481. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5482. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5483. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5484. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5485. }
  5486. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5487. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5488. tw32_f(MAC_MODE, tp->mac_mode);
  5489. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5490. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5491. tw32_f(MAC_MODE, tp->mac_mode);
  5492. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5493. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5494. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5495. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5496. tw32_f(MAC_MODE, tp->mac_mode);
  5497. } else
  5498. tw32_f(MAC_MODE, 0);
  5499. udelay(40);
  5500. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5501. err = tg3_poll_fw(tp);
  5502. if (err)
  5503. return err;
  5504. tg3_mdio_start(tp);
  5505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5506. u8 phy_addr;
  5507. phy_addr = tp->phy_addr;
  5508. tp->phy_addr = TG3_PHY_PCIE_ADDR;
  5509. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5510. TG3_PCIEPHY_TXB_BLK << TG3_PCIEPHY_BLOCK_SHIFT);
  5511. val = TG3_PCIEPHY_TX0CTRL1_TXOCM | TG3_PCIEPHY_TX0CTRL1_RDCTL |
  5512. TG3_PCIEPHY_TX0CTRL1_TXCMV | TG3_PCIEPHY_TX0CTRL1_TKSEL |
  5513. TG3_PCIEPHY_TX0CTRL1_NB_EN;
  5514. tg3_writephy(tp, TG3_PCIEPHY_TX0CTRL1, val);
  5515. udelay(10);
  5516. tg3_writephy(tp, TG3_PCIEPHY_BLOCK_ADDR,
  5517. TG3_PCIEPHY_XGXS_BLK1 << TG3_PCIEPHY_BLOCK_SHIFT);
  5518. val = TG3_PCIEPHY_PWRMGMT4_LOWPWR_EN |
  5519. TG3_PCIEPHY_PWRMGMT4_L1PLLPD_EN;
  5520. tg3_writephy(tp, TG3_PCIEPHY_PWRMGMT4, val);
  5521. udelay(10);
  5522. tp->phy_addr = phy_addr;
  5523. }
  5524. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5525. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  5526. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5527. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  5528. val = tr32(0x7c00);
  5529. tw32(0x7c00, val | (1 << 25));
  5530. }
  5531. /* Reprobe ASF enable state. */
  5532. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5533. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5534. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5535. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5536. u32 nic_cfg;
  5537. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5538. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5539. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5540. tp->last_event_jiffies = jiffies;
  5541. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5542. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5543. }
  5544. }
  5545. return 0;
  5546. }
  5547. /* tp->lock is held. */
  5548. static void tg3_stop_fw(struct tg3 *tp)
  5549. {
  5550. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5551. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5552. /* Wait for RX cpu to ACK the previous event. */
  5553. tg3_wait_for_event_ack(tp);
  5554. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5555. tg3_generate_fw_event(tp);
  5556. /* Wait for RX cpu to ACK this event. */
  5557. tg3_wait_for_event_ack(tp);
  5558. }
  5559. }
  5560. /* tp->lock is held. */
  5561. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5562. {
  5563. int err;
  5564. tg3_stop_fw(tp);
  5565. tg3_write_sig_pre_reset(tp, kind);
  5566. tg3_abort_hw(tp, silent);
  5567. err = tg3_chip_reset(tp);
  5568. __tg3_set_mac_addr(tp, 0);
  5569. tg3_write_sig_legacy(tp, kind);
  5570. tg3_write_sig_post_reset(tp, kind);
  5571. if (err)
  5572. return err;
  5573. return 0;
  5574. }
  5575. #define RX_CPU_SCRATCH_BASE 0x30000
  5576. #define RX_CPU_SCRATCH_SIZE 0x04000
  5577. #define TX_CPU_SCRATCH_BASE 0x34000
  5578. #define TX_CPU_SCRATCH_SIZE 0x04000
  5579. /* tp->lock is held. */
  5580. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5581. {
  5582. int i;
  5583. BUG_ON(offset == TX_CPU_BASE &&
  5584. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5585. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5586. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5587. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5588. return 0;
  5589. }
  5590. if (offset == RX_CPU_BASE) {
  5591. for (i = 0; i < 10000; i++) {
  5592. tw32(offset + CPU_STATE, 0xffffffff);
  5593. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5594. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5595. break;
  5596. }
  5597. tw32(offset + CPU_STATE, 0xffffffff);
  5598. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5599. udelay(10);
  5600. } else {
  5601. for (i = 0; i < 10000; i++) {
  5602. tw32(offset + CPU_STATE, 0xffffffff);
  5603. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5604. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5605. break;
  5606. }
  5607. }
  5608. if (i >= 10000) {
  5609. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5610. "and %s CPU\n",
  5611. tp->dev->name,
  5612. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5613. return -ENODEV;
  5614. }
  5615. /* Clear firmware's nvram arbitration. */
  5616. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5617. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5618. return 0;
  5619. }
  5620. struct fw_info {
  5621. unsigned int fw_base;
  5622. unsigned int fw_len;
  5623. const __be32 *fw_data;
  5624. };
  5625. /* tp->lock is held. */
  5626. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5627. int cpu_scratch_size, struct fw_info *info)
  5628. {
  5629. int err, lock_err, i;
  5630. void (*write_op)(struct tg3 *, u32, u32);
  5631. if (cpu_base == TX_CPU_BASE &&
  5632. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5633. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5634. "TX cpu firmware on %s which is 5705.\n",
  5635. tp->dev->name);
  5636. return -EINVAL;
  5637. }
  5638. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5639. write_op = tg3_write_mem;
  5640. else
  5641. write_op = tg3_write_indirect_reg32;
  5642. /* It is possible that bootcode is still loading at this point.
  5643. * Get the nvram lock first before halting the cpu.
  5644. */
  5645. lock_err = tg3_nvram_lock(tp);
  5646. err = tg3_halt_cpu(tp, cpu_base);
  5647. if (!lock_err)
  5648. tg3_nvram_unlock(tp);
  5649. if (err)
  5650. goto out;
  5651. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5652. write_op(tp, cpu_scratch_base + i, 0);
  5653. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5654. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5655. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  5656. write_op(tp, (cpu_scratch_base +
  5657. (info->fw_base & 0xffff) +
  5658. (i * sizeof(u32))),
  5659. be32_to_cpu(info->fw_data[i]));
  5660. err = 0;
  5661. out:
  5662. return err;
  5663. }
  5664. /* tp->lock is held. */
  5665. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5666. {
  5667. struct fw_info info;
  5668. const __be32 *fw_data;
  5669. int err, i;
  5670. fw_data = (void *)tp->fw->data;
  5671. /* Firmware blob starts with version numbers, followed by
  5672. start address and length. We are setting complete length.
  5673. length = end_address_of_bss - start_address_of_text.
  5674. Remainder is the blob to be loaded contiguously
  5675. from start address. */
  5676. info.fw_base = be32_to_cpu(fw_data[1]);
  5677. info.fw_len = tp->fw->size - 12;
  5678. info.fw_data = &fw_data[3];
  5679. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5680. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5681. &info);
  5682. if (err)
  5683. return err;
  5684. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5685. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5686. &info);
  5687. if (err)
  5688. return err;
  5689. /* Now startup only the RX cpu. */
  5690. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5691. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5692. for (i = 0; i < 5; i++) {
  5693. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  5694. break;
  5695. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5696. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5697. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  5698. udelay(1000);
  5699. }
  5700. if (i >= 5) {
  5701. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5702. "to set RX CPU PC, is %08x should be %08x\n",
  5703. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5704. info.fw_base);
  5705. return -ENODEV;
  5706. }
  5707. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5708. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5709. return 0;
  5710. }
  5711. /* 5705 needs a special version of the TSO firmware. */
  5712. /* tp->lock is held. */
  5713. static int tg3_load_tso_firmware(struct tg3 *tp)
  5714. {
  5715. struct fw_info info;
  5716. const __be32 *fw_data;
  5717. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5718. int err, i;
  5719. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5720. return 0;
  5721. fw_data = (void *)tp->fw->data;
  5722. /* Firmware blob starts with version numbers, followed by
  5723. start address and length. We are setting complete length.
  5724. length = end_address_of_bss - start_address_of_text.
  5725. Remainder is the blob to be loaded contiguously
  5726. from start address. */
  5727. info.fw_base = be32_to_cpu(fw_data[1]);
  5728. cpu_scratch_size = tp->fw_len;
  5729. info.fw_len = tp->fw->size - 12;
  5730. info.fw_data = &fw_data[3];
  5731. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5732. cpu_base = RX_CPU_BASE;
  5733. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5734. } else {
  5735. cpu_base = TX_CPU_BASE;
  5736. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5737. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5738. }
  5739. err = tg3_load_firmware_cpu(tp, cpu_base,
  5740. cpu_scratch_base, cpu_scratch_size,
  5741. &info);
  5742. if (err)
  5743. return err;
  5744. /* Now startup the cpu. */
  5745. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5746. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5747. for (i = 0; i < 5; i++) {
  5748. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  5749. break;
  5750. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5751. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5752. tw32_f(cpu_base + CPU_PC, info.fw_base);
  5753. udelay(1000);
  5754. }
  5755. if (i >= 5) {
  5756. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5757. "to set CPU PC, is %08x should be %08x\n",
  5758. tp->dev->name, tr32(cpu_base + CPU_PC),
  5759. info.fw_base);
  5760. return -ENODEV;
  5761. }
  5762. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5763. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5764. return 0;
  5765. }
  5766. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5767. {
  5768. struct tg3 *tp = netdev_priv(dev);
  5769. struct sockaddr *addr = p;
  5770. int err = 0, skip_mac_1 = 0;
  5771. if (!is_valid_ether_addr(addr->sa_data))
  5772. return -EINVAL;
  5773. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5774. if (!netif_running(dev))
  5775. return 0;
  5776. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5777. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5778. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5779. addr0_low = tr32(MAC_ADDR_0_LOW);
  5780. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5781. addr1_low = tr32(MAC_ADDR_1_LOW);
  5782. /* Skip MAC addr 1 if ASF is using it. */
  5783. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5784. !(addr1_high == 0 && addr1_low == 0))
  5785. skip_mac_1 = 1;
  5786. }
  5787. spin_lock_bh(&tp->lock);
  5788. __tg3_set_mac_addr(tp, skip_mac_1);
  5789. spin_unlock_bh(&tp->lock);
  5790. return err;
  5791. }
  5792. /* tp->lock is held. */
  5793. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5794. dma_addr_t mapping, u32 maxlen_flags,
  5795. u32 nic_addr)
  5796. {
  5797. tg3_write_mem(tp,
  5798. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5799. ((u64) mapping >> 32));
  5800. tg3_write_mem(tp,
  5801. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5802. ((u64) mapping & 0xffffffff));
  5803. tg3_write_mem(tp,
  5804. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5805. maxlen_flags);
  5806. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5807. tg3_write_mem(tp,
  5808. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5809. nic_addr);
  5810. }
  5811. static void __tg3_set_rx_mode(struct net_device *);
  5812. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5813. {
  5814. int i;
  5815. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  5816. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5817. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5818. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5819. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5820. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5821. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5822. } else {
  5823. tw32(HOSTCC_TXCOL_TICKS, 0);
  5824. tw32(HOSTCC_TXMAX_FRAMES, 0);
  5825. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  5826. tw32(HOSTCC_RXCOL_TICKS, 0);
  5827. tw32(HOSTCC_RXMAX_FRAMES, 0);
  5828. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  5829. }
  5830. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5831. u32 val = ec->stats_block_coalesce_usecs;
  5832. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5833. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5834. if (!netif_carrier_ok(tp->dev))
  5835. val = 0;
  5836. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5837. }
  5838. for (i = 0; i < tp->irq_cnt - 1; i++) {
  5839. u32 reg;
  5840. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  5841. tw32(reg, ec->rx_coalesce_usecs);
  5842. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  5843. tw32(reg, ec->tx_coalesce_usecs);
  5844. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  5845. tw32(reg, ec->rx_max_coalesced_frames);
  5846. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  5847. tw32(reg, ec->tx_max_coalesced_frames);
  5848. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5849. tw32(reg, ec->rx_max_coalesced_frames_irq);
  5850. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  5851. tw32(reg, ec->tx_max_coalesced_frames_irq);
  5852. }
  5853. for (; i < tp->irq_max - 1; i++) {
  5854. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  5855. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  5856. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5857. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  5858. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5859. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  5860. }
  5861. }
  5862. /* tp->lock is held. */
  5863. static void tg3_rings_reset(struct tg3 *tp)
  5864. {
  5865. int i;
  5866. u32 stblk, txrcb, rxrcb, limit;
  5867. struct tg3_napi *tnapi = &tp->napi[0];
  5868. /* Disable all transmit rings but the first. */
  5869. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5870. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  5871. else
  5872. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5873. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  5874. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  5875. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5876. BDINFO_FLAGS_DISABLED);
  5877. /* Disable all receive return rings but the first. */
  5878. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  5879. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  5880. else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5881. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  5882. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5883. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  5884. else
  5885. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5886. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  5887. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  5888. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  5889. BDINFO_FLAGS_DISABLED);
  5890. /* Disable interrupts */
  5891. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  5892. /* Zero mailbox registers. */
  5893. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) {
  5894. for (i = 1; i < TG3_IRQ_MAX_VECS; i++) {
  5895. tp->napi[i].tx_prod = 0;
  5896. tp->napi[i].tx_cons = 0;
  5897. tw32_mailbox(tp->napi[i].prodmbox, 0);
  5898. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  5899. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  5900. }
  5901. } else {
  5902. tp->napi[0].tx_prod = 0;
  5903. tp->napi[0].tx_cons = 0;
  5904. tw32_mailbox(tp->napi[0].prodmbox, 0);
  5905. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  5906. }
  5907. /* Make sure the NIC-based send BD rings are disabled. */
  5908. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5909. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  5910. for (i = 0; i < 16; i++)
  5911. tw32_tx_mbox(mbox + i * 8, 0);
  5912. }
  5913. txrcb = NIC_SRAM_SEND_RCB;
  5914. rxrcb = NIC_SRAM_RCV_RET_RCB;
  5915. /* Clear status block in ram. */
  5916. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5917. /* Set status block DMA address */
  5918. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5919. ((u64) tnapi->status_mapping >> 32));
  5920. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5921. ((u64) tnapi->status_mapping & 0xffffffff));
  5922. if (tnapi->tx_ring) {
  5923. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5924. (TG3_TX_RING_SIZE <<
  5925. BDINFO_FLAGS_MAXLEN_SHIFT),
  5926. NIC_SRAM_TX_BUFFER_DESC);
  5927. txrcb += TG3_BDINFO_SIZE;
  5928. }
  5929. if (tnapi->rx_rcb) {
  5930. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5931. (TG3_RX_RCB_RING_SIZE(tp) <<
  5932. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5933. rxrcb += TG3_BDINFO_SIZE;
  5934. }
  5935. stblk = HOSTCC_STATBLCK_RING1;
  5936. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  5937. u64 mapping = (u64)tnapi->status_mapping;
  5938. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  5939. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  5940. /* Clear status block in ram. */
  5941. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5942. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  5943. (TG3_TX_RING_SIZE <<
  5944. BDINFO_FLAGS_MAXLEN_SHIFT),
  5945. NIC_SRAM_TX_BUFFER_DESC);
  5946. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  5947. (TG3_RX_RCB_RING_SIZE(tp) <<
  5948. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  5949. stblk += 8;
  5950. txrcb += TG3_BDINFO_SIZE;
  5951. rxrcb += TG3_BDINFO_SIZE;
  5952. }
  5953. }
  5954. /* tp->lock is held. */
  5955. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5956. {
  5957. u32 val, rdmac_mode;
  5958. int i, err, limit;
  5959. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  5960. tg3_disable_ints(tp);
  5961. tg3_stop_fw(tp);
  5962. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5963. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5964. tg3_abort_hw(tp, 1);
  5965. }
  5966. if (reset_phy &&
  5967. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  5968. tg3_phy_reset(tp);
  5969. err = tg3_chip_reset(tp);
  5970. if (err)
  5971. return err;
  5972. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5973. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  5974. val = tr32(TG3_CPMU_CTRL);
  5975. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5976. tw32(TG3_CPMU_CTRL, val);
  5977. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  5978. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  5979. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  5980. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  5981. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  5982. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  5983. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  5984. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  5985. val = tr32(TG3_CPMU_HST_ACC);
  5986. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  5987. val |= CPMU_HST_ACC_MACCLK_6_25;
  5988. tw32(TG3_CPMU_HST_ACC, val);
  5989. }
  5990. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5991. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  5992. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  5993. PCIE_PWR_MGMT_L1_THRESH_4MS;
  5994. tw32(PCIE_PWR_MGMT_THRESH, val);
  5995. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  5996. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  5997. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  5998. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5999. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6000. }
  6001. /* This works around an issue with Athlon chipsets on
  6002. * B3 tigon3 silicon. This bit has no effect on any
  6003. * other revision. But do not set this on PCI Express
  6004. * chips and don't even touch the clocks if the CPMU is present.
  6005. */
  6006. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6007. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6008. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6009. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6010. }
  6011. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6012. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6013. val = tr32(TG3PCI_PCISTATE);
  6014. val |= PCISTATE_RETRY_SAME_DMA;
  6015. tw32(TG3PCI_PCISTATE, val);
  6016. }
  6017. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6018. /* Allow reads and writes to the
  6019. * APE register and memory space.
  6020. */
  6021. val = tr32(TG3PCI_PCISTATE);
  6022. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6023. PCISTATE_ALLOW_APE_SHMEM_WR;
  6024. tw32(TG3PCI_PCISTATE, val);
  6025. }
  6026. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6027. /* Enable some hw fixes. */
  6028. val = tr32(TG3PCI_MSI_DATA);
  6029. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6030. tw32(TG3PCI_MSI_DATA, val);
  6031. }
  6032. /* Descriptor ring init may make accesses to the
  6033. * NIC SRAM area to setup the TX descriptors, so we
  6034. * can only do this after the hardware has been
  6035. * successfully reset.
  6036. */
  6037. err = tg3_init_rings(tp);
  6038. if (err)
  6039. return err;
  6040. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6041. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  6042. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  6043. /* This value is determined during the probe time DMA
  6044. * engine test, tg3_test_dma.
  6045. */
  6046. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6047. }
  6048. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6049. GRC_MODE_4X_NIC_SEND_RINGS |
  6050. GRC_MODE_NO_TX_PHDR_CSUM |
  6051. GRC_MODE_NO_RX_PHDR_CSUM);
  6052. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6053. /* Pseudo-header checksum is done by hardware logic and not
  6054. * the offload processers, so make the chip do the pseudo-
  6055. * header checksums on receive. For transmit it is more
  6056. * convenient to do the pseudo-header checksum in software
  6057. * as Linux does that on transmit for us in all cases.
  6058. */
  6059. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6060. tw32(GRC_MODE,
  6061. tp->grc_mode |
  6062. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6063. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6064. val = tr32(GRC_MISC_CFG);
  6065. val &= ~0xff;
  6066. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6067. tw32(GRC_MISC_CFG, val);
  6068. /* Initialize MBUF/DESC pool. */
  6069. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6070. /* Do nothing. */
  6071. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6072. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6073. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6074. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6075. else
  6076. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6077. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6078. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6079. }
  6080. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6081. int fw_len;
  6082. fw_len = tp->fw_len;
  6083. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6084. tw32(BUFMGR_MB_POOL_ADDR,
  6085. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6086. tw32(BUFMGR_MB_POOL_SIZE,
  6087. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6088. }
  6089. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6090. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6091. tp->bufmgr_config.mbuf_read_dma_low_water);
  6092. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6093. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6094. tw32(BUFMGR_MB_HIGH_WATER,
  6095. tp->bufmgr_config.mbuf_high_water);
  6096. } else {
  6097. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6098. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6099. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6100. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6101. tw32(BUFMGR_MB_HIGH_WATER,
  6102. tp->bufmgr_config.mbuf_high_water_jumbo);
  6103. }
  6104. tw32(BUFMGR_DMA_LOW_WATER,
  6105. tp->bufmgr_config.dma_low_water);
  6106. tw32(BUFMGR_DMA_HIGH_WATER,
  6107. tp->bufmgr_config.dma_high_water);
  6108. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6109. for (i = 0; i < 2000; i++) {
  6110. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6111. break;
  6112. udelay(10);
  6113. }
  6114. if (i >= 2000) {
  6115. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6116. tp->dev->name);
  6117. return -ENODEV;
  6118. }
  6119. /* Setup replenish threshold. */
  6120. val = tp->rx_pending / 8;
  6121. if (val == 0)
  6122. val = 1;
  6123. else if (val > tp->rx_std_max_post)
  6124. val = tp->rx_std_max_post;
  6125. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6126. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6127. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6128. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6129. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6130. }
  6131. tw32(RCVBDI_STD_THRESH, val);
  6132. /* Initialize TG3_BDINFO's at:
  6133. * RCVDBDI_STD_BD: standard eth size rx ring
  6134. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6135. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6136. *
  6137. * like so:
  6138. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6139. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6140. * ring attribute flags
  6141. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6142. *
  6143. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6144. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6145. *
  6146. * The size of each ring is fixed in the firmware, but the location is
  6147. * configurable.
  6148. */
  6149. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6150. ((u64) tpr->rx_std_mapping >> 32));
  6151. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6152. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6153. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6154. NIC_SRAM_RX_BUFFER_DESC);
  6155. /* Disable the mini ring */
  6156. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6157. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6158. BDINFO_FLAGS_DISABLED);
  6159. /* Program the jumbo buffer descriptor ring control
  6160. * blocks on those devices that have them.
  6161. */
  6162. if ((tp->tg3_flags & TG3_FLAG_JUMBO_CAPABLE) &&
  6163. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  6164. /* Setup replenish threshold. */
  6165. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6166. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6167. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6168. ((u64) tpr->rx_jmb_mapping >> 32));
  6169. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6170. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6171. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6172. (RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6173. BDINFO_FLAGS_USE_EXT_RECV);
  6174. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6175. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6176. } else {
  6177. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6178. BDINFO_FLAGS_DISABLED);
  6179. }
  6180. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6181. val = (RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT) |
  6182. (RX_STD_MAX_SIZE << 2);
  6183. else
  6184. val = RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT;
  6185. } else
  6186. val = RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6187. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6188. tpr->rx_std_ptr = tp->rx_pending;
  6189. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6190. tpr->rx_std_ptr);
  6191. tpr->rx_jmb_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6192. tp->rx_jumbo_pending : 0;
  6193. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6194. tpr->rx_jmb_ptr);
  6195. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  6196. tw32(STD_REPLENISH_LWM, 32);
  6197. tw32(JMB_REPLENISH_LWM, 16);
  6198. }
  6199. tg3_rings_reset(tp);
  6200. /* Initialize MAC address and backoff seed. */
  6201. __tg3_set_mac_addr(tp, 0);
  6202. /* MTU + ethernet header + FCS + optional VLAN tag */
  6203. tw32(MAC_RX_MTU_SIZE,
  6204. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6205. /* The slot time is changed by tg3_setup_phy if we
  6206. * run at gigabit with half duplex.
  6207. */
  6208. tw32(MAC_TX_LENGTHS,
  6209. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6210. (6 << TX_LENGTHS_IPG_SHIFT) |
  6211. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6212. /* Receive rules. */
  6213. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6214. tw32(RCVLPC_CONFIG, 0x0181);
  6215. /* Calculate RDMAC_MODE setting early, we need it to determine
  6216. * the RCVLPC_STATE_ENABLE mask.
  6217. */
  6218. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6219. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6220. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6221. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6222. RDMAC_MODE_LNGREAD_ENAB);
  6223. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6224. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6225. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6226. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6227. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6228. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6229. /* If statement applies to 5705 and 5750 PCI devices only */
  6230. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6231. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6232. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6233. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6234. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6235. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6236. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6237. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6238. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6239. }
  6240. }
  6241. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6242. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6243. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6244. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6245. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6246. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6247. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6248. /* Receive/send statistics. */
  6249. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6250. val = tr32(RCVLPC_STATS_ENABLE);
  6251. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6252. tw32(RCVLPC_STATS_ENABLE, val);
  6253. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6254. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6255. val = tr32(RCVLPC_STATS_ENABLE);
  6256. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6257. tw32(RCVLPC_STATS_ENABLE, val);
  6258. } else {
  6259. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6260. }
  6261. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6262. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6263. tw32(SNDDATAI_STATSCTRL,
  6264. (SNDDATAI_SCTRL_ENABLE |
  6265. SNDDATAI_SCTRL_FASTUPD));
  6266. /* Setup host coalescing engine. */
  6267. tw32(HOSTCC_MODE, 0);
  6268. for (i = 0; i < 2000; i++) {
  6269. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6270. break;
  6271. udelay(10);
  6272. }
  6273. __tg3_set_coalesce(tp, &tp->coal);
  6274. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6275. /* Status/statistics block address. See tg3_timer,
  6276. * the tg3_periodic_fetch_stats call there, and
  6277. * tg3_get_stats to see how this works for 5705/5750 chips.
  6278. */
  6279. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6280. ((u64) tp->stats_mapping >> 32));
  6281. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6282. ((u64) tp->stats_mapping & 0xffffffff));
  6283. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6284. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6285. /* Clear statistics and status block memory areas */
  6286. for (i = NIC_SRAM_STATS_BLK;
  6287. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6288. i += sizeof(u32)) {
  6289. tg3_write_mem(tp, i, 0);
  6290. udelay(40);
  6291. }
  6292. }
  6293. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6294. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6295. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6296. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6297. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6298. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6299. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6300. /* reset to prevent losing 1st rx packet intermittently */
  6301. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6302. udelay(10);
  6303. }
  6304. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6305. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6306. else
  6307. tp->mac_mode = 0;
  6308. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6309. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6310. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6311. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6312. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6313. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6314. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6315. udelay(40);
  6316. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6317. * If TG3_FLG2_IS_NIC is zero, we should read the
  6318. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6319. * whether used as inputs or outputs, are set by boot code after
  6320. * reset.
  6321. */
  6322. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6323. u32 gpio_mask;
  6324. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6325. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6326. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6327. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6328. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6329. GRC_LCLCTRL_GPIO_OUTPUT3;
  6330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6331. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6332. tp->grc_local_ctrl &= ~gpio_mask;
  6333. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6334. /* GPIO1 must be driven high for eeprom write protect */
  6335. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6336. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6337. GRC_LCLCTRL_GPIO_OUTPUT1);
  6338. }
  6339. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6340. udelay(100);
  6341. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX) {
  6342. val = tr32(MSGINT_MODE);
  6343. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6344. tw32(MSGINT_MODE, val);
  6345. }
  6346. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6347. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6348. udelay(40);
  6349. }
  6350. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6351. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6352. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6353. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6354. WDMAC_MODE_LNGREAD_ENAB);
  6355. /* If statement applies to 5705 and 5750 PCI devices only */
  6356. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6357. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6358. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6359. if ((tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  6360. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6361. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6362. /* nothing */
  6363. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6364. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6365. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6366. val |= WDMAC_MODE_RX_ACCEL;
  6367. }
  6368. }
  6369. /* Enable host coalescing bug fix */
  6370. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6371. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6372. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6373. val |= WDMAC_MODE_BURST_ALL_DATA;
  6374. tw32_f(WDMAC_MODE, val);
  6375. udelay(40);
  6376. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6377. u16 pcix_cmd;
  6378. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6379. &pcix_cmd);
  6380. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6381. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6382. pcix_cmd |= PCI_X_CMD_READ_2K;
  6383. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6384. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6385. pcix_cmd |= PCI_X_CMD_READ_2K;
  6386. }
  6387. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6388. pcix_cmd);
  6389. }
  6390. tw32_f(RDMAC_MODE, rdmac_mode);
  6391. udelay(40);
  6392. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6393. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6394. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6395. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6396. tw32(SNDDATAC_MODE,
  6397. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6398. else
  6399. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6400. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6401. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6402. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6403. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6404. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6405. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6406. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  6407. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6408. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  6409. tw32(SNDBDI_MODE, val);
  6410. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6411. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6412. err = tg3_load_5701_a0_firmware_fix(tp);
  6413. if (err)
  6414. return err;
  6415. }
  6416. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6417. err = tg3_load_tso_firmware(tp);
  6418. if (err)
  6419. return err;
  6420. }
  6421. tp->tx_mode = TX_MODE_ENABLE;
  6422. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6423. udelay(100);
  6424. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS) {
  6425. u32 reg = MAC_RSS_INDIR_TBL_0;
  6426. u8 *ent = (u8 *)&val;
  6427. /* Setup the indirection table */
  6428. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  6429. int idx = i % sizeof(val);
  6430. ent[idx] = i % (tp->irq_cnt - 1);
  6431. if (idx == sizeof(val) - 1) {
  6432. tw32(reg, val);
  6433. reg += 4;
  6434. }
  6435. }
  6436. /* Setup the "secret" hash key. */
  6437. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  6438. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  6439. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  6440. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  6441. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  6442. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  6443. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  6444. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  6445. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  6446. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  6447. }
  6448. tp->rx_mode = RX_MODE_ENABLE;
  6449. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  6450. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6451. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_RSS)
  6452. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  6453. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  6454. RX_MODE_RSS_IPV6_HASH_EN |
  6455. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  6456. RX_MODE_RSS_IPV4_HASH_EN |
  6457. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  6458. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6459. udelay(10);
  6460. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6461. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6462. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6463. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6464. udelay(10);
  6465. }
  6466. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6467. udelay(10);
  6468. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6469. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6470. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6471. /* Set drive transmission level to 1.2V */
  6472. /* only if the signal pre-emphasis bit is not set */
  6473. val = tr32(MAC_SERDES_CFG);
  6474. val &= 0xfffff000;
  6475. val |= 0x880;
  6476. tw32(MAC_SERDES_CFG, val);
  6477. }
  6478. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6479. tw32(MAC_SERDES_CFG, 0x616000);
  6480. }
  6481. /* Prevent chip from dropping frames when flow control
  6482. * is enabled.
  6483. */
  6484. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6486. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6487. /* Use hardware link auto-negotiation */
  6488. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6489. }
  6490. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6491. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6492. u32 tmp;
  6493. tmp = tr32(SERDES_RX_CTRL);
  6494. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6495. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6496. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6497. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6498. }
  6499. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6500. if (tp->link_config.phy_is_low_power) {
  6501. tp->link_config.phy_is_low_power = 0;
  6502. tp->link_config.speed = tp->link_config.orig_speed;
  6503. tp->link_config.duplex = tp->link_config.orig_duplex;
  6504. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6505. }
  6506. err = tg3_setup_phy(tp, 0);
  6507. if (err)
  6508. return err;
  6509. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6510. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET)) {
  6511. u32 tmp;
  6512. /* Clear CRC stats. */
  6513. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6514. tg3_writephy(tp, MII_TG3_TEST1,
  6515. tmp | MII_TG3_TEST1_CRC_EN);
  6516. tg3_readphy(tp, 0x14, &tmp);
  6517. }
  6518. }
  6519. }
  6520. __tg3_set_rx_mode(tp->dev);
  6521. /* Initialize receive rules. */
  6522. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6523. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6524. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6525. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6526. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6527. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6528. limit = 8;
  6529. else
  6530. limit = 16;
  6531. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6532. limit -= 4;
  6533. switch (limit) {
  6534. case 16:
  6535. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6536. case 15:
  6537. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6538. case 14:
  6539. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6540. case 13:
  6541. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6542. case 12:
  6543. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6544. case 11:
  6545. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6546. case 10:
  6547. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6548. case 9:
  6549. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6550. case 8:
  6551. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6552. case 7:
  6553. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6554. case 6:
  6555. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6556. case 5:
  6557. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6558. case 4:
  6559. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6560. case 3:
  6561. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6562. case 2:
  6563. case 1:
  6564. default:
  6565. break;
  6566. }
  6567. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6568. /* Write our heartbeat update interval to APE. */
  6569. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6570. APE_HOST_HEARTBEAT_INT_DISABLE);
  6571. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6572. return 0;
  6573. }
  6574. /* Called at device open time to get the chip ready for
  6575. * packet processing. Invoked with tp->lock held.
  6576. */
  6577. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6578. {
  6579. tg3_switch_clocks(tp);
  6580. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6581. return tg3_reset_hw(tp, reset_phy);
  6582. }
  6583. #define TG3_STAT_ADD32(PSTAT, REG) \
  6584. do { u32 __val = tr32(REG); \
  6585. (PSTAT)->low += __val; \
  6586. if ((PSTAT)->low < __val) \
  6587. (PSTAT)->high += 1; \
  6588. } while (0)
  6589. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6590. {
  6591. struct tg3_hw_stats *sp = tp->hw_stats;
  6592. if (!netif_carrier_ok(tp->dev))
  6593. return;
  6594. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6595. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6596. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6597. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6598. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6599. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6600. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6601. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6602. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6603. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6604. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6605. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6606. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6607. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6608. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6609. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6610. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6611. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6612. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6613. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6614. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6615. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6616. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6617. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6618. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6619. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6620. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6621. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6622. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6623. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6624. }
  6625. static void tg3_timer(unsigned long __opaque)
  6626. {
  6627. struct tg3 *tp = (struct tg3 *) __opaque;
  6628. if (tp->irq_sync)
  6629. goto restart_timer;
  6630. spin_lock(&tp->lock);
  6631. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6632. /* All of this garbage is because when using non-tagged
  6633. * IRQ status the mailbox/status_block protocol the chip
  6634. * uses with the cpu is race prone.
  6635. */
  6636. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  6637. tw32(GRC_LOCAL_CTRL,
  6638. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6639. } else {
  6640. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6641. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  6642. }
  6643. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6644. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6645. spin_unlock(&tp->lock);
  6646. schedule_work(&tp->reset_task);
  6647. return;
  6648. }
  6649. }
  6650. /* This part only runs once per second. */
  6651. if (!--tp->timer_counter) {
  6652. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6653. tg3_periodic_fetch_stats(tp);
  6654. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6655. u32 mac_stat;
  6656. int phy_event;
  6657. mac_stat = tr32(MAC_STATUS);
  6658. phy_event = 0;
  6659. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6660. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6661. phy_event = 1;
  6662. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6663. phy_event = 1;
  6664. if (phy_event)
  6665. tg3_setup_phy(tp, 0);
  6666. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6667. u32 mac_stat = tr32(MAC_STATUS);
  6668. int need_setup = 0;
  6669. if (netif_carrier_ok(tp->dev) &&
  6670. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6671. need_setup = 1;
  6672. }
  6673. if (! netif_carrier_ok(tp->dev) &&
  6674. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6675. MAC_STATUS_SIGNAL_DET))) {
  6676. need_setup = 1;
  6677. }
  6678. if (need_setup) {
  6679. if (!tp->serdes_counter) {
  6680. tw32_f(MAC_MODE,
  6681. (tp->mac_mode &
  6682. ~MAC_MODE_PORT_MODE_MASK));
  6683. udelay(40);
  6684. tw32_f(MAC_MODE, tp->mac_mode);
  6685. udelay(40);
  6686. }
  6687. tg3_setup_phy(tp, 0);
  6688. }
  6689. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6690. tg3_serdes_parallel_detect(tp);
  6691. tp->timer_counter = tp->timer_multiplier;
  6692. }
  6693. /* Heartbeat is only sent once every 2 seconds.
  6694. *
  6695. * The heartbeat is to tell the ASF firmware that the host
  6696. * driver is still alive. In the event that the OS crashes,
  6697. * ASF needs to reset the hardware to free up the FIFO space
  6698. * that may be filled with rx packets destined for the host.
  6699. * If the FIFO is full, ASF will no longer function properly.
  6700. *
  6701. * Unintended resets have been reported on real time kernels
  6702. * where the timer doesn't run on time. Netpoll will also have
  6703. * same problem.
  6704. *
  6705. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6706. * to check the ring condition when the heartbeat is expiring
  6707. * before doing the reset. This will prevent most unintended
  6708. * resets.
  6709. */
  6710. if (!--tp->asf_counter) {
  6711. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6712. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6713. tg3_wait_for_event_ack(tp);
  6714. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6715. FWCMD_NICDRV_ALIVE3);
  6716. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6717. /* 5 seconds timeout */
  6718. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6719. tg3_generate_fw_event(tp);
  6720. }
  6721. tp->asf_counter = tp->asf_multiplier;
  6722. }
  6723. spin_unlock(&tp->lock);
  6724. restart_timer:
  6725. tp->timer.expires = jiffies + tp->timer_offset;
  6726. add_timer(&tp->timer);
  6727. }
  6728. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  6729. {
  6730. irq_handler_t fn;
  6731. unsigned long flags;
  6732. char *name;
  6733. struct tg3_napi *tnapi = &tp->napi[irq_num];
  6734. if (tp->irq_cnt == 1)
  6735. name = tp->dev->name;
  6736. else {
  6737. name = &tnapi->irq_lbl[0];
  6738. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  6739. name[IFNAMSIZ-1] = 0;
  6740. }
  6741. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6742. fn = tg3_msi;
  6743. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6744. fn = tg3_msi_1shot;
  6745. flags = IRQF_SAMPLE_RANDOM;
  6746. } else {
  6747. fn = tg3_interrupt;
  6748. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6749. fn = tg3_interrupt_tagged;
  6750. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6751. }
  6752. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  6753. }
  6754. static int tg3_test_interrupt(struct tg3 *tp)
  6755. {
  6756. struct tg3_napi *tnapi = &tp->napi[0];
  6757. struct net_device *dev = tp->dev;
  6758. int err, i, intr_ok = 0;
  6759. u32 val;
  6760. if (!netif_running(dev))
  6761. return -ENODEV;
  6762. tg3_disable_ints(tp);
  6763. free_irq(tnapi->irq_vec, tnapi);
  6764. /*
  6765. * Turn off MSI one shot mode. Otherwise this test has no
  6766. * observable way to know whether the interrupt was delivered.
  6767. */
  6768. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6769. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6770. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  6771. tw32(MSGINT_MODE, val);
  6772. }
  6773. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  6774. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  6775. if (err)
  6776. return err;
  6777. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  6778. tg3_enable_ints(tp);
  6779. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6780. tnapi->coal_now);
  6781. for (i = 0; i < 5; i++) {
  6782. u32 int_mbox, misc_host_ctrl;
  6783. int_mbox = tr32_mailbox(tnapi->int_mbox);
  6784. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6785. if ((int_mbox != 0) ||
  6786. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6787. intr_ok = 1;
  6788. break;
  6789. }
  6790. msleep(10);
  6791. }
  6792. tg3_disable_ints(tp);
  6793. free_irq(tnapi->irq_vec, tnapi);
  6794. err = tg3_request_irq(tp, 0);
  6795. if (err)
  6796. return err;
  6797. if (intr_ok) {
  6798. /* Reenable MSI one shot mode. */
  6799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  6800. (tp->tg3_flags2 & TG3_FLG2_USING_MSI)) {
  6801. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  6802. tw32(MSGINT_MODE, val);
  6803. }
  6804. return 0;
  6805. }
  6806. return -EIO;
  6807. }
  6808. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6809. * successfully restored
  6810. */
  6811. static int tg3_test_msi(struct tg3 *tp)
  6812. {
  6813. int err;
  6814. u16 pci_cmd;
  6815. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6816. return 0;
  6817. /* Turn off SERR reporting in case MSI terminates with Master
  6818. * Abort.
  6819. */
  6820. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6821. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6822. pci_cmd & ~PCI_COMMAND_SERR);
  6823. err = tg3_test_interrupt(tp);
  6824. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6825. if (!err)
  6826. return 0;
  6827. /* other failures */
  6828. if (err != -EIO)
  6829. return err;
  6830. /* MSI test failed, go back to INTx mode */
  6831. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6832. "switching to INTx mode. Please report this failure to "
  6833. "the PCI maintainer and include system chipset information.\n",
  6834. tp->dev->name);
  6835. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6836. pci_disable_msi(tp->pdev);
  6837. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6838. err = tg3_request_irq(tp, 0);
  6839. if (err)
  6840. return err;
  6841. /* Need to reset the chip because the MSI cycle may have terminated
  6842. * with Master Abort.
  6843. */
  6844. tg3_full_lock(tp, 1);
  6845. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6846. err = tg3_init_hw(tp, 1);
  6847. tg3_full_unlock(tp);
  6848. if (err)
  6849. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  6850. return err;
  6851. }
  6852. static int tg3_request_firmware(struct tg3 *tp)
  6853. {
  6854. const __be32 *fw_data;
  6855. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  6856. printk(KERN_ERR "%s: Failed to load firmware \"%s\"\n",
  6857. tp->dev->name, tp->fw_needed);
  6858. return -ENOENT;
  6859. }
  6860. fw_data = (void *)tp->fw->data;
  6861. /* Firmware blob starts with version numbers, followed by
  6862. * start address and _full_ length including BSS sections
  6863. * (which must be longer than the actual data, of course
  6864. */
  6865. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  6866. if (tp->fw_len < (tp->fw->size - 12)) {
  6867. printk(KERN_ERR "%s: bogus length %d in \"%s\"\n",
  6868. tp->dev->name, tp->fw_len, tp->fw_needed);
  6869. release_firmware(tp->fw);
  6870. tp->fw = NULL;
  6871. return -EINVAL;
  6872. }
  6873. /* We no longer need firmware; we have it. */
  6874. tp->fw_needed = NULL;
  6875. return 0;
  6876. }
  6877. static bool tg3_enable_msix(struct tg3 *tp)
  6878. {
  6879. int i, rc, cpus = num_online_cpus();
  6880. struct msix_entry msix_ent[tp->irq_max];
  6881. if (cpus == 1)
  6882. /* Just fallback to the simpler MSI mode. */
  6883. return false;
  6884. /*
  6885. * We want as many rx rings enabled as there are cpus.
  6886. * The first MSIX vector only deals with link interrupts, etc,
  6887. * so we add one to the number of vectors we are requesting.
  6888. */
  6889. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  6890. for (i = 0; i < tp->irq_max; i++) {
  6891. msix_ent[i].entry = i;
  6892. msix_ent[i].vector = 0;
  6893. }
  6894. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  6895. if (rc != 0) {
  6896. if (rc < TG3_RSS_MIN_NUM_MSIX_VECS)
  6897. return false;
  6898. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  6899. return false;
  6900. printk(KERN_NOTICE
  6901. "%s: Requested %d MSI-X vectors, received %d\n",
  6902. tp->dev->name, tp->irq_cnt, rc);
  6903. tp->irq_cnt = rc;
  6904. }
  6905. tp->tg3_flags3 |= TG3_FLG3_ENABLE_RSS;
  6906. for (i = 0; i < tp->irq_max; i++)
  6907. tp->napi[i].irq_vec = msix_ent[i].vector;
  6908. tp->dev->real_num_tx_queues = tp->irq_cnt - 1;
  6909. return true;
  6910. }
  6911. static void tg3_ints_init(struct tg3 *tp)
  6912. {
  6913. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI_OR_MSIX) &&
  6914. !(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6915. /* All MSI supporting chips should support tagged
  6916. * status. Assert that this is the case.
  6917. */
  6918. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6919. "Not using MSI.\n", tp->dev->name);
  6920. goto defcfg;
  6921. }
  6922. if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX) && tg3_enable_msix(tp))
  6923. tp->tg3_flags2 |= TG3_FLG2_USING_MSIX;
  6924. else if ((tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) &&
  6925. pci_enable_msi(tp->pdev) == 0)
  6926. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6927. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI_OR_MSIX) {
  6928. u32 msi_mode = tr32(MSGINT_MODE);
  6929. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6930. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  6931. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6932. }
  6933. defcfg:
  6934. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSIX)) {
  6935. tp->irq_cnt = 1;
  6936. tp->napi[0].irq_vec = tp->pdev->irq;
  6937. tp->dev->real_num_tx_queues = 1;
  6938. }
  6939. }
  6940. static void tg3_ints_fini(struct tg3 *tp)
  6941. {
  6942. if (tp->tg3_flags2 & TG3_FLG2_USING_MSIX)
  6943. pci_disable_msix(tp->pdev);
  6944. else if (tp->tg3_flags2 & TG3_FLG2_USING_MSI)
  6945. pci_disable_msi(tp->pdev);
  6946. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI_OR_MSIX;
  6947. tp->tg3_flags3 &= ~TG3_FLG3_ENABLE_RSS;
  6948. }
  6949. static int tg3_open(struct net_device *dev)
  6950. {
  6951. struct tg3 *tp = netdev_priv(dev);
  6952. int i, err;
  6953. if (tp->fw_needed) {
  6954. err = tg3_request_firmware(tp);
  6955. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6956. if (err)
  6957. return err;
  6958. } else if (err) {
  6959. printk(KERN_WARNING "%s: TSO capability disabled.\n",
  6960. tp->dev->name);
  6961. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  6962. } else if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6963. printk(KERN_NOTICE "%s: TSO capability restored.\n",
  6964. tp->dev->name);
  6965. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  6966. }
  6967. }
  6968. netif_carrier_off(tp->dev);
  6969. err = tg3_set_power_state(tp, PCI_D0);
  6970. if (err)
  6971. return err;
  6972. tg3_full_lock(tp, 0);
  6973. tg3_disable_ints(tp);
  6974. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6975. tg3_full_unlock(tp);
  6976. /*
  6977. * Setup interrupts first so we know how
  6978. * many NAPI resources to allocate
  6979. */
  6980. tg3_ints_init(tp);
  6981. /* The placement of this call is tied
  6982. * to the setup and use of Host TX descriptors.
  6983. */
  6984. err = tg3_alloc_consistent(tp);
  6985. if (err)
  6986. goto err_out1;
  6987. tg3_napi_enable(tp);
  6988. for (i = 0; i < tp->irq_cnt; i++) {
  6989. struct tg3_napi *tnapi = &tp->napi[i];
  6990. err = tg3_request_irq(tp, i);
  6991. if (err) {
  6992. for (i--; i >= 0; i--)
  6993. free_irq(tnapi->irq_vec, tnapi);
  6994. break;
  6995. }
  6996. }
  6997. if (err)
  6998. goto err_out2;
  6999. tg3_full_lock(tp, 0);
  7000. err = tg3_init_hw(tp, 1);
  7001. if (err) {
  7002. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7003. tg3_free_rings(tp);
  7004. } else {
  7005. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  7006. tp->timer_offset = HZ;
  7007. else
  7008. tp->timer_offset = HZ / 10;
  7009. BUG_ON(tp->timer_offset > HZ);
  7010. tp->timer_counter = tp->timer_multiplier =
  7011. (HZ / tp->timer_offset);
  7012. tp->asf_counter = tp->asf_multiplier =
  7013. ((HZ / tp->timer_offset) * 2);
  7014. init_timer(&tp->timer);
  7015. tp->timer.expires = jiffies + tp->timer_offset;
  7016. tp->timer.data = (unsigned long) tp;
  7017. tp->timer.function = tg3_timer;
  7018. }
  7019. tg3_full_unlock(tp);
  7020. if (err)
  7021. goto err_out3;
  7022. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7023. err = tg3_test_msi(tp);
  7024. if (err) {
  7025. tg3_full_lock(tp, 0);
  7026. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7027. tg3_free_rings(tp);
  7028. tg3_full_unlock(tp);
  7029. goto err_out2;
  7030. }
  7031. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7032. (tp->tg3_flags2 & TG3_FLG2_USING_MSI) &&
  7033. (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)) {
  7034. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7035. tw32(PCIE_TRANSACTION_CFG,
  7036. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7037. }
  7038. }
  7039. tg3_phy_start(tp);
  7040. tg3_full_lock(tp, 0);
  7041. add_timer(&tp->timer);
  7042. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7043. tg3_enable_ints(tp);
  7044. tg3_full_unlock(tp);
  7045. netif_tx_start_all_queues(dev);
  7046. return 0;
  7047. err_out3:
  7048. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7049. struct tg3_napi *tnapi = &tp->napi[i];
  7050. free_irq(tnapi->irq_vec, tnapi);
  7051. }
  7052. err_out2:
  7053. tg3_napi_disable(tp);
  7054. tg3_free_consistent(tp);
  7055. err_out1:
  7056. tg3_ints_fini(tp);
  7057. return err;
  7058. }
  7059. #if 0
  7060. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7061. {
  7062. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7063. u16 val16;
  7064. int i;
  7065. struct tg3_hw_status *sblk = tp->napi[0]->hw_status;
  7066. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7067. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7068. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7069. val16, val32);
  7070. /* MAC block */
  7071. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7072. tr32(MAC_MODE), tr32(MAC_STATUS));
  7073. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7074. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7075. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7076. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7077. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7078. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7079. /* Send data initiator control block */
  7080. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7081. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7082. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7083. tr32(SNDDATAI_STATSCTRL));
  7084. /* Send data completion control block */
  7085. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7086. /* Send BD ring selector block */
  7087. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7088. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7089. /* Send BD initiator control block */
  7090. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7091. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7092. /* Send BD completion control block */
  7093. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7094. /* Receive list placement control block */
  7095. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7096. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7097. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7098. tr32(RCVLPC_STATSCTRL));
  7099. /* Receive data and receive BD initiator control block */
  7100. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7101. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7102. /* Receive data completion control block */
  7103. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7104. tr32(RCVDCC_MODE));
  7105. /* Receive BD initiator control block */
  7106. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7107. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7108. /* Receive BD completion control block */
  7109. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7110. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7111. /* Receive list selector control block */
  7112. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7113. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7114. /* Mbuf cluster free block */
  7115. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7116. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7117. /* Host coalescing control block */
  7118. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7119. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7120. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7121. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7122. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7123. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7124. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7125. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7126. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7127. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7128. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7129. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7130. /* Memory arbiter control block */
  7131. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7132. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7133. /* Buffer manager control block */
  7134. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7135. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7136. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7137. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7138. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7139. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7140. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7141. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7142. /* Read DMA control block */
  7143. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7144. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7145. /* Write DMA control block */
  7146. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7147. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7148. /* DMA completion block */
  7149. printk("DEBUG: DMAC_MODE[%08x]\n",
  7150. tr32(DMAC_MODE));
  7151. /* GRC block */
  7152. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7153. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7154. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7155. tr32(GRC_LOCAL_CTRL));
  7156. /* TG3_BDINFOs */
  7157. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7158. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7159. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7160. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7161. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7162. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7163. tr32(RCVDBDI_STD_BD + 0x0),
  7164. tr32(RCVDBDI_STD_BD + 0x4),
  7165. tr32(RCVDBDI_STD_BD + 0x8),
  7166. tr32(RCVDBDI_STD_BD + 0xc));
  7167. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7168. tr32(RCVDBDI_MINI_BD + 0x0),
  7169. tr32(RCVDBDI_MINI_BD + 0x4),
  7170. tr32(RCVDBDI_MINI_BD + 0x8),
  7171. tr32(RCVDBDI_MINI_BD + 0xc));
  7172. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7173. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7174. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7175. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7176. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7177. val32, val32_2, val32_3, val32_4);
  7178. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7179. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7180. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7181. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7182. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7183. val32, val32_2, val32_3, val32_4);
  7184. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7185. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7186. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7187. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7188. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7189. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7190. val32, val32_2, val32_3, val32_4, val32_5);
  7191. /* SW status block */
  7192. printk(KERN_DEBUG
  7193. "Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7194. sblk->status,
  7195. sblk->status_tag,
  7196. sblk->rx_jumbo_consumer,
  7197. sblk->rx_consumer,
  7198. sblk->rx_mini_consumer,
  7199. sblk->idx[0].rx_producer,
  7200. sblk->idx[0].tx_consumer);
  7201. /* SW statistics block */
  7202. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7203. ((u32 *)tp->hw_stats)[0],
  7204. ((u32 *)tp->hw_stats)[1],
  7205. ((u32 *)tp->hw_stats)[2],
  7206. ((u32 *)tp->hw_stats)[3]);
  7207. /* Mailboxes */
  7208. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7209. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7210. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7211. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7212. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7213. /* NIC side send descriptors. */
  7214. for (i = 0; i < 6; i++) {
  7215. unsigned long txd;
  7216. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7217. + (i * sizeof(struct tg3_tx_buffer_desc));
  7218. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7219. i,
  7220. readl(txd + 0x0), readl(txd + 0x4),
  7221. readl(txd + 0x8), readl(txd + 0xc));
  7222. }
  7223. /* NIC side RX descriptors. */
  7224. for (i = 0; i < 6; i++) {
  7225. unsigned long rxd;
  7226. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7227. + (i * sizeof(struct tg3_rx_buffer_desc));
  7228. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7229. i,
  7230. readl(rxd + 0x0), readl(rxd + 0x4),
  7231. readl(rxd + 0x8), readl(rxd + 0xc));
  7232. rxd += (4 * sizeof(u32));
  7233. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7234. i,
  7235. readl(rxd + 0x0), readl(rxd + 0x4),
  7236. readl(rxd + 0x8), readl(rxd + 0xc));
  7237. }
  7238. for (i = 0; i < 6; i++) {
  7239. unsigned long rxd;
  7240. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7241. + (i * sizeof(struct tg3_rx_buffer_desc));
  7242. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7243. i,
  7244. readl(rxd + 0x0), readl(rxd + 0x4),
  7245. readl(rxd + 0x8), readl(rxd + 0xc));
  7246. rxd += (4 * sizeof(u32));
  7247. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7248. i,
  7249. readl(rxd + 0x0), readl(rxd + 0x4),
  7250. readl(rxd + 0x8), readl(rxd + 0xc));
  7251. }
  7252. }
  7253. #endif
  7254. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7255. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7256. static int tg3_close(struct net_device *dev)
  7257. {
  7258. int i;
  7259. struct tg3 *tp = netdev_priv(dev);
  7260. tg3_napi_disable(tp);
  7261. cancel_work_sync(&tp->reset_task);
  7262. netif_tx_stop_all_queues(dev);
  7263. del_timer_sync(&tp->timer);
  7264. tg3_phy_stop(tp);
  7265. tg3_full_lock(tp, 1);
  7266. #if 0
  7267. tg3_dump_state(tp);
  7268. #endif
  7269. tg3_disable_ints(tp);
  7270. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7271. tg3_free_rings(tp);
  7272. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7273. tg3_full_unlock(tp);
  7274. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7275. struct tg3_napi *tnapi = &tp->napi[i];
  7276. free_irq(tnapi->irq_vec, tnapi);
  7277. }
  7278. tg3_ints_fini(tp);
  7279. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7280. sizeof(tp->net_stats_prev));
  7281. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7282. sizeof(tp->estats_prev));
  7283. tg3_free_consistent(tp);
  7284. tg3_set_power_state(tp, PCI_D3hot);
  7285. netif_carrier_off(tp->dev);
  7286. return 0;
  7287. }
  7288. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7289. {
  7290. unsigned long ret;
  7291. #if (BITS_PER_LONG == 32)
  7292. ret = val->low;
  7293. #else
  7294. ret = ((u64)val->high << 32) | ((u64)val->low);
  7295. #endif
  7296. return ret;
  7297. }
  7298. static inline u64 get_estat64(tg3_stat64_t *val)
  7299. {
  7300. return ((u64)val->high << 32) | ((u64)val->low);
  7301. }
  7302. static unsigned long calc_crc_errors(struct tg3 *tp)
  7303. {
  7304. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7305. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7306. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7307. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7308. u32 val;
  7309. spin_lock_bh(&tp->lock);
  7310. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7311. tg3_writephy(tp, MII_TG3_TEST1,
  7312. val | MII_TG3_TEST1_CRC_EN);
  7313. tg3_readphy(tp, 0x14, &val);
  7314. } else
  7315. val = 0;
  7316. spin_unlock_bh(&tp->lock);
  7317. tp->phy_crc_errors += val;
  7318. return tp->phy_crc_errors;
  7319. }
  7320. return get_stat64(&hw_stats->rx_fcs_errors);
  7321. }
  7322. #define ESTAT_ADD(member) \
  7323. estats->member = old_estats->member + \
  7324. get_estat64(&hw_stats->member)
  7325. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7326. {
  7327. struct tg3_ethtool_stats *estats = &tp->estats;
  7328. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7329. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7330. if (!hw_stats)
  7331. return old_estats;
  7332. ESTAT_ADD(rx_octets);
  7333. ESTAT_ADD(rx_fragments);
  7334. ESTAT_ADD(rx_ucast_packets);
  7335. ESTAT_ADD(rx_mcast_packets);
  7336. ESTAT_ADD(rx_bcast_packets);
  7337. ESTAT_ADD(rx_fcs_errors);
  7338. ESTAT_ADD(rx_align_errors);
  7339. ESTAT_ADD(rx_xon_pause_rcvd);
  7340. ESTAT_ADD(rx_xoff_pause_rcvd);
  7341. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7342. ESTAT_ADD(rx_xoff_entered);
  7343. ESTAT_ADD(rx_frame_too_long_errors);
  7344. ESTAT_ADD(rx_jabbers);
  7345. ESTAT_ADD(rx_undersize_packets);
  7346. ESTAT_ADD(rx_in_length_errors);
  7347. ESTAT_ADD(rx_out_length_errors);
  7348. ESTAT_ADD(rx_64_or_less_octet_packets);
  7349. ESTAT_ADD(rx_65_to_127_octet_packets);
  7350. ESTAT_ADD(rx_128_to_255_octet_packets);
  7351. ESTAT_ADD(rx_256_to_511_octet_packets);
  7352. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7353. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7354. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7355. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7356. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7357. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7358. ESTAT_ADD(tx_octets);
  7359. ESTAT_ADD(tx_collisions);
  7360. ESTAT_ADD(tx_xon_sent);
  7361. ESTAT_ADD(tx_xoff_sent);
  7362. ESTAT_ADD(tx_flow_control);
  7363. ESTAT_ADD(tx_mac_errors);
  7364. ESTAT_ADD(tx_single_collisions);
  7365. ESTAT_ADD(tx_mult_collisions);
  7366. ESTAT_ADD(tx_deferred);
  7367. ESTAT_ADD(tx_excessive_collisions);
  7368. ESTAT_ADD(tx_late_collisions);
  7369. ESTAT_ADD(tx_collide_2times);
  7370. ESTAT_ADD(tx_collide_3times);
  7371. ESTAT_ADD(tx_collide_4times);
  7372. ESTAT_ADD(tx_collide_5times);
  7373. ESTAT_ADD(tx_collide_6times);
  7374. ESTAT_ADD(tx_collide_7times);
  7375. ESTAT_ADD(tx_collide_8times);
  7376. ESTAT_ADD(tx_collide_9times);
  7377. ESTAT_ADD(tx_collide_10times);
  7378. ESTAT_ADD(tx_collide_11times);
  7379. ESTAT_ADD(tx_collide_12times);
  7380. ESTAT_ADD(tx_collide_13times);
  7381. ESTAT_ADD(tx_collide_14times);
  7382. ESTAT_ADD(tx_collide_15times);
  7383. ESTAT_ADD(tx_ucast_packets);
  7384. ESTAT_ADD(tx_mcast_packets);
  7385. ESTAT_ADD(tx_bcast_packets);
  7386. ESTAT_ADD(tx_carrier_sense_errors);
  7387. ESTAT_ADD(tx_discards);
  7388. ESTAT_ADD(tx_errors);
  7389. ESTAT_ADD(dma_writeq_full);
  7390. ESTAT_ADD(dma_write_prioq_full);
  7391. ESTAT_ADD(rxbds_empty);
  7392. ESTAT_ADD(rx_discards);
  7393. ESTAT_ADD(rx_errors);
  7394. ESTAT_ADD(rx_threshold_hit);
  7395. ESTAT_ADD(dma_readq_full);
  7396. ESTAT_ADD(dma_read_prioq_full);
  7397. ESTAT_ADD(tx_comp_queue_full);
  7398. ESTAT_ADD(ring_set_send_prod_index);
  7399. ESTAT_ADD(ring_status_update);
  7400. ESTAT_ADD(nic_irqs);
  7401. ESTAT_ADD(nic_avoided_irqs);
  7402. ESTAT_ADD(nic_tx_threshold_hit);
  7403. return estats;
  7404. }
  7405. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7406. {
  7407. struct tg3 *tp = netdev_priv(dev);
  7408. struct net_device_stats *stats = &tp->net_stats;
  7409. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7410. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7411. if (!hw_stats)
  7412. return old_stats;
  7413. stats->rx_packets = old_stats->rx_packets +
  7414. get_stat64(&hw_stats->rx_ucast_packets) +
  7415. get_stat64(&hw_stats->rx_mcast_packets) +
  7416. get_stat64(&hw_stats->rx_bcast_packets);
  7417. stats->tx_packets = old_stats->tx_packets +
  7418. get_stat64(&hw_stats->tx_ucast_packets) +
  7419. get_stat64(&hw_stats->tx_mcast_packets) +
  7420. get_stat64(&hw_stats->tx_bcast_packets);
  7421. stats->rx_bytes = old_stats->rx_bytes +
  7422. get_stat64(&hw_stats->rx_octets);
  7423. stats->tx_bytes = old_stats->tx_bytes +
  7424. get_stat64(&hw_stats->tx_octets);
  7425. stats->rx_errors = old_stats->rx_errors +
  7426. get_stat64(&hw_stats->rx_errors);
  7427. stats->tx_errors = old_stats->tx_errors +
  7428. get_stat64(&hw_stats->tx_errors) +
  7429. get_stat64(&hw_stats->tx_mac_errors) +
  7430. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7431. get_stat64(&hw_stats->tx_discards);
  7432. stats->multicast = old_stats->multicast +
  7433. get_stat64(&hw_stats->rx_mcast_packets);
  7434. stats->collisions = old_stats->collisions +
  7435. get_stat64(&hw_stats->tx_collisions);
  7436. stats->rx_length_errors = old_stats->rx_length_errors +
  7437. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7438. get_stat64(&hw_stats->rx_undersize_packets);
  7439. stats->rx_over_errors = old_stats->rx_over_errors +
  7440. get_stat64(&hw_stats->rxbds_empty);
  7441. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7442. get_stat64(&hw_stats->rx_align_errors);
  7443. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7444. get_stat64(&hw_stats->tx_discards);
  7445. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7446. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7447. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7448. calc_crc_errors(tp);
  7449. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7450. get_stat64(&hw_stats->rx_discards);
  7451. return stats;
  7452. }
  7453. static inline u32 calc_crc(unsigned char *buf, int len)
  7454. {
  7455. u32 reg;
  7456. u32 tmp;
  7457. int j, k;
  7458. reg = 0xffffffff;
  7459. for (j = 0; j < len; j++) {
  7460. reg ^= buf[j];
  7461. for (k = 0; k < 8; k++) {
  7462. tmp = reg & 0x01;
  7463. reg >>= 1;
  7464. if (tmp) {
  7465. reg ^= 0xedb88320;
  7466. }
  7467. }
  7468. }
  7469. return ~reg;
  7470. }
  7471. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7472. {
  7473. /* accept or reject all multicast frames */
  7474. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7475. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7476. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7477. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7478. }
  7479. static void __tg3_set_rx_mode(struct net_device *dev)
  7480. {
  7481. struct tg3 *tp = netdev_priv(dev);
  7482. u32 rx_mode;
  7483. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7484. RX_MODE_KEEP_VLAN_TAG);
  7485. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7486. * flag clear.
  7487. */
  7488. #if TG3_VLAN_TAG_USED
  7489. if (!tp->vlgrp &&
  7490. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7491. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7492. #else
  7493. /* By definition, VLAN is disabled always in this
  7494. * case.
  7495. */
  7496. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7497. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7498. #endif
  7499. if (dev->flags & IFF_PROMISC) {
  7500. /* Promiscuous mode. */
  7501. rx_mode |= RX_MODE_PROMISC;
  7502. } else if (dev->flags & IFF_ALLMULTI) {
  7503. /* Accept all multicast. */
  7504. tg3_set_multi (tp, 1);
  7505. } else if (dev->mc_count < 1) {
  7506. /* Reject all multicast. */
  7507. tg3_set_multi (tp, 0);
  7508. } else {
  7509. /* Accept one or more multicast(s). */
  7510. struct dev_mc_list *mclist;
  7511. unsigned int i;
  7512. u32 mc_filter[4] = { 0, };
  7513. u32 regidx;
  7514. u32 bit;
  7515. u32 crc;
  7516. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7517. i++, mclist = mclist->next) {
  7518. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7519. bit = ~crc & 0x7f;
  7520. regidx = (bit & 0x60) >> 5;
  7521. bit &= 0x1f;
  7522. mc_filter[regidx] |= (1 << bit);
  7523. }
  7524. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7525. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7526. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7527. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7528. }
  7529. if (rx_mode != tp->rx_mode) {
  7530. tp->rx_mode = rx_mode;
  7531. tw32_f(MAC_RX_MODE, rx_mode);
  7532. udelay(10);
  7533. }
  7534. }
  7535. static void tg3_set_rx_mode(struct net_device *dev)
  7536. {
  7537. struct tg3 *tp = netdev_priv(dev);
  7538. if (!netif_running(dev))
  7539. return;
  7540. tg3_full_lock(tp, 0);
  7541. __tg3_set_rx_mode(dev);
  7542. tg3_full_unlock(tp);
  7543. }
  7544. #define TG3_REGDUMP_LEN (32 * 1024)
  7545. static int tg3_get_regs_len(struct net_device *dev)
  7546. {
  7547. return TG3_REGDUMP_LEN;
  7548. }
  7549. static void tg3_get_regs(struct net_device *dev,
  7550. struct ethtool_regs *regs, void *_p)
  7551. {
  7552. u32 *p = _p;
  7553. struct tg3 *tp = netdev_priv(dev);
  7554. u8 *orig_p = _p;
  7555. int i;
  7556. regs->version = 0;
  7557. memset(p, 0, TG3_REGDUMP_LEN);
  7558. if (tp->link_config.phy_is_low_power)
  7559. return;
  7560. tg3_full_lock(tp, 0);
  7561. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7562. #define GET_REG32_LOOP(base,len) \
  7563. do { p = (u32 *)(orig_p + (base)); \
  7564. for (i = 0; i < len; i += 4) \
  7565. __GET_REG32((base) + i); \
  7566. } while (0)
  7567. #define GET_REG32_1(reg) \
  7568. do { p = (u32 *)(orig_p + (reg)); \
  7569. __GET_REG32((reg)); \
  7570. } while (0)
  7571. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7572. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7573. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7574. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7575. GET_REG32_1(SNDDATAC_MODE);
  7576. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7577. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7578. GET_REG32_1(SNDBDC_MODE);
  7579. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7580. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7581. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7582. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7583. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7584. GET_REG32_1(RCVDCC_MODE);
  7585. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7586. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7587. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7588. GET_REG32_1(MBFREE_MODE);
  7589. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7590. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7591. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7592. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7593. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7594. GET_REG32_1(RX_CPU_MODE);
  7595. GET_REG32_1(RX_CPU_STATE);
  7596. GET_REG32_1(RX_CPU_PGMCTR);
  7597. GET_REG32_1(RX_CPU_HWBKPT);
  7598. GET_REG32_1(TX_CPU_MODE);
  7599. GET_REG32_1(TX_CPU_STATE);
  7600. GET_REG32_1(TX_CPU_PGMCTR);
  7601. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7602. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7603. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7604. GET_REG32_1(DMAC_MODE);
  7605. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7606. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7607. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7608. #undef __GET_REG32
  7609. #undef GET_REG32_LOOP
  7610. #undef GET_REG32_1
  7611. tg3_full_unlock(tp);
  7612. }
  7613. static int tg3_get_eeprom_len(struct net_device *dev)
  7614. {
  7615. struct tg3 *tp = netdev_priv(dev);
  7616. return tp->nvram_size;
  7617. }
  7618. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7619. {
  7620. struct tg3 *tp = netdev_priv(dev);
  7621. int ret;
  7622. u8 *pd;
  7623. u32 i, offset, len, b_offset, b_count;
  7624. __be32 val;
  7625. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  7626. return -EINVAL;
  7627. if (tp->link_config.phy_is_low_power)
  7628. return -EAGAIN;
  7629. offset = eeprom->offset;
  7630. len = eeprom->len;
  7631. eeprom->len = 0;
  7632. eeprom->magic = TG3_EEPROM_MAGIC;
  7633. if (offset & 3) {
  7634. /* adjustments to start on required 4 byte boundary */
  7635. b_offset = offset & 3;
  7636. b_count = 4 - b_offset;
  7637. if (b_count > len) {
  7638. /* i.e. offset=1 len=2 */
  7639. b_count = len;
  7640. }
  7641. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  7642. if (ret)
  7643. return ret;
  7644. memcpy(data, ((char*)&val) + b_offset, b_count);
  7645. len -= b_count;
  7646. offset += b_count;
  7647. eeprom->len += b_count;
  7648. }
  7649. /* read bytes upto the last 4 byte boundary */
  7650. pd = &data[eeprom->len];
  7651. for (i = 0; i < (len - (len & 3)); i += 4) {
  7652. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  7653. if (ret) {
  7654. eeprom->len += i;
  7655. return ret;
  7656. }
  7657. memcpy(pd + i, &val, 4);
  7658. }
  7659. eeprom->len += i;
  7660. if (len & 3) {
  7661. /* read last bytes not ending on 4 byte boundary */
  7662. pd = &data[eeprom->len];
  7663. b_count = len & 3;
  7664. b_offset = offset + len - b_count;
  7665. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  7666. if (ret)
  7667. return ret;
  7668. memcpy(pd, &val, b_count);
  7669. eeprom->len += b_count;
  7670. }
  7671. return 0;
  7672. }
  7673. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7674. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7675. {
  7676. struct tg3 *tp = netdev_priv(dev);
  7677. int ret;
  7678. u32 offset, len, b_offset, odd_len;
  7679. u8 *buf;
  7680. __be32 start, end;
  7681. if (tp->link_config.phy_is_low_power)
  7682. return -EAGAIN;
  7683. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  7684. eeprom->magic != TG3_EEPROM_MAGIC)
  7685. return -EINVAL;
  7686. offset = eeprom->offset;
  7687. len = eeprom->len;
  7688. if ((b_offset = (offset & 3))) {
  7689. /* adjustments to start on required 4 byte boundary */
  7690. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  7691. if (ret)
  7692. return ret;
  7693. len += b_offset;
  7694. offset &= ~3;
  7695. if (len < 4)
  7696. len = 4;
  7697. }
  7698. odd_len = 0;
  7699. if (len & 3) {
  7700. /* adjustments to end on required 4 byte boundary */
  7701. odd_len = 1;
  7702. len = (len + 3) & ~3;
  7703. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  7704. if (ret)
  7705. return ret;
  7706. }
  7707. buf = data;
  7708. if (b_offset || odd_len) {
  7709. buf = kmalloc(len, GFP_KERNEL);
  7710. if (!buf)
  7711. return -ENOMEM;
  7712. if (b_offset)
  7713. memcpy(buf, &start, 4);
  7714. if (odd_len)
  7715. memcpy(buf+len-4, &end, 4);
  7716. memcpy(buf + b_offset, data, eeprom->len);
  7717. }
  7718. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7719. if (buf != data)
  7720. kfree(buf);
  7721. return ret;
  7722. }
  7723. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7724. {
  7725. struct tg3 *tp = netdev_priv(dev);
  7726. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7727. struct phy_device *phydev;
  7728. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7729. return -EAGAIN;
  7730. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7731. return phy_ethtool_gset(phydev, cmd);
  7732. }
  7733. cmd->supported = (SUPPORTED_Autoneg);
  7734. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7735. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7736. SUPPORTED_1000baseT_Full);
  7737. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7738. cmd->supported |= (SUPPORTED_100baseT_Half |
  7739. SUPPORTED_100baseT_Full |
  7740. SUPPORTED_10baseT_Half |
  7741. SUPPORTED_10baseT_Full |
  7742. SUPPORTED_TP);
  7743. cmd->port = PORT_TP;
  7744. } else {
  7745. cmd->supported |= SUPPORTED_FIBRE;
  7746. cmd->port = PORT_FIBRE;
  7747. }
  7748. cmd->advertising = tp->link_config.advertising;
  7749. if (netif_running(dev)) {
  7750. cmd->speed = tp->link_config.active_speed;
  7751. cmd->duplex = tp->link_config.active_duplex;
  7752. }
  7753. cmd->phy_address = tp->phy_addr;
  7754. cmd->transceiver = XCVR_INTERNAL;
  7755. cmd->autoneg = tp->link_config.autoneg;
  7756. cmd->maxtxpkt = 0;
  7757. cmd->maxrxpkt = 0;
  7758. return 0;
  7759. }
  7760. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7761. {
  7762. struct tg3 *tp = netdev_priv(dev);
  7763. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7764. struct phy_device *phydev;
  7765. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7766. return -EAGAIN;
  7767. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  7768. return phy_ethtool_sset(phydev, cmd);
  7769. }
  7770. if (cmd->autoneg != AUTONEG_ENABLE &&
  7771. cmd->autoneg != AUTONEG_DISABLE)
  7772. return -EINVAL;
  7773. if (cmd->autoneg == AUTONEG_DISABLE &&
  7774. cmd->duplex != DUPLEX_FULL &&
  7775. cmd->duplex != DUPLEX_HALF)
  7776. return -EINVAL;
  7777. if (cmd->autoneg == AUTONEG_ENABLE) {
  7778. u32 mask = ADVERTISED_Autoneg |
  7779. ADVERTISED_Pause |
  7780. ADVERTISED_Asym_Pause;
  7781. if (!(tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7782. mask |= ADVERTISED_1000baseT_Half |
  7783. ADVERTISED_1000baseT_Full;
  7784. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  7785. mask |= ADVERTISED_100baseT_Half |
  7786. ADVERTISED_100baseT_Full |
  7787. ADVERTISED_10baseT_Half |
  7788. ADVERTISED_10baseT_Full |
  7789. ADVERTISED_TP;
  7790. else
  7791. mask |= ADVERTISED_FIBRE;
  7792. if (cmd->advertising & ~mask)
  7793. return -EINVAL;
  7794. mask &= (ADVERTISED_1000baseT_Half |
  7795. ADVERTISED_1000baseT_Full |
  7796. ADVERTISED_100baseT_Half |
  7797. ADVERTISED_100baseT_Full |
  7798. ADVERTISED_10baseT_Half |
  7799. ADVERTISED_10baseT_Full);
  7800. cmd->advertising &= mask;
  7801. } else {
  7802. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7803. if (cmd->speed != SPEED_1000)
  7804. return -EINVAL;
  7805. if (cmd->duplex != DUPLEX_FULL)
  7806. return -EINVAL;
  7807. } else {
  7808. if (cmd->speed != SPEED_100 &&
  7809. cmd->speed != SPEED_10)
  7810. return -EINVAL;
  7811. }
  7812. }
  7813. tg3_full_lock(tp, 0);
  7814. tp->link_config.autoneg = cmd->autoneg;
  7815. if (cmd->autoneg == AUTONEG_ENABLE) {
  7816. tp->link_config.advertising = (cmd->advertising |
  7817. ADVERTISED_Autoneg);
  7818. tp->link_config.speed = SPEED_INVALID;
  7819. tp->link_config.duplex = DUPLEX_INVALID;
  7820. } else {
  7821. tp->link_config.advertising = 0;
  7822. tp->link_config.speed = cmd->speed;
  7823. tp->link_config.duplex = cmd->duplex;
  7824. }
  7825. tp->link_config.orig_speed = tp->link_config.speed;
  7826. tp->link_config.orig_duplex = tp->link_config.duplex;
  7827. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7828. if (netif_running(dev))
  7829. tg3_setup_phy(tp, 1);
  7830. tg3_full_unlock(tp);
  7831. return 0;
  7832. }
  7833. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7834. {
  7835. struct tg3 *tp = netdev_priv(dev);
  7836. strcpy(info->driver, DRV_MODULE_NAME);
  7837. strcpy(info->version, DRV_MODULE_VERSION);
  7838. strcpy(info->fw_version, tp->fw_ver);
  7839. strcpy(info->bus_info, pci_name(tp->pdev));
  7840. }
  7841. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7842. {
  7843. struct tg3 *tp = netdev_priv(dev);
  7844. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7845. device_can_wakeup(&tp->pdev->dev))
  7846. wol->supported = WAKE_MAGIC;
  7847. else
  7848. wol->supported = 0;
  7849. wol->wolopts = 0;
  7850. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7851. device_can_wakeup(&tp->pdev->dev))
  7852. wol->wolopts = WAKE_MAGIC;
  7853. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7854. }
  7855. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7856. {
  7857. struct tg3 *tp = netdev_priv(dev);
  7858. struct device *dp = &tp->pdev->dev;
  7859. if (wol->wolopts & ~WAKE_MAGIC)
  7860. return -EINVAL;
  7861. if ((wol->wolopts & WAKE_MAGIC) &&
  7862. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7863. return -EINVAL;
  7864. spin_lock_bh(&tp->lock);
  7865. if (wol->wolopts & WAKE_MAGIC) {
  7866. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7867. device_set_wakeup_enable(dp, true);
  7868. } else {
  7869. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7870. device_set_wakeup_enable(dp, false);
  7871. }
  7872. spin_unlock_bh(&tp->lock);
  7873. return 0;
  7874. }
  7875. static u32 tg3_get_msglevel(struct net_device *dev)
  7876. {
  7877. struct tg3 *tp = netdev_priv(dev);
  7878. return tp->msg_enable;
  7879. }
  7880. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7881. {
  7882. struct tg3 *tp = netdev_priv(dev);
  7883. tp->msg_enable = value;
  7884. }
  7885. static int tg3_set_tso(struct net_device *dev, u32 value)
  7886. {
  7887. struct tg3 *tp = netdev_priv(dev);
  7888. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7889. if (value)
  7890. return -EINVAL;
  7891. return 0;
  7892. }
  7893. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  7894. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2)) {
  7895. if (value) {
  7896. dev->features |= NETIF_F_TSO6;
  7897. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7898. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7899. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7900. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7901. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7902. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7903. dev->features |= NETIF_F_TSO_ECN;
  7904. } else
  7905. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7906. }
  7907. return ethtool_op_set_tso(dev, value);
  7908. }
  7909. static int tg3_nway_reset(struct net_device *dev)
  7910. {
  7911. struct tg3 *tp = netdev_priv(dev);
  7912. int r;
  7913. if (!netif_running(dev))
  7914. return -EAGAIN;
  7915. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7916. return -EINVAL;
  7917. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7918. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7919. return -EAGAIN;
  7920. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  7921. } else {
  7922. u32 bmcr;
  7923. spin_lock_bh(&tp->lock);
  7924. r = -EINVAL;
  7925. tg3_readphy(tp, MII_BMCR, &bmcr);
  7926. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7927. ((bmcr & BMCR_ANENABLE) ||
  7928. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7929. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7930. BMCR_ANENABLE);
  7931. r = 0;
  7932. }
  7933. spin_unlock_bh(&tp->lock);
  7934. }
  7935. return r;
  7936. }
  7937. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7938. {
  7939. struct tg3 *tp = netdev_priv(dev);
  7940. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7941. ering->rx_mini_max_pending = 0;
  7942. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7943. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7944. else
  7945. ering->rx_jumbo_max_pending = 0;
  7946. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7947. ering->rx_pending = tp->rx_pending;
  7948. ering->rx_mini_pending = 0;
  7949. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7950. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7951. else
  7952. ering->rx_jumbo_pending = 0;
  7953. ering->tx_pending = tp->napi[0].tx_pending;
  7954. }
  7955. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7956. {
  7957. struct tg3 *tp = netdev_priv(dev);
  7958. int i, irq_sync = 0, err = 0;
  7959. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7960. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7961. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7962. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7963. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7964. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7965. return -EINVAL;
  7966. if (netif_running(dev)) {
  7967. tg3_phy_stop(tp);
  7968. tg3_netif_stop(tp);
  7969. irq_sync = 1;
  7970. }
  7971. tg3_full_lock(tp, irq_sync);
  7972. tp->rx_pending = ering->rx_pending;
  7973. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7974. tp->rx_pending > 63)
  7975. tp->rx_pending = 63;
  7976. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7977. for (i = 0; i < TG3_IRQ_MAX_VECS; i++)
  7978. tp->napi[i].tx_pending = ering->tx_pending;
  7979. if (netif_running(dev)) {
  7980. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7981. err = tg3_restart_hw(tp, 1);
  7982. if (!err)
  7983. tg3_netif_start(tp);
  7984. }
  7985. tg3_full_unlock(tp);
  7986. if (irq_sync && !err)
  7987. tg3_phy_start(tp);
  7988. return err;
  7989. }
  7990. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7991. {
  7992. struct tg3 *tp = netdev_priv(dev);
  7993. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7994. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  7995. epause->rx_pause = 1;
  7996. else
  7997. epause->rx_pause = 0;
  7998. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  7999. epause->tx_pause = 1;
  8000. else
  8001. epause->tx_pause = 0;
  8002. }
  8003. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8004. {
  8005. struct tg3 *tp = netdev_priv(dev);
  8006. int err = 0;
  8007. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8008. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8009. return -EAGAIN;
  8010. if (epause->autoneg) {
  8011. u32 newadv;
  8012. struct phy_device *phydev;
  8013. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8014. if (epause->rx_pause) {
  8015. if (epause->tx_pause)
  8016. newadv = ADVERTISED_Pause;
  8017. else
  8018. newadv = ADVERTISED_Pause |
  8019. ADVERTISED_Asym_Pause;
  8020. } else if (epause->tx_pause) {
  8021. newadv = ADVERTISED_Asym_Pause;
  8022. } else
  8023. newadv = 0;
  8024. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  8025. u32 oldadv = phydev->advertising &
  8026. (ADVERTISED_Pause |
  8027. ADVERTISED_Asym_Pause);
  8028. if (oldadv != newadv) {
  8029. phydev->advertising &=
  8030. ~(ADVERTISED_Pause |
  8031. ADVERTISED_Asym_Pause);
  8032. phydev->advertising |= newadv;
  8033. err = phy_start_aneg(phydev);
  8034. }
  8035. } else {
  8036. tp->link_config.advertising &=
  8037. ~(ADVERTISED_Pause |
  8038. ADVERTISED_Asym_Pause);
  8039. tp->link_config.advertising |= newadv;
  8040. }
  8041. } else {
  8042. if (epause->rx_pause)
  8043. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8044. else
  8045. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8046. if (epause->tx_pause)
  8047. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8048. else
  8049. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8050. if (netif_running(dev))
  8051. tg3_setup_flow_control(tp, 0, 0);
  8052. }
  8053. } else {
  8054. int irq_sync = 0;
  8055. if (netif_running(dev)) {
  8056. tg3_netif_stop(tp);
  8057. irq_sync = 1;
  8058. }
  8059. tg3_full_lock(tp, irq_sync);
  8060. if (epause->autoneg)
  8061. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8062. else
  8063. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8064. if (epause->rx_pause)
  8065. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8066. else
  8067. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8068. if (epause->tx_pause)
  8069. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8070. else
  8071. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8072. if (netif_running(dev)) {
  8073. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8074. err = tg3_restart_hw(tp, 1);
  8075. if (!err)
  8076. tg3_netif_start(tp);
  8077. }
  8078. tg3_full_unlock(tp);
  8079. }
  8080. return err;
  8081. }
  8082. static u32 tg3_get_rx_csum(struct net_device *dev)
  8083. {
  8084. struct tg3 *tp = netdev_priv(dev);
  8085. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8086. }
  8087. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8088. {
  8089. struct tg3 *tp = netdev_priv(dev);
  8090. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8091. if (data != 0)
  8092. return -EINVAL;
  8093. return 0;
  8094. }
  8095. spin_lock_bh(&tp->lock);
  8096. if (data)
  8097. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8098. else
  8099. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8100. spin_unlock_bh(&tp->lock);
  8101. return 0;
  8102. }
  8103. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8104. {
  8105. struct tg3 *tp = netdev_priv(dev);
  8106. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8107. if (data != 0)
  8108. return -EINVAL;
  8109. return 0;
  8110. }
  8111. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8112. ethtool_op_set_tx_ipv6_csum(dev, data);
  8113. else
  8114. ethtool_op_set_tx_csum(dev, data);
  8115. return 0;
  8116. }
  8117. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8118. {
  8119. switch (sset) {
  8120. case ETH_SS_TEST:
  8121. return TG3_NUM_TEST;
  8122. case ETH_SS_STATS:
  8123. return TG3_NUM_STATS;
  8124. default:
  8125. return -EOPNOTSUPP;
  8126. }
  8127. }
  8128. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8129. {
  8130. switch (stringset) {
  8131. case ETH_SS_STATS:
  8132. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8133. break;
  8134. case ETH_SS_TEST:
  8135. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8136. break;
  8137. default:
  8138. WARN_ON(1); /* we need a WARN() */
  8139. break;
  8140. }
  8141. }
  8142. static int tg3_phys_id(struct net_device *dev, u32 data)
  8143. {
  8144. struct tg3 *tp = netdev_priv(dev);
  8145. int i;
  8146. if (!netif_running(tp->dev))
  8147. return -EAGAIN;
  8148. if (data == 0)
  8149. data = UINT_MAX / 2;
  8150. for (i = 0; i < (data * 2); i++) {
  8151. if ((i % 2) == 0)
  8152. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8153. LED_CTRL_1000MBPS_ON |
  8154. LED_CTRL_100MBPS_ON |
  8155. LED_CTRL_10MBPS_ON |
  8156. LED_CTRL_TRAFFIC_OVERRIDE |
  8157. LED_CTRL_TRAFFIC_BLINK |
  8158. LED_CTRL_TRAFFIC_LED);
  8159. else
  8160. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8161. LED_CTRL_TRAFFIC_OVERRIDE);
  8162. if (msleep_interruptible(500))
  8163. break;
  8164. }
  8165. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8166. return 0;
  8167. }
  8168. static void tg3_get_ethtool_stats (struct net_device *dev,
  8169. struct ethtool_stats *estats, u64 *tmp_stats)
  8170. {
  8171. struct tg3 *tp = netdev_priv(dev);
  8172. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8173. }
  8174. #define NVRAM_TEST_SIZE 0x100
  8175. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8176. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8177. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8178. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8179. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8180. static int tg3_test_nvram(struct tg3 *tp)
  8181. {
  8182. u32 csum, magic;
  8183. __be32 *buf;
  8184. int i, j, k, err = 0, size;
  8185. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM)
  8186. return 0;
  8187. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8188. return -EIO;
  8189. if (magic == TG3_EEPROM_MAGIC)
  8190. size = NVRAM_TEST_SIZE;
  8191. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8192. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8193. TG3_EEPROM_SB_FORMAT_1) {
  8194. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8195. case TG3_EEPROM_SB_REVISION_0:
  8196. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8197. break;
  8198. case TG3_EEPROM_SB_REVISION_2:
  8199. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8200. break;
  8201. case TG3_EEPROM_SB_REVISION_3:
  8202. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8203. break;
  8204. default:
  8205. return 0;
  8206. }
  8207. } else
  8208. return 0;
  8209. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8210. size = NVRAM_SELFBOOT_HW_SIZE;
  8211. else
  8212. return -EIO;
  8213. buf = kmalloc(size, GFP_KERNEL);
  8214. if (buf == NULL)
  8215. return -ENOMEM;
  8216. err = -EIO;
  8217. for (i = 0, j = 0; i < size; i += 4, j++) {
  8218. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8219. if (err)
  8220. break;
  8221. }
  8222. if (i < size)
  8223. goto out;
  8224. /* Selfboot format */
  8225. magic = be32_to_cpu(buf[0]);
  8226. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8227. TG3_EEPROM_MAGIC_FW) {
  8228. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8229. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8230. TG3_EEPROM_SB_REVISION_2) {
  8231. /* For rev 2, the csum doesn't include the MBA. */
  8232. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8233. csum8 += buf8[i];
  8234. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8235. csum8 += buf8[i];
  8236. } else {
  8237. for (i = 0; i < size; i++)
  8238. csum8 += buf8[i];
  8239. }
  8240. if (csum8 == 0) {
  8241. err = 0;
  8242. goto out;
  8243. }
  8244. err = -EIO;
  8245. goto out;
  8246. }
  8247. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8248. TG3_EEPROM_MAGIC_HW) {
  8249. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8250. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8251. u8 *buf8 = (u8 *) buf;
  8252. /* Separate the parity bits and the data bytes. */
  8253. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8254. if ((i == 0) || (i == 8)) {
  8255. int l;
  8256. u8 msk;
  8257. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8258. parity[k++] = buf8[i] & msk;
  8259. i++;
  8260. }
  8261. else if (i == 16) {
  8262. int l;
  8263. u8 msk;
  8264. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8265. parity[k++] = buf8[i] & msk;
  8266. i++;
  8267. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8268. parity[k++] = buf8[i] & msk;
  8269. i++;
  8270. }
  8271. data[j++] = buf8[i];
  8272. }
  8273. err = -EIO;
  8274. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8275. u8 hw8 = hweight8(data[i]);
  8276. if ((hw8 & 0x1) && parity[i])
  8277. goto out;
  8278. else if (!(hw8 & 0x1) && !parity[i])
  8279. goto out;
  8280. }
  8281. err = 0;
  8282. goto out;
  8283. }
  8284. /* Bootstrap checksum at offset 0x10 */
  8285. csum = calc_crc((unsigned char *) buf, 0x10);
  8286. if (csum != be32_to_cpu(buf[0x10/4]))
  8287. goto out;
  8288. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8289. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8290. if (csum != be32_to_cpu(buf[0xfc/4]))
  8291. goto out;
  8292. err = 0;
  8293. out:
  8294. kfree(buf);
  8295. return err;
  8296. }
  8297. #define TG3_SERDES_TIMEOUT_SEC 2
  8298. #define TG3_COPPER_TIMEOUT_SEC 6
  8299. static int tg3_test_link(struct tg3 *tp)
  8300. {
  8301. int i, max;
  8302. if (!netif_running(tp->dev))
  8303. return -ENODEV;
  8304. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8305. max = TG3_SERDES_TIMEOUT_SEC;
  8306. else
  8307. max = TG3_COPPER_TIMEOUT_SEC;
  8308. for (i = 0; i < max; i++) {
  8309. if (netif_carrier_ok(tp->dev))
  8310. return 0;
  8311. if (msleep_interruptible(1000))
  8312. break;
  8313. }
  8314. return -EIO;
  8315. }
  8316. /* Only test the commonly used registers */
  8317. static int tg3_test_registers(struct tg3 *tp)
  8318. {
  8319. int i, is_5705, is_5750;
  8320. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8321. static struct {
  8322. u16 offset;
  8323. u16 flags;
  8324. #define TG3_FL_5705 0x1
  8325. #define TG3_FL_NOT_5705 0x2
  8326. #define TG3_FL_NOT_5788 0x4
  8327. #define TG3_FL_NOT_5750 0x8
  8328. u32 read_mask;
  8329. u32 write_mask;
  8330. } reg_tbl[] = {
  8331. /* MAC Control Registers */
  8332. { MAC_MODE, TG3_FL_NOT_5705,
  8333. 0x00000000, 0x00ef6f8c },
  8334. { MAC_MODE, TG3_FL_5705,
  8335. 0x00000000, 0x01ef6b8c },
  8336. { MAC_STATUS, TG3_FL_NOT_5705,
  8337. 0x03800107, 0x00000000 },
  8338. { MAC_STATUS, TG3_FL_5705,
  8339. 0x03800100, 0x00000000 },
  8340. { MAC_ADDR_0_HIGH, 0x0000,
  8341. 0x00000000, 0x0000ffff },
  8342. { MAC_ADDR_0_LOW, 0x0000,
  8343. 0x00000000, 0xffffffff },
  8344. { MAC_RX_MTU_SIZE, 0x0000,
  8345. 0x00000000, 0x0000ffff },
  8346. { MAC_TX_MODE, 0x0000,
  8347. 0x00000000, 0x00000070 },
  8348. { MAC_TX_LENGTHS, 0x0000,
  8349. 0x00000000, 0x00003fff },
  8350. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8351. 0x00000000, 0x000007fc },
  8352. { MAC_RX_MODE, TG3_FL_5705,
  8353. 0x00000000, 0x000007dc },
  8354. { MAC_HASH_REG_0, 0x0000,
  8355. 0x00000000, 0xffffffff },
  8356. { MAC_HASH_REG_1, 0x0000,
  8357. 0x00000000, 0xffffffff },
  8358. { MAC_HASH_REG_2, 0x0000,
  8359. 0x00000000, 0xffffffff },
  8360. { MAC_HASH_REG_3, 0x0000,
  8361. 0x00000000, 0xffffffff },
  8362. /* Receive Data and Receive BD Initiator Control Registers. */
  8363. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8364. 0x00000000, 0xffffffff },
  8365. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8366. 0x00000000, 0xffffffff },
  8367. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8368. 0x00000000, 0x00000003 },
  8369. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8370. 0x00000000, 0xffffffff },
  8371. { RCVDBDI_STD_BD+0, 0x0000,
  8372. 0x00000000, 0xffffffff },
  8373. { RCVDBDI_STD_BD+4, 0x0000,
  8374. 0x00000000, 0xffffffff },
  8375. { RCVDBDI_STD_BD+8, 0x0000,
  8376. 0x00000000, 0xffff0002 },
  8377. { RCVDBDI_STD_BD+0xc, 0x0000,
  8378. 0x00000000, 0xffffffff },
  8379. /* Receive BD Initiator Control Registers. */
  8380. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8381. 0x00000000, 0xffffffff },
  8382. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8383. 0x00000000, 0x000003ff },
  8384. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8385. 0x00000000, 0xffffffff },
  8386. /* Host Coalescing Control Registers. */
  8387. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8388. 0x00000000, 0x00000004 },
  8389. { HOSTCC_MODE, TG3_FL_5705,
  8390. 0x00000000, 0x000000f6 },
  8391. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8392. 0x00000000, 0xffffffff },
  8393. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8394. 0x00000000, 0x000003ff },
  8395. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8396. 0x00000000, 0xffffffff },
  8397. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8398. 0x00000000, 0x000003ff },
  8399. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8400. 0x00000000, 0xffffffff },
  8401. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8402. 0x00000000, 0x000000ff },
  8403. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8404. 0x00000000, 0xffffffff },
  8405. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8406. 0x00000000, 0x000000ff },
  8407. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8408. 0x00000000, 0xffffffff },
  8409. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8410. 0x00000000, 0xffffffff },
  8411. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8412. 0x00000000, 0xffffffff },
  8413. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8414. 0x00000000, 0x000000ff },
  8415. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8416. 0x00000000, 0xffffffff },
  8417. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8418. 0x00000000, 0x000000ff },
  8419. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8420. 0x00000000, 0xffffffff },
  8421. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8422. 0x00000000, 0xffffffff },
  8423. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8424. 0x00000000, 0xffffffff },
  8425. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8426. 0x00000000, 0xffffffff },
  8427. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8428. 0x00000000, 0xffffffff },
  8429. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8430. 0xffffffff, 0x00000000 },
  8431. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8432. 0xffffffff, 0x00000000 },
  8433. /* Buffer Manager Control Registers. */
  8434. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8435. 0x00000000, 0x007fff80 },
  8436. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8437. 0x00000000, 0x007fffff },
  8438. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8439. 0x00000000, 0x0000003f },
  8440. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8441. 0x00000000, 0x000001ff },
  8442. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8443. 0x00000000, 0x000001ff },
  8444. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8445. 0xffffffff, 0x00000000 },
  8446. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8447. 0xffffffff, 0x00000000 },
  8448. /* Mailbox Registers */
  8449. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8450. 0x00000000, 0x000001ff },
  8451. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8452. 0x00000000, 0x000001ff },
  8453. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8454. 0x00000000, 0x000007ff },
  8455. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8456. 0x00000000, 0x000001ff },
  8457. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8458. };
  8459. is_5705 = is_5750 = 0;
  8460. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8461. is_5705 = 1;
  8462. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8463. is_5750 = 1;
  8464. }
  8465. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8466. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8467. continue;
  8468. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8469. continue;
  8470. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8471. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8472. continue;
  8473. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8474. continue;
  8475. offset = (u32) reg_tbl[i].offset;
  8476. read_mask = reg_tbl[i].read_mask;
  8477. write_mask = reg_tbl[i].write_mask;
  8478. /* Save the original register content */
  8479. save_val = tr32(offset);
  8480. /* Determine the read-only value. */
  8481. read_val = save_val & read_mask;
  8482. /* Write zero to the register, then make sure the read-only bits
  8483. * are not changed and the read/write bits are all zeros.
  8484. */
  8485. tw32(offset, 0);
  8486. val = tr32(offset);
  8487. /* Test the read-only and read/write bits. */
  8488. if (((val & read_mask) != read_val) || (val & write_mask))
  8489. goto out;
  8490. /* Write ones to all the bits defined by RdMask and WrMask, then
  8491. * make sure the read-only bits are not changed and the
  8492. * read/write bits are all ones.
  8493. */
  8494. tw32(offset, read_mask | write_mask);
  8495. val = tr32(offset);
  8496. /* Test the read-only bits. */
  8497. if ((val & read_mask) != read_val)
  8498. goto out;
  8499. /* Test the read/write bits. */
  8500. if ((val & write_mask) != write_mask)
  8501. goto out;
  8502. tw32(offset, save_val);
  8503. }
  8504. return 0;
  8505. out:
  8506. if (netif_msg_hw(tp))
  8507. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8508. offset);
  8509. tw32(offset, save_val);
  8510. return -EIO;
  8511. }
  8512. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8513. {
  8514. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8515. int i;
  8516. u32 j;
  8517. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8518. for (j = 0; j < len; j += 4) {
  8519. u32 val;
  8520. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8521. tg3_read_mem(tp, offset + j, &val);
  8522. if (val != test_pattern[i])
  8523. return -EIO;
  8524. }
  8525. }
  8526. return 0;
  8527. }
  8528. static int tg3_test_memory(struct tg3 *tp)
  8529. {
  8530. static struct mem_entry {
  8531. u32 offset;
  8532. u32 len;
  8533. } mem_tbl_570x[] = {
  8534. { 0x00000000, 0x00b50},
  8535. { 0x00002000, 0x1c000},
  8536. { 0xffffffff, 0x00000}
  8537. }, mem_tbl_5705[] = {
  8538. { 0x00000100, 0x0000c},
  8539. { 0x00000200, 0x00008},
  8540. { 0x00004000, 0x00800},
  8541. { 0x00006000, 0x01000},
  8542. { 0x00008000, 0x02000},
  8543. { 0x00010000, 0x0e000},
  8544. { 0xffffffff, 0x00000}
  8545. }, mem_tbl_5755[] = {
  8546. { 0x00000200, 0x00008},
  8547. { 0x00004000, 0x00800},
  8548. { 0x00006000, 0x00800},
  8549. { 0x00008000, 0x02000},
  8550. { 0x00010000, 0x0c000},
  8551. { 0xffffffff, 0x00000}
  8552. }, mem_tbl_5906[] = {
  8553. { 0x00000200, 0x00008},
  8554. { 0x00004000, 0x00400},
  8555. { 0x00006000, 0x00400},
  8556. { 0x00008000, 0x01000},
  8557. { 0x00010000, 0x01000},
  8558. { 0xffffffff, 0x00000}
  8559. };
  8560. struct mem_entry *mem_tbl;
  8561. int err = 0;
  8562. int i;
  8563. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  8564. mem_tbl = mem_tbl_5755;
  8565. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8566. mem_tbl = mem_tbl_5906;
  8567. else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  8568. mem_tbl = mem_tbl_5705;
  8569. else
  8570. mem_tbl = mem_tbl_570x;
  8571. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8572. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8573. mem_tbl[i].len)) != 0)
  8574. break;
  8575. }
  8576. return err;
  8577. }
  8578. #define TG3_MAC_LOOPBACK 0
  8579. #define TG3_PHY_LOOPBACK 1
  8580. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8581. {
  8582. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8583. u32 desc_idx, coal_now;
  8584. struct sk_buff *skb, *rx_skb;
  8585. u8 *tx_data;
  8586. dma_addr_t map;
  8587. int num_pkts, tx_len, rx_len, i, err;
  8588. struct tg3_rx_buffer_desc *desc;
  8589. struct tg3_napi *tnapi, *rnapi;
  8590. struct tg3_rx_prodring_set *tpr = &tp->prodring[0];
  8591. if (tp->irq_cnt > 1) {
  8592. tnapi = &tp->napi[1];
  8593. rnapi = &tp->napi[1];
  8594. } else {
  8595. tnapi = &tp->napi[0];
  8596. rnapi = &tp->napi[0];
  8597. }
  8598. coal_now = tnapi->coal_now | rnapi->coal_now;
  8599. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8600. /* HW errata - mac loopback fails in some cases on 5780.
  8601. * Normal traffic and PHY loopback are not affected by
  8602. * errata.
  8603. */
  8604. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8605. return 0;
  8606. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8607. MAC_MODE_PORT_INT_LPBACK;
  8608. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8609. mac_mode |= MAC_MODE_LINK_POLARITY;
  8610. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8611. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8612. else
  8613. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8614. tw32(MAC_MODE, mac_mode);
  8615. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8616. u32 val;
  8617. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8618. tg3_phy_fet_toggle_apd(tp, false);
  8619. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8620. } else
  8621. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8622. tg3_phy_toggle_automdix(tp, 0);
  8623. tg3_writephy(tp, MII_BMCR, val);
  8624. udelay(40);
  8625. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8626. if (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) {
  8627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8628. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x1800);
  8629. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8630. } else
  8631. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8632. /* reset to prevent losing 1st rx packet intermittently */
  8633. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8634. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8635. udelay(10);
  8636. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8637. }
  8638. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8639. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8640. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8641. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8642. mac_mode |= MAC_MODE_LINK_POLARITY;
  8643. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8644. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8645. }
  8646. tw32(MAC_MODE, mac_mode);
  8647. }
  8648. else
  8649. return -EINVAL;
  8650. err = -EIO;
  8651. tx_len = 1514;
  8652. skb = netdev_alloc_skb(tp->dev, tx_len);
  8653. if (!skb)
  8654. return -ENOMEM;
  8655. tx_data = skb_put(skb, tx_len);
  8656. memcpy(tx_data, tp->dev->dev_addr, 6);
  8657. memset(tx_data + 6, 0x0, 8);
  8658. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8659. for (i = 14; i < tx_len; i++)
  8660. tx_data[i] = (u8) (i & 0xff);
  8661. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  8662. dev_kfree_skb(skb);
  8663. return -EIO;
  8664. }
  8665. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8666. rnapi->coal_now);
  8667. udelay(10);
  8668. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  8669. num_pkts = 0;
  8670. tg3_set_txd(tnapi, tnapi->tx_prod,
  8671. skb_shinfo(skb)->dma_head, tx_len, 0, 1);
  8672. tnapi->tx_prod++;
  8673. num_pkts++;
  8674. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  8675. tr32_mailbox(tnapi->prodmbox);
  8676. udelay(10);
  8677. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  8678. for (i = 0; i < 35; i++) {
  8679. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8680. coal_now);
  8681. udelay(10);
  8682. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  8683. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  8684. if ((tx_idx == tnapi->tx_prod) &&
  8685. (rx_idx == (rx_start_idx + num_pkts)))
  8686. break;
  8687. }
  8688. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  8689. dev_kfree_skb(skb);
  8690. if (tx_idx != tnapi->tx_prod)
  8691. goto out;
  8692. if (rx_idx != rx_start_idx + num_pkts)
  8693. goto out;
  8694. desc = &rnapi->rx_rcb[rx_start_idx];
  8695. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8696. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8697. if (opaque_key != RXD_OPAQUE_RING_STD)
  8698. goto out;
  8699. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8700. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8701. goto out;
  8702. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8703. if (rx_len != tx_len)
  8704. goto out;
  8705. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  8706. map = pci_unmap_addr(&tpr->rx_std_buffers[desc_idx], mapping);
  8707. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8708. for (i = 14; i < tx_len; i++) {
  8709. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8710. goto out;
  8711. }
  8712. err = 0;
  8713. /* tg3_free_rings will unmap and free the rx_skb */
  8714. out:
  8715. return err;
  8716. }
  8717. #define TG3_MAC_LOOPBACK_FAILED 1
  8718. #define TG3_PHY_LOOPBACK_FAILED 2
  8719. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8720. TG3_PHY_LOOPBACK_FAILED)
  8721. static int tg3_test_loopback(struct tg3 *tp)
  8722. {
  8723. int err = 0;
  8724. u32 cpmuctrl = 0;
  8725. if (!netif_running(tp->dev))
  8726. return TG3_LOOPBACK_FAILED;
  8727. err = tg3_reset_hw(tp, 1);
  8728. if (err)
  8729. return TG3_LOOPBACK_FAILED;
  8730. /* Turn off gphy autopowerdown. */
  8731. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8732. tg3_phy_toggle_apd(tp, false);
  8733. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8734. int i;
  8735. u32 status;
  8736. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8737. /* Wait for up to 40 microseconds to acquire lock. */
  8738. for (i = 0; i < 4; i++) {
  8739. status = tr32(TG3_CPMU_MUTEX_GNT);
  8740. if (status == CPMU_MUTEX_GNT_DRIVER)
  8741. break;
  8742. udelay(10);
  8743. }
  8744. if (status != CPMU_MUTEX_GNT_DRIVER)
  8745. return TG3_LOOPBACK_FAILED;
  8746. /* Turn off link-based power management. */
  8747. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8748. tw32(TG3_CPMU_CTRL,
  8749. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8750. CPMU_CTRL_LINK_AWARE_MODE));
  8751. }
  8752. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8753. err |= TG3_MAC_LOOPBACK_FAILED;
  8754. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  8755. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8756. /* Release the mutex */
  8757. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8758. }
  8759. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8760. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8761. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8762. err |= TG3_PHY_LOOPBACK_FAILED;
  8763. }
  8764. /* Re-enable gphy autopowerdown. */
  8765. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8766. tg3_phy_toggle_apd(tp, true);
  8767. return err;
  8768. }
  8769. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8770. u64 *data)
  8771. {
  8772. struct tg3 *tp = netdev_priv(dev);
  8773. if (tp->link_config.phy_is_low_power)
  8774. tg3_set_power_state(tp, PCI_D0);
  8775. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8776. if (tg3_test_nvram(tp) != 0) {
  8777. etest->flags |= ETH_TEST_FL_FAILED;
  8778. data[0] = 1;
  8779. }
  8780. if (tg3_test_link(tp) != 0) {
  8781. etest->flags |= ETH_TEST_FL_FAILED;
  8782. data[1] = 1;
  8783. }
  8784. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8785. int err, err2 = 0, irq_sync = 0;
  8786. if (netif_running(dev)) {
  8787. tg3_phy_stop(tp);
  8788. tg3_netif_stop(tp);
  8789. irq_sync = 1;
  8790. }
  8791. tg3_full_lock(tp, irq_sync);
  8792. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8793. err = tg3_nvram_lock(tp);
  8794. tg3_halt_cpu(tp, RX_CPU_BASE);
  8795. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8796. tg3_halt_cpu(tp, TX_CPU_BASE);
  8797. if (!err)
  8798. tg3_nvram_unlock(tp);
  8799. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8800. tg3_phy_reset(tp);
  8801. if (tg3_test_registers(tp) != 0) {
  8802. etest->flags |= ETH_TEST_FL_FAILED;
  8803. data[2] = 1;
  8804. }
  8805. if (tg3_test_memory(tp) != 0) {
  8806. etest->flags |= ETH_TEST_FL_FAILED;
  8807. data[3] = 1;
  8808. }
  8809. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8810. etest->flags |= ETH_TEST_FL_FAILED;
  8811. tg3_full_unlock(tp);
  8812. if (tg3_test_interrupt(tp) != 0) {
  8813. etest->flags |= ETH_TEST_FL_FAILED;
  8814. data[5] = 1;
  8815. }
  8816. tg3_full_lock(tp, 0);
  8817. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8818. if (netif_running(dev)) {
  8819. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8820. err2 = tg3_restart_hw(tp, 1);
  8821. if (!err2)
  8822. tg3_netif_start(tp);
  8823. }
  8824. tg3_full_unlock(tp);
  8825. if (irq_sync && !err2)
  8826. tg3_phy_start(tp);
  8827. }
  8828. if (tp->link_config.phy_is_low_power)
  8829. tg3_set_power_state(tp, PCI_D3hot);
  8830. }
  8831. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8832. {
  8833. struct mii_ioctl_data *data = if_mii(ifr);
  8834. struct tg3 *tp = netdev_priv(dev);
  8835. int err;
  8836. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8837. struct phy_device *phydev;
  8838. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8839. return -EAGAIN;
  8840. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8841. return phy_mii_ioctl(phydev, data, cmd);
  8842. }
  8843. switch(cmd) {
  8844. case SIOCGMIIPHY:
  8845. data->phy_id = tp->phy_addr;
  8846. /* fallthru */
  8847. case SIOCGMIIREG: {
  8848. u32 mii_regval;
  8849. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8850. break; /* We have no PHY */
  8851. if (tp->link_config.phy_is_low_power)
  8852. return -EAGAIN;
  8853. spin_lock_bh(&tp->lock);
  8854. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8855. spin_unlock_bh(&tp->lock);
  8856. data->val_out = mii_regval;
  8857. return err;
  8858. }
  8859. case SIOCSMIIREG:
  8860. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8861. break; /* We have no PHY */
  8862. if (tp->link_config.phy_is_low_power)
  8863. return -EAGAIN;
  8864. spin_lock_bh(&tp->lock);
  8865. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8866. spin_unlock_bh(&tp->lock);
  8867. return err;
  8868. default:
  8869. /* do nothing */
  8870. break;
  8871. }
  8872. return -EOPNOTSUPP;
  8873. }
  8874. #if TG3_VLAN_TAG_USED
  8875. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8876. {
  8877. struct tg3 *tp = netdev_priv(dev);
  8878. if (!netif_running(dev)) {
  8879. tp->vlgrp = grp;
  8880. return;
  8881. }
  8882. tg3_netif_stop(tp);
  8883. tg3_full_lock(tp, 0);
  8884. tp->vlgrp = grp;
  8885. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8886. __tg3_set_rx_mode(dev);
  8887. tg3_netif_start(tp);
  8888. tg3_full_unlock(tp);
  8889. }
  8890. #endif
  8891. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8892. {
  8893. struct tg3 *tp = netdev_priv(dev);
  8894. memcpy(ec, &tp->coal, sizeof(*ec));
  8895. return 0;
  8896. }
  8897. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8898. {
  8899. struct tg3 *tp = netdev_priv(dev);
  8900. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8901. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8902. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8903. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8904. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8905. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8906. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8907. }
  8908. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8909. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8910. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8911. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8912. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8913. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8914. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8915. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8916. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8917. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8918. return -EINVAL;
  8919. /* No rx interrupts will be generated if both are zero */
  8920. if ((ec->rx_coalesce_usecs == 0) &&
  8921. (ec->rx_max_coalesced_frames == 0))
  8922. return -EINVAL;
  8923. /* No tx interrupts will be generated if both are zero */
  8924. if ((ec->tx_coalesce_usecs == 0) &&
  8925. (ec->tx_max_coalesced_frames == 0))
  8926. return -EINVAL;
  8927. /* Only copy relevant parameters, ignore all others. */
  8928. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8929. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8930. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8931. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8932. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8933. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8934. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8935. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8936. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8937. if (netif_running(dev)) {
  8938. tg3_full_lock(tp, 0);
  8939. __tg3_set_coalesce(tp, &tp->coal);
  8940. tg3_full_unlock(tp);
  8941. }
  8942. return 0;
  8943. }
  8944. static const struct ethtool_ops tg3_ethtool_ops = {
  8945. .get_settings = tg3_get_settings,
  8946. .set_settings = tg3_set_settings,
  8947. .get_drvinfo = tg3_get_drvinfo,
  8948. .get_regs_len = tg3_get_regs_len,
  8949. .get_regs = tg3_get_regs,
  8950. .get_wol = tg3_get_wol,
  8951. .set_wol = tg3_set_wol,
  8952. .get_msglevel = tg3_get_msglevel,
  8953. .set_msglevel = tg3_set_msglevel,
  8954. .nway_reset = tg3_nway_reset,
  8955. .get_link = ethtool_op_get_link,
  8956. .get_eeprom_len = tg3_get_eeprom_len,
  8957. .get_eeprom = tg3_get_eeprom,
  8958. .set_eeprom = tg3_set_eeprom,
  8959. .get_ringparam = tg3_get_ringparam,
  8960. .set_ringparam = tg3_set_ringparam,
  8961. .get_pauseparam = tg3_get_pauseparam,
  8962. .set_pauseparam = tg3_set_pauseparam,
  8963. .get_rx_csum = tg3_get_rx_csum,
  8964. .set_rx_csum = tg3_set_rx_csum,
  8965. .set_tx_csum = tg3_set_tx_csum,
  8966. .set_sg = ethtool_op_set_sg,
  8967. .set_tso = tg3_set_tso,
  8968. .self_test = tg3_self_test,
  8969. .get_strings = tg3_get_strings,
  8970. .phys_id = tg3_phys_id,
  8971. .get_ethtool_stats = tg3_get_ethtool_stats,
  8972. .get_coalesce = tg3_get_coalesce,
  8973. .set_coalesce = tg3_set_coalesce,
  8974. .get_sset_count = tg3_get_sset_count,
  8975. };
  8976. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8977. {
  8978. u32 cursize, val, magic;
  8979. tp->nvram_size = EEPROM_CHIP_SIZE;
  8980. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8981. return;
  8982. if ((magic != TG3_EEPROM_MAGIC) &&
  8983. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8984. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8985. return;
  8986. /*
  8987. * Size the chip by reading offsets at increasing powers of two.
  8988. * When we encounter our validation signature, we know the addressing
  8989. * has wrapped around, and thus have our chip size.
  8990. */
  8991. cursize = 0x10;
  8992. while (cursize < tp->nvram_size) {
  8993. if (tg3_nvram_read(tp, cursize, &val) != 0)
  8994. return;
  8995. if (val == magic)
  8996. break;
  8997. cursize <<= 1;
  8998. }
  8999. tp->nvram_size = cursize;
  9000. }
  9001. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9002. {
  9003. u32 val;
  9004. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  9005. tg3_nvram_read(tp, 0, &val) != 0)
  9006. return;
  9007. /* Selfboot format */
  9008. if (val != TG3_EEPROM_MAGIC) {
  9009. tg3_get_eeprom_size(tp);
  9010. return;
  9011. }
  9012. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9013. if (val != 0) {
  9014. /* This is confusing. We want to operate on the
  9015. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9016. * call will read from NVRAM and byteswap the data
  9017. * according to the byteswapping settings for all
  9018. * other register accesses. This ensures the data we
  9019. * want will always reside in the lower 16-bits.
  9020. * However, the data in NVRAM is in LE format, which
  9021. * means the data from the NVRAM read will always be
  9022. * opposite the endianness of the CPU. The 16-bit
  9023. * byteswap then brings the data to CPU endianness.
  9024. */
  9025. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9026. return;
  9027. }
  9028. }
  9029. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9030. }
  9031. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9032. {
  9033. u32 nvcfg1;
  9034. nvcfg1 = tr32(NVRAM_CFG1);
  9035. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9036. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9037. } else {
  9038. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9039. tw32(NVRAM_CFG1, nvcfg1);
  9040. }
  9041. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  9042. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9043. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9044. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9045. tp->nvram_jedecnum = JEDEC_ATMEL;
  9046. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9047. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9048. break;
  9049. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9050. tp->nvram_jedecnum = JEDEC_ATMEL;
  9051. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9052. break;
  9053. case FLASH_VENDOR_ATMEL_EEPROM:
  9054. tp->nvram_jedecnum = JEDEC_ATMEL;
  9055. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9056. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9057. break;
  9058. case FLASH_VENDOR_ST:
  9059. tp->nvram_jedecnum = JEDEC_ST;
  9060. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9061. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9062. break;
  9063. case FLASH_VENDOR_SAIFUN:
  9064. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9065. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9066. break;
  9067. case FLASH_VENDOR_SST_SMALL:
  9068. case FLASH_VENDOR_SST_LARGE:
  9069. tp->nvram_jedecnum = JEDEC_SST;
  9070. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9071. break;
  9072. }
  9073. } else {
  9074. tp->nvram_jedecnum = JEDEC_ATMEL;
  9075. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9076. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9077. }
  9078. }
  9079. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9080. {
  9081. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9082. case FLASH_5752PAGE_SIZE_256:
  9083. tp->nvram_pagesize = 256;
  9084. break;
  9085. case FLASH_5752PAGE_SIZE_512:
  9086. tp->nvram_pagesize = 512;
  9087. break;
  9088. case FLASH_5752PAGE_SIZE_1K:
  9089. tp->nvram_pagesize = 1024;
  9090. break;
  9091. case FLASH_5752PAGE_SIZE_2K:
  9092. tp->nvram_pagesize = 2048;
  9093. break;
  9094. case FLASH_5752PAGE_SIZE_4K:
  9095. tp->nvram_pagesize = 4096;
  9096. break;
  9097. case FLASH_5752PAGE_SIZE_264:
  9098. tp->nvram_pagesize = 264;
  9099. break;
  9100. case FLASH_5752PAGE_SIZE_528:
  9101. tp->nvram_pagesize = 528;
  9102. break;
  9103. }
  9104. }
  9105. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9106. {
  9107. u32 nvcfg1;
  9108. nvcfg1 = tr32(NVRAM_CFG1);
  9109. /* NVRAM protection for TPM */
  9110. if (nvcfg1 & (1 << 27))
  9111. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9112. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9113. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9114. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9115. tp->nvram_jedecnum = JEDEC_ATMEL;
  9116. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9117. break;
  9118. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9119. tp->nvram_jedecnum = JEDEC_ATMEL;
  9120. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9121. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9122. break;
  9123. case FLASH_5752VENDOR_ST_M45PE10:
  9124. case FLASH_5752VENDOR_ST_M45PE20:
  9125. case FLASH_5752VENDOR_ST_M45PE40:
  9126. tp->nvram_jedecnum = JEDEC_ST;
  9127. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9128. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9129. break;
  9130. }
  9131. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9132. tg3_nvram_get_pagesize(tp, nvcfg1);
  9133. } else {
  9134. /* For eeprom, set pagesize to maximum eeprom size */
  9135. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9136. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9137. tw32(NVRAM_CFG1, nvcfg1);
  9138. }
  9139. }
  9140. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9141. {
  9142. u32 nvcfg1, protect = 0;
  9143. nvcfg1 = tr32(NVRAM_CFG1);
  9144. /* NVRAM protection for TPM */
  9145. if (nvcfg1 & (1 << 27)) {
  9146. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9147. protect = 1;
  9148. }
  9149. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9150. switch (nvcfg1) {
  9151. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9152. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9153. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9154. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9155. tp->nvram_jedecnum = JEDEC_ATMEL;
  9156. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9157. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9158. tp->nvram_pagesize = 264;
  9159. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9160. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9161. tp->nvram_size = (protect ? 0x3e200 :
  9162. TG3_NVRAM_SIZE_512KB);
  9163. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9164. tp->nvram_size = (protect ? 0x1f200 :
  9165. TG3_NVRAM_SIZE_256KB);
  9166. else
  9167. tp->nvram_size = (protect ? 0x1f200 :
  9168. TG3_NVRAM_SIZE_128KB);
  9169. break;
  9170. case FLASH_5752VENDOR_ST_M45PE10:
  9171. case FLASH_5752VENDOR_ST_M45PE20:
  9172. case FLASH_5752VENDOR_ST_M45PE40:
  9173. tp->nvram_jedecnum = JEDEC_ST;
  9174. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9175. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9176. tp->nvram_pagesize = 256;
  9177. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9178. tp->nvram_size = (protect ?
  9179. TG3_NVRAM_SIZE_64KB :
  9180. TG3_NVRAM_SIZE_128KB);
  9181. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9182. tp->nvram_size = (protect ?
  9183. TG3_NVRAM_SIZE_64KB :
  9184. TG3_NVRAM_SIZE_256KB);
  9185. else
  9186. tp->nvram_size = (protect ?
  9187. TG3_NVRAM_SIZE_128KB :
  9188. TG3_NVRAM_SIZE_512KB);
  9189. break;
  9190. }
  9191. }
  9192. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9193. {
  9194. u32 nvcfg1;
  9195. nvcfg1 = tr32(NVRAM_CFG1);
  9196. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9197. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9198. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9199. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9200. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9201. tp->nvram_jedecnum = JEDEC_ATMEL;
  9202. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9203. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9204. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9205. tw32(NVRAM_CFG1, nvcfg1);
  9206. break;
  9207. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9208. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9209. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9210. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9211. tp->nvram_jedecnum = JEDEC_ATMEL;
  9212. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9213. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9214. tp->nvram_pagesize = 264;
  9215. break;
  9216. case FLASH_5752VENDOR_ST_M45PE10:
  9217. case FLASH_5752VENDOR_ST_M45PE20:
  9218. case FLASH_5752VENDOR_ST_M45PE40:
  9219. tp->nvram_jedecnum = JEDEC_ST;
  9220. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9221. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9222. tp->nvram_pagesize = 256;
  9223. break;
  9224. }
  9225. }
  9226. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9227. {
  9228. u32 nvcfg1, protect = 0;
  9229. nvcfg1 = tr32(NVRAM_CFG1);
  9230. /* NVRAM protection for TPM */
  9231. if (nvcfg1 & (1 << 27)) {
  9232. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9233. protect = 1;
  9234. }
  9235. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9236. switch (nvcfg1) {
  9237. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9238. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9239. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9240. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9241. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9242. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9243. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9244. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9245. tp->nvram_jedecnum = JEDEC_ATMEL;
  9246. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9247. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9248. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9249. tp->nvram_pagesize = 256;
  9250. break;
  9251. case FLASH_5761VENDOR_ST_A_M45PE20:
  9252. case FLASH_5761VENDOR_ST_A_M45PE40:
  9253. case FLASH_5761VENDOR_ST_A_M45PE80:
  9254. case FLASH_5761VENDOR_ST_A_M45PE16:
  9255. case FLASH_5761VENDOR_ST_M_M45PE20:
  9256. case FLASH_5761VENDOR_ST_M_M45PE40:
  9257. case FLASH_5761VENDOR_ST_M_M45PE80:
  9258. case FLASH_5761VENDOR_ST_M_M45PE16:
  9259. tp->nvram_jedecnum = JEDEC_ST;
  9260. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9261. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9262. tp->nvram_pagesize = 256;
  9263. break;
  9264. }
  9265. if (protect) {
  9266. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9267. } else {
  9268. switch (nvcfg1) {
  9269. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9270. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9271. case FLASH_5761VENDOR_ST_A_M45PE16:
  9272. case FLASH_5761VENDOR_ST_M_M45PE16:
  9273. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9274. break;
  9275. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9276. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9277. case FLASH_5761VENDOR_ST_A_M45PE80:
  9278. case FLASH_5761VENDOR_ST_M_M45PE80:
  9279. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9280. break;
  9281. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9282. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9283. case FLASH_5761VENDOR_ST_A_M45PE40:
  9284. case FLASH_5761VENDOR_ST_M_M45PE40:
  9285. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9286. break;
  9287. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9288. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9289. case FLASH_5761VENDOR_ST_A_M45PE20:
  9290. case FLASH_5761VENDOR_ST_M_M45PE20:
  9291. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9292. break;
  9293. }
  9294. }
  9295. }
  9296. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9297. {
  9298. tp->nvram_jedecnum = JEDEC_ATMEL;
  9299. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9300. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9301. }
  9302. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9303. {
  9304. u32 nvcfg1;
  9305. nvcfg1 = tr32(NVRAM_CFG1);
  9306. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9307. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9308. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9309. tp->nvram_jedecnum = JEDEC_ATMEL;
  9310. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9311. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9312. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9313. tw32(NVRAM_CFG1, nvcfg1);
  9314. return;
  9315. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9316. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9317. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9318. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9319. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9320. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9321. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9322. tp->nvram_jedecnum = JEDEC_ATMEL;
  9323. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9324. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9325. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9326. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9327. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9328. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9329. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9330. break;
  9331. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9332. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9333. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9334. break;
  9335. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9336. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9337. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9338. break;
  9339. }
  9340. break;
  9341. case FLASH_5752VENDOR_ST_M45PE10:
  9342. case FLASH_5752VENDOR_ST_M45PE20:
  9343. case FLASH_5752VENDOR_ST_M45PE40:
  9344. tp->nvram_jedecnum = JEDEC_ST;
  9345. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9346. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9347. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9348. case FLASH_5752VENDOR_ST_M45PE10:
  9349. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9350. break;
  9351. case FLASH_5752VENDOR_ST_M45PE20:
  9352. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9353. break;
  9354. case FLASH_5752VENDOR_ST_M45PE40:
  9355. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9356. break;
  9357. }
  9358. break;
  9359. default:
  9360. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9361. return;
  9362. }
  9363. tg3_nvram_get_pagesize(tp, nvcfg1);
  9364. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9365. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9366. }
  9367. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  9368. {
  9369. u32 nvcfg1;
  9370. nvcfg1 = tr32(NVRAM_CFG1);
  9371. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9372. case FLASH_5717VENDOR_ATMEL_EEPROM:
  9373. case FLASH_5717VENDOR_MICRO_EEPROM:
  9374. tp->nvram_jedecnum = JEDEC_ATMEL;
  9375. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9376. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9377. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9378. tw32(NVRAM_CFG1, nvcfg1);
  9379. return;
  9380. case FLASH_5717VENDOR_ATMEL_MDB011D:
  9381. case FLASH_5717VENDOR_ATMEL_ADB011B:
  9382. case FLASH_5717VENDOR_ATMEL_ADB011D:
  9383. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9384. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9385. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9386. case FLASH_5717VENDOR_ATMEL_45USPT:
  9387. tp->nvram_jedecnum = JEDEC_ATMEL;
  9388. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9389. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9390. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9391. case FLASH_5717VENDOR_ATMEL_MDB021D:
  9392. case FLASH_5717VENDOR_ATMEL_ADB021B:
  9393. case FLASH_5717VENDOR_ATMEL_ADB021D:
  9394. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9395. break;
  9396. default:
  9397. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9398. break;
  9399. }
  9400. break;
  9401. case FLASH_5717VENDOR_ST_M_M25PE10:
  9402. case FLASH_5717VENDOR_ST_A_M25PE10:
  9403. case FLASH_5717VENDOR_ST_M_M45PE10:
  9404. case FLASH_5717VENDOR_ST_A_M45PE10:
  9405. case FLASH_5717VENDOR_ST_M_M25PE20:
  9406. case FLASH_5717VENDOR_ST_A_M25PE20:
  9407. case FLASH_5717VENDOR_ST_M_M45PE20:
  9408. case FLASH_5717VENDOR_ST_A_M45PE20:
  9409. case FLASH_5717VENDOR_ST_25USPT:
  9410. case FLASH_5717VENDOR_ST_45USPT:
  9411. tp->nvram_jedecnum = JEDEC_ST;
  9412. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9413. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9414. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9415. case FLASH_5717VENDOR_ST_M_M25PE20:
  9416. case FLASH_5717VENDOR_ST_A_M25PE20:
  9417. case FLASH_5717VENDOR_ST_M_M45PE20:
  9418. case FLASH_5717VENDOR_ST_A_M45PE20:
  9419. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9420. break;
  9421. default:
  9422. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9423. break;
  9424. }
  9425. break;
  9426. default:
  9427. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM;
  9428. return;
  9429. }
  9430. tg3_nvram_get_pagesize(tp, nvcfg1);
  9431. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  9432. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9433. }
  9434. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9435. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9436. {
  9437. tw32_f(GRC_EEPROM_ADDR,
  9438. (EEPROM_ADDR_FSM_RESET |
  9439. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9440. EEPROM_ADDR_CLKPERD_SHIFT)));
  9441. msleep(1);
  9442. /* Enable seeprom accesses. */
  9443. tw32_f(GRC_LOCAL_CTRL,
  9444. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9445. udelay(100);
  9446. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9447. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9448. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9449. if (tg3_nvram_lock(tp)) {
  9450. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9451. "tg3_nvram_init failed.\n", tp->dev->name);
  9452. return;
  9453. }
  9454. tg3_enable_nvram_access(tp);
  9455. tp->nvram_size = 0;
  9456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9457. tg3_get_5752_nvram_info(tp);
  9458. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9459. tg3_get_5755_nvram_info(tp);
  9460. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9461. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9462. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9463. tg3_get_5787_nvram_info(tp);
  9464. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9465. tg3_get_5761_nvram_info(tp);
  9466. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9467. tg3_get_5906_nvram_info(tp);
  9468. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  9469. tg3_get_57780_nvram_info(tp);
  9470. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  9471. tg3_get_5717_nvram_info(tp);
  9472. else
  9473. tg3_get_nvram_info(tp);
  9474. if (tp->nvram_size == 0)
  9475. tg3_get_nvram_size(tp);
  9476. tg3_disable_nvram_access(tp);
  9477. tg3_nvram_unlock(tp);
  9478. } else {
  9479. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9480. tg3_get_eeprom_size(tp);
  9481. }
  9482. }
  9483. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9484. u32 offset, u32 len, u8 *buf)
  9485. {
  9486. int i, j, rc = 0;
  9487. u32 val;
  9488. for (i = 0; i < len; i += 4) {
  9489. u32 addr;
  9490. __be32 data;
  9491. addr = offset + i;
  9492. memcpy(&data, buf + i, 4);
  9493. /*
  9494. * The SEEPROM interface expects the data to always be opposite
  9495. * the native endian format. We accomplish this by reversing
  9496. * all the operations that would have been performed on the
  9497. * data from a call to tg3_nvram_read_be32().
  9498. */
  9499. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  9500. val = tr32(GRC_EEPROM_ADDR);
  9501. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9502. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9503. EEPROM_ADDR_READ);
  9504. tw32(GRC_EEPROM_ADDR, val |
  9505. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9506. (addr & EEPROM_ADDR_ADDR_MASK) |
  9507. EEPROM_ADDR_START |
  9508. EEPROM_ADDR_WRITE);
  9509. for (j = 0; j < 1000; j++) {
  9510. val = tr32(GRC_EEPROM_ADDR);
  9511. if (val & EEPROM_ADDR_COMPLETE)
  9512. break;
  9513. msleep(1);
  9514. }
  9515. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9516. rc = -EBUSY;
  9517. break;
  9518. }
  9519. }
  9520. return rc;
  9521. }
  9522. /* offset and length are dword aligned */
  9523. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9524. u8 *buf)
  9525. {
  9526. int ret = 0;
  9527. u32 pagesize = tp->nvram_pagesize;
  9528. u32 pagemask = pagesize - 1;
  9529. u32 nvram_cmd;
  9530. u8 *tmp;
  9531. tmp = kmalloc(pagesize, GFP_KERNEL);
  9532. if (tmp == NULL)
  9533. return -ENOMEM;
  9534. while (len) {
  9535. int j;
  9536. u32 phy_addr, page_off, size;
  9537. phy_addr = offset & ~pagemask;
  9538. for (j = 0; j < pagesize; j += 4) {
  9539. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  9540. (__be32 *) (tmp + j));
  9541. if (ret)
  9542. break;
  9543. }
  9544. if (ret)
  9545. break;
  9546. page_off = offset & pagemask;
  9547. size = pagesize;
  9548. if (len < size)
  9549. size = len;
  9550. len -= size;
  9551. memcpy(tmp + page_off, buf, size);
  9552. offset = offset + (pagesize - page_off);
  9553. tg3_enable_nvram_access(tp);
  9554. /*
  9555. * Before we can erase the flash page, we need
  9556. * to issue a special "write enable" command.
  9557. */
  9558. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9559. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9560. break;
  9561. /* Erase the target page */
  9562. tw32(NVRAM_ADDR, phy_addr);
  9563. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9564. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9565. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9566. break;
  9567. /* Issue another write enable to start the write. */
  9568. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9569. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9570. break;
  9571. for (j = 0; j < pagesize; j += 4) {
  9572. __be32 data;
  9573. data = *((__be32 *) (tmp + j));
  9574. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9575. tw32(NVRAM_ADDR, phy_addr + j);
  9576. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9577. NVRAM_CMD_WR;
  9578. if (j == 0)
  9579. nvram_cmd |= NVRAM_CMD_FIRST;
  9580. else if (j == (pagesize - 4))
  9581. nvram_cmd |= NVRAM_CMD_LAST;
  9582. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9583. break;
  9584. }
  9585. if (ret)
  9586. break;
  9587. }
  9588. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9589. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9590. kfree(tmp);
  9591. return ret;
  9592. }
  9593. /* offset and length are dword aligned */
  9594. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9595. u8 *buf)
  9596. {
  9597. int i, ret = 0;
  9598. for (i = 0; i < len; i += 4, offset += 4) {
  9599. u32 page_off, phy_addr, nvram_cmd;
  9600. __be32 data;
  9601. memcpy(&data, buf + i, 4);
  9602. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9603. page_off = offset % tp->nvram_pagesize;
  9604. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9605. tw32(NVRAM_ADDR, phy_addr);
  9606. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9607. if ((page_off == 0) || (i == 0))
  9608. nvram_cmd |= NVRAM_CMD_FIRST;
  9609. if (page_off == (tp->nvram_pagesize - 4))
  9610. nvram_cmd |= NVRAM_CMD_LAST;
  9611. if (i == (len - 4))
  9612. nvram_cmd |= NVRAM_CMD_LAST;
  9613. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9614. !(tp->tg3_flags3 & TG3_FLG3_5755_PLUS) &&
  9615. (tp->nvram_jedecnum == JEDEC_ST) &&
  9616. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9617. if ((ret = tg3_nvram_exec_cmd(tp,
  9618. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9619. NVRAM_CMD_DONE)))
  9620. break;
  9621. }
  9622. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9623. /* We always do complete word writes to eeprom. */
  9624. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9625. }
  9626. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9627. break;
  9628. }
  9629. return ret;
  9630. }
  9631. /* offset and length are dword aligned */
  9632. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9633. {
  9634. int ret;
  9635. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9636. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9637. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9638. udelay(40);
  9639. }
  9640. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9641. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9642. }
  9643. else {
  9644. u32 grc_mode;
  9645. ret = tg3_nvram_lock(tp);
  9646. if (ret)
  9647. return ret;
  9648. tg3_enable_nvram_access(tp);
  9649. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9650. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9651. tw32(NVRAM_WRITE1, 0x406);
  9652. grc_mode = tr32(GRC_MODE);
  9653. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9654. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9655. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9656. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9657. buf);
  9658. }
  9659. else {
  9660. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9661. buf);
  9662. }
  9663. grc_mode = tr32(GRC_MODE);
  9664. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9665. tg3_disable_nvram_access(tp);
  9666. tg3_nvram_unlock(tp);
  9667. }
  9668. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9669. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9670. udelay(40);
  9671. }
  9672. return ret;
  9673. }
  9674. struct subsys_tbl_ent {
  9675. u16 subsys_vendor, subsys_devid;
  9676. u32 phy_id;
  9677. };
  9678. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9679. /* Broadcom boards. */
  9680. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9681. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9682. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9683. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9684. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9685. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9686. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9687. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9688. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9689. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9690. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9691. /* 3com boards. */
  9692. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9693. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9694. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9695. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9696. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9697. /* DELL boards. */
  9698. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9699. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9700. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9701. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9702. /* Compaq boards. */
  9703. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9704. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9705. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9706. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9707. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9708. /* IBM boards. */
  9709. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9710. };
  9711. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9712. {
  9713. int i;
  9714. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9715. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9716. tp->pdev->subsystem_vendor) &&
  9717. (subsys_id_to_phy_id[i].subsys_devid ==
  9718. tp->pdev->subsystem_device))
  9719. return &subsys_id_to_phy_id[i];
  9720. }
  9721. return NULL;
  9722. }
  9723. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9724. {
  9725. u32 val;
  9726. u16 pmcsr;
  9727. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9728. * so need make sure we're in D0.
  9729. */
  9730. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9731. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9732. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9733. msleep(1);
  9734. /* Make sure register accesses (indirect or otherwise)
  9735. * will function correctly.
  9736. */
  9737. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9738. tp->misc_host_ctrl);
  9739. /* The memory arbiter has to be enabled in order for SRAM accesses
  9740. * to succeed. Normally on powerup the tg3 chip firmware will make
  9741. * sure it is enabled, but other entities such as system netboot
  9742. * code might disable it.
  9743. */
  9744. val = tr32(MEMARB_MODE);
  9745. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9746. tp->phy_id = PHY_ID_INVALID;
  9747. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9748. /* Assume an onboard device and WOL capable by default. */
  9749. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9750. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9751. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9752. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9753. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9754. }
  9755. val = tr32(VCPU_CFGSHDW);
  9756. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9757. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9758. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9759. (val & VCPU_CFGSHDW_WOL_MAGPKT))
  9760. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9761. goto done;
  9762. }
  9763. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9764. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9765. u32 nic_cfg, led_cfg;
  9766. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9767. int eeprom_phy_serdes = 0;
  9768. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9769. tp->nic_sram_data_cfg = nic_cfg;
  9770. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9771. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9772. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9773. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9774. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9775. (ver > 0) && (ver < 0x100))
  9776. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9778. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9779. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9780. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9781. eeprom_phy_serdes = 1;
  9782. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9783. if (nic_phy_id != 0) {
  9784. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9785. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9786. eeprom_phy_id = (id1 >> 16) << 10;
  9787. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9788. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9789. } else
  9790. eeprom_phy_id = 0;
  9791. tp->phy_id = eeprom_phy_id;
  9792. if (eeprom_phy_serdes) {
  9793. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9794. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9795. else
  9796. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9797. }
  9798. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9799. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9800. SHASTA_EXT_LED_MODE_MASK);
  9801. else
  9802. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9803. switch (led_cfg) {
  9804. default:
  9805. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9806. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9807. break;
  9808. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9809. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9810. break;
  9811. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9812. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9813. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9814. * read on some older 5700/5701 bootcode.
  9815. */
  9816. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9817. ASIC_REV_5700 ||
  9818. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9819. ASIC_REV_5701)
  9820. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9821. break;
  9822. case SHASTA_EXT_LED_SHARED:
  9823. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9824. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9825. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9826. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9827. LED_CTRL_MODE_PHY_2);
  9828. break;
  9829. case SHASTA_EXT_LED_MAC:
  9830. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9831. break;
  9832. case SHASTA_EXT_LED_COMBO:
  9833. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9834. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9835. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9836. LED_CTRL_MODE_PHY_2);
  9837. break;
  9838. }
  9839. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9840. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9841. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9842. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9843. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9844. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9845. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9846. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9847. if ((tp->pdev->subsystem_vendor ==
  9848. PCI_VENDOR_ID_ARIMA) &&
  9849. (tp->pdev->subsystem_device == 0x205a ||
  9850. tp->pdev->subsystem_device == 0x2063))
  9851. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9852. } else {
  9853. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9854. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9855. }
  9856. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9857. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9858. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9859. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9860. }
  9861. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9862. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9863. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9864. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9865. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9866. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9867. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9868. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9869. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9870. if (cfg2 & (1 << 17))
  9871. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9872. /* serdes signal pre-emphasis in register 0x590 set by */
  9873. /* bootcode if bit 18 is set */
  9874. if (cfg2 & (1 << 18))
  9875. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9876. if (((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9877. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  9878. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9879. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9880. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9881. u32 cfg3;
  9882. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9883. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9884. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9885. }
  9886. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9887. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9888. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9889. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9890. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9891. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9892. }
  9893. done:
  9894. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9895. device_set_wakeup_enable(&tp->pdev->dev,
  9896. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9897. }
  9898. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9899. {
  9900. int i;
  9901. u32 val;
  9902. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9903. tw32(OTP_CTRL, cmd);
  9904. /* Wait for up to 1 ms for command to execute. */
  9905. for (i = 0; i < 100; i++) {
  9906. val = tr32(OTP_STATUS);
  9907. if (val & OTP_STATUS_CMD_DONE)
  9908. break;
  9909. udelay(10);
  9910. }
  9911. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9912. }
  9913. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9914. * configuration is a 32-bit value that straddles the alignment boundary.
  9915. * We do two 32-bit reads and then shift and merge the results.
  9916. */
  9917. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9918. {
  9919. u32 bhalf_otp, thalf_otp;
  9920. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9921. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9922. return 0;
  9923. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9924. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9925. return 0;
  9926. thalf_otp = tr32(OTP_READ_DATA);
  9927. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9928. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9929. return 0;
  9930. bhalf_otp = tr32(OTP_READ_DATA);
  9931. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9932. }
  9933. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9934. {
  9935. u32 hw_phy_id_1, hw_phy_id_2;
  9936. u32 hw_phy_id, hw_phy_id_masked;
  9937. int err;
  9938. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9939. return tg3_phy_init(tp);
  9940. /* Reading the PHY ID register can conflict with ASF
  9941. * firmware access to the PHY hardware.
  9942. */
  9943. err = 0;
  9944. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9945. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9946. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9947. } else {
  9948. /* Now read the physical PHY_ID from the chip and verify
  9949. * that it is sane. If it doesn't look good, we fall back
  9950. * to either the hard-coded table based PHY_ID and failing
  9951. * that the value found in the eeprom area.
  9952. */
  9953. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9954. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9955. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9956. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9957. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9958. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9959. }
  9960. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9961. tp->phy_id = hw_phy_id;
  9962. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9963. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9964. else
  9965. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9966. } else {
  9967. if (tp->phy_id != PHY_ID_INVALID) {
  9968. /* Do nothing, phy ID already set up in
  9969. * tg3_get_eeprom_hw_cfg().
  9970. */
  9971. } else {
  9972. struct subsys_tbl_ent *p;
  9973. /* No eeprom signature? Try the hardcoded
  9974. * subsys device table.
  9975. */
  9976. p = lookup_by_subsys(tp);
  9977. if (!p)
  9978. return -ENODEV;
  9979. tp->phy_id = p->phy_id;
  9980. if (!tp->phy_id ||
  9981. tp->phy_id == PHY_ID_BCM8002)
  9982. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9983. }
  9984. }
  9985. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9986. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9987. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9988. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9989. tg3_readphy(tp, MII_BMSR, &bmsr);
  9990. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9991. (bmsr & BMSR_LSTATUS))
  9992. goto skip_phy_reset;
  9993. err = tg3_phy_reset(tp);
  9994. if (err)
  9995. return err;
  9996. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9997. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9998. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9999. tg3_ctrl = 0;
  10000. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  10001. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  10002. MII_TG3_CTRL_ADV_1000_FULL);
  10003. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10004. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  10005. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  10006. MII_TG3_CTRL_ENABLE_AS_MASTER);
  10007. }
  10008. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10009. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10010. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10011. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10012. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10013. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10014. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10015. tg3_writephy(tp, MII_BMCR,
  10016. BMCR_ANENABLE | BMCR_ANRESTART);
  10017. }
  10018. tg3_phy_set_wirespeed(tp);
  10019. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  10020. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  10021. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  10022. }
  10023. skip_phy_reset:
  10024. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  10025. err = tg3_init_5401phy_dsp(tp);
  10026. if (err)
  10027. return err;
  10028. }
  10029. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  10030. err = tg3_init_5401phy_dsp(tp);
  10031. }
  10032. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  10033. tp->link_config.advertising =
  10034. (ADVERTISED_1000baseT_Half |
  10035. ADVERTISED_1000baseT_Full |
  10036. ADVERTISED_Autoneg |
  10037. ADVERTISED_FIBRE);
  10038. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  10039. tp->link_config.advertising &=
  10040. ~(ADVERTISED_1000baseT_Half |
  10041. ADVERTISED_1000baseT_Full);
  10042. return err;
  10043. }
  10044. static void __devinit tg3_read_partno(struct tg3 *tp)
  10045. {
  10046. unsigned char vpd_data[256]; /* in little-endian format */
  10047. unsigned int i;
  10048. u32 magic;
  10049. if ((tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) ||
  10050. tg3_nvram_read(tp, 0x0, &magic))
  10051. goto out_not_found;
  10052. if (magic == TG3_EEPROM_MAGIC) {
  10053. for (i = 0; i < 256; i += 4) {
  10054. u32 tmp;
  10055. /* The data is in little-endian format in NVRAM.
  10056. * Use the big-endian read routines to preserve
  10057. * the byte order as it exists in NVRAM.
  10058. */
  10059. if (tg3_nvram_read_be32(tp, 0x100 + i, &tmp))
  10060. goto out_not_found;
  10061. memcpy(&vpd_data[i], &tmp, sizeof(tmp));
  10062. }
  10063. } else {
  10064. int vpd_cap;
  10065. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  10066. for (i = 0; i < 256; i += 4) {
  10067. u32 tmp, j = 0;
  10068. __le32 v;
  10069. u16 tmp16;
  10070. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  10071. i);
  10072. while (j++ < 100) {
  10073. pci_read_config_word(tp->pdev, vpd_cap +
  10074. PCI_VPD_ADDR, &tmp16);
  10075. if (tmp16 & 0x8000)
  10076. break;
  10077. msleep(1);
  10078. }
  10079. if (!(tmp16 & 0x8000))
  10080. goto out_not_found;
  10081. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  10082. &tmp);
  10083. v = cpu_to_le32(tmp);
  10084. memcpy(&vpd_data[i], &v, sizeof(v));
  10085. }
  10086. }
  10087. /* Now parse and find the part number. */
  10088. for (i = 0; i < 254; ) {
  10089. unsigned char val = vpd_data[i];
  10090. unsigned int block_end;
  10091. if (val == 0x82 || val == 0x91) {
  10092. i = (i + 3 +
  10093. (vpd_data[i + 1] +
  10094. (vpd_data[i + 2] << 8)));
  10095. continue;
  10096. }
  10097. if (val != 0x90)
  10098. goto out_not_found;
  10099. block_end = (i + 3 +
  10100. (vpd_data[i + 1] +
  10101. (vpd_data[i + 2] << 8)));
  10102. i += 3;
  10103. if (block_end > 256)
  10104. goto out_not_found;
  10105. while (i < (block_end - 2)) {
  10106. if (vpd_data[i + 0] == 'P' &&
  10107. vpd_data[i + 1] == 'N') {
  10108. int partno_len = vpd_data[i + 2];
  10109. i += 3;
  10110. if (partno_len > 24 || (partno_len + i) > 256)
  10111. goto out_not_found;
  10112. memcpy(tp->board_part_number,
  10113. &vpd_data[i], partno_len);
  10114. /* Success. */
  10115. return;
  10116. }
  10117. i += 3 + vpd_data[i + 2];
  10118. }
  10119. /* Part number not found. */
  10120. goto out_not_found;
  10121. }
  10122. out_not_found:
  10123. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10124. strcpy(tp->board_part_number, "BCM95906");
  10125. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10126. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10127. strcpy(tp->board_part_number, "BCM57780");
  10128. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10129. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10130. strcpy(tp->board_part_number, "BCM57760");
  10131. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10132. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10133. strcpy(tp->board_part_number, "BCM57790");
  10134. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 &&
  10135. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10136. strcpy(tp->board_part_number, "BCM57788");
  10137. else
  10138. strcpy(tp->board_part_number, "none");
  10139. }
  10140. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10141. {
  10142. u32 val;
  10143. if (tg3_nvram_read(tp, offset, &val) ||
  10144. (val & 0xfc000000) != 0x0c000000 ||
  10145. tg3_nvram_read(tp, offset + 4, &val) ||
  10146. val != 0)
  10147. return 0;
  10148. return 1;
  10149. }
  10150. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10151. {
  10152. u32 val, offset, start, ver_offset;
  10153. int i;
  10154. bool newver = false;
  10155. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10156. tg3_nvram_read(tp, 0x4, &start))
  10157. return;
  10158. offset = tg3_nvram_logical_addr(tp, offset);
  10159. if (tg3_nvram_read(tp, offset, &val))
  10160. return;
  10161. if ((val & 0xfc000000) == 0x0c000000) {
  10162. if (tg3_nvram_read(tp, offset + 4, &val))
  10163. return;
  10164. if (val == 0)
  10165. newver = true;
  10166. }
  10167. if (newver) {
  10168. if (tg3_nvram_read(tp, offset + 8, &ver_offset))
  10169. return;
  10170. offset = offset + ver_offset - start;
  10171. for (i = 0; i < 16; i += 4) {
  10172. __be32 v;
  10173. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10174. return;
  10175. memcpy(tp->fw_ver + i, &v, sizeof(v));
  10176. }
  10177. } else {
  10178. u32 major, minor;
  10179. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10180. return;
  10181. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10182. TG3_NVM_BCVER_MAJSFT;
  10183. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10184. snprintf(&tp->fw_ver[0], 32, "v%d.%02d", major, minor);
  10185. }
  10186. }
  10187. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10188. {
  10189. u32 val, major, minor;
  10190. /* Use native endian representation */
  10191. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10192. return;
  10193. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10194. TG3_NVM_HWSB_CFG1_MAJSFT;
  10195. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10196. TG3_NVM_HWSB_CFG1_MINSFT;
  10197. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10198. }
  10199. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10200. {
  10201. u32 offset, major, minor, build;
  10202. tp->fw_ver[0] = 's';
  10203. tp->fw_ver[1] = 'b';
  10204. tp->fw_ver[2] = '\0';
  10205. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10206. return;
  10207. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10208. case TG3_EEPROM_SB_REVISION_0:
  10209. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10210. break;
  10211. case TG3_EEPROM_SB_REVISION_2:
  10212. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10213. break;
  10214. case TG3_EEPROM_SB_REVISION_3:
  10215. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10216. break;
  10217. default:
  10218. return;
  10219. }
  10220. if (tg3_nvram_read(tp, offset, &val))
  10221. return;
  10222. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10223. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10224. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10225. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10226. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10227. if (minor > 99 || build > 26)
  10228. return;
  10229. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10230. if (build > 0) {
  10231. tp->fw_ver[8] = 'a' + build - 1;
  10232. tp->fw_ver[9] = '\0';
  10233. }
  10234. }
  10235. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  10236. {
  10237. u32 val, offset, start;
  10238. int i, vlen;
  10239. for (offset = TG3_NVM_DIR_START;
  10240. offset < TG3_NVM_DIR_END;
  10241. offset += TG3_NVM_DIRENT_SIZE) {
  10242. if (tg3_nvram_read(tp, offset, &val))
  10243. return;
  10244. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10245. break;
  10246. }
  10247. if (offset == TG3_NVM_DIR_END)
  10248. return;
  10249. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10250. start = 0x08000000;
  10251. else if (tg3_nvram_read(tp, offset - 4, &start))
  10252. return;
  10253. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  10254. !tg3_fw_img_is_valid(tp, offset) ||
  10255. tg3_nvram_read(tp, offset + 8, &val))
  10256. return;
  10257. offset += val - start;
  10258. vlen = strlen(tp->fw_ver);
  10259. tp->fw_ver[vlen++] = ',';
  10260. tp->fw_ver[vlen++] = ' ';
  10261. for (i = 0; i < 4; i++) {
  10262. __be32 v;
  10263. if (tg3_nvram_read_be32(tp, offset, &v))
  10264. return;
  10265. offset += sizeof(v);
  10266. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  10267. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  10268. break;
  10269. }
  10270. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  10271. vlen += sizeof(v);
  10272. }
  10273. }
  10274. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  10275. {
  10276. int vlen;
  10277. u32 apedata;
  10278. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) ||
  10279. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  10280. return;
  10281. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  10282. if (apedata != APE_SEG_SIG_MAGIC)
  10283. return;
  10284. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  10285. if (!(apedata & APE_FW_STATUS_READY))
  10286. return;
  10287. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  10288. vlen = strlen(tp->fw_ver);
  10289. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " DASH v%d.%d.%d.%d",
  10290. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  10291. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  10292. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  10293. (apedata & APE_FW_VERSION_BLDMSK));
  10294. }
  10295. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10296. {
  10297. u32 val;
  10298. if (tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) {
  10299. tp->fw_ver[0] = 's';
  10300. tp->fw_ver[1] = 'b';
  10301. tp->fw_ver[2] = '\0';
  10302. return;
  10303. }
  10304. if (tg3_nvram_read(tp, 0, &val))
  10305. return;
  10306. if (val == TG3_EEPROM_MAGIC)
  10307. tg3_read_bc_ver(tp);
  10308. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10309. tg3_read_sb_ver(tp, val);
  10310. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  10311. tg3_read_hwsb_ver(tp);
  10312. else
  10313. return;
  10314. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10315. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10316. return;
  10317. tg3_read_mgmtfw_ver(tp);
  10318. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10319. }
  10320. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10321. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10322. {
  10323. static struct pci_device_id write_reorder_chipsets[] = {
  10324. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10325. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10326. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10327. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10328. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10329. PCI_DEVICE_ID_VIA_8385_0) },
  10330. { },
  10331. };
  10332. u32 misc_ctrl_reg;
  10333. u32 pci_state_reg, grc_misc_cfg;
  10334. u32 val;
  10335. u16 pci_cmd;
  10336. int err;
  10337. /* Force memory write invalidate off. If we leave it on,
  10338. * then on 5700_BX chips we have to enable a workaround.
  10339. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10340. * to match the cacheline size. The Broadcom driver have this
  10341. * workaround but turns MWI off all the times so never uses
  10342. * it. This seems to suggest that the workaround is insufficient.
  10343. */
  10344. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10345. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10346. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10347. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10348. * has the register indirect write enable bit set before
  10349. * we try to access any of the MMIO registers. It is also
  10350. * critical that the PCI-X hw workaround situation is decided
  10351. * before that as well.
  10352. */
  10353. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10354. &misc_ctrl_reg);
  10355. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10356. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10357. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10358. u32 prod_id_asic_rev;
  10359. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717C ||
  10360. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717S ||
  10361. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718C ||
  10362. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718S)
  10363. pci_read_config_dword(tp->pdev,
  10364. TG3PCI_GEN2_PRODID_ASICREV,
  10365. &prod_id_asic_rev);
  10366. else
  10367. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10368. &prod_id_asic_rev);
  10369. tp->pci_chip_rev_id = prod_id_asic_rev;
  10370. }
  10371. /* Wrong chip ID in 5752 A0. This code can be removed later
  10372. * as A0 is not in production.
  10373. */
  10374. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10375. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10376. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10377. * we need to disable memory and use config. cycles
  10378. * only to access all registers. The 5702/03 chips
  10379. * can mistakenly decode the special cycles from the
  10380. * ICH chipsets as memory write cycles, causing corruption
  10381. * of register and memory space. Only certain ICH bridges
  10382. * will drive special cycles with non-zero data during the
  10383. * address phase which can fall within the 5703's address
  10384. * range. This is not an ICH bug as the PCI spec allows
  10385. * non-zero address during special cycles. However, only
  10386. * these ICH bridges are known to drive non-zero addresses
  10387. * during special cycles.
  10388. *
  10389. * Since special cycles do not cross PCI bridges, we only
  10390. * enable this workaround if the 5703 is on the secondary
  10391. * bus of these ICH bridges.
  10392. */
  10393. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10394. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10395. static struct tg3_dev_id {
  10396. u32 vendor;
  10397. u32 device;
  10398. u32 rev;
  10399. } ich_chipsets[] = {
  10400. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10401. PCI_ANY_ID },
  10402. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10403. PCI_ANY_ID },
  10404. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10405. 0xa },
  10406. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10407. PCI_ANY_ID },
  10408. { },
  10409. };
  10410. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10411. struct pci_dev *bridge = NULL;
  10412. while (pci_id->vendor != 0) {
  10413. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10414. bridge);
  10415. if (!bridge) {
  10416. pci_id++;
  10417. continue;
  10418. }
  10419. if (pci_id->rev != PCI_ANY_ID) {
  10420. if (bridge->revision > pci_id->rev)
  10421. continue;
  10422. }
  10423. if (bridge->subordinate &&
  10424. (bridge->subordinate->number ==
  10425. tp->pdev->bus->number)) {
  10426. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10427. pci_dev_put(bridge);
  10428. break;
  10429. }
  10430. }
  10431. }
  10432. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10433. static struct tg3_dev_id {
  10434. u32 vendor;
  10435. u32 device;
  10436. } bridge_chipsets[] = {
  10437. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10438. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10439. { },
  10440. };
  10441. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10442. struct pci_dev *bridge = NULL;
  10443. while (pci_id->vendor != 0) {
  10444. bridge = pci_get_device(pci_id->vendor,
  10445. pci_id->device,
  10446. bridge);
  10447. if (!bridge) {
  10448. pci_id++;
  10449. continue;
  10450. }
  10451. if (bridge->subordinate &&
  10452. (bridge->subordinate->number <=
  10453. tp->pdev->bus->number) &&
  10454. (bridge->subordinate->subordinate >=
  10455. tp->pdev->bus->number)) {
  10456. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10457. pci_dev_put(bridge);
  10458. break;
  10459. }
  10460. }
  10461. }
  10462. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10463. * DMA addresses > 40-bit. This bridge may have other additional
  10464. * 57xx devices behind it in some 4-port NIC designs for example.
  10465. * Any tg3 device found behind the bridge will also need the 40-bit
  10466. * DMA workaround.
  10467. */
  10468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10469. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10470. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10471. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10472. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10473. }
  10474. else {
  10475. struct pci_dev *bridge = NULL;
  10476. do {
  10477. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10478. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10479. bridge);
  10480. if (bridge && bridge->subordinate &&
  10481. (bridge->subordinate->number <=
  10482. tp->pdev->bus->number) &&
  10483. (bridge->subordinate->subordinate >=
  10484. tp->pdev->bus->number)) {
  10485. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10486. pci_dev_put(bridge);
  10487. break;
  10488. }
  10489. } while (bridge);
  10490. }
  10491. /* Initialize misc host control in PCI block. */
  10492. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10493. MISC_HOST_CTRL_CHIPREV);
  10494. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10495. tp->misc_host_ctrl);
  10496. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  10497. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  10498. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10499. tp->pdev_peer = tg3_find_peer(tp);
  10500. /* Intentionally exclude ASIC_REV_5906 */
  10501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10502. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10503. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10507. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10508. tp->tg3_flags3 |= TG3_FLG3_5755_PLUS;
  10509. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10510. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10511. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10512. (tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10513. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10514. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10515. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10516. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10517. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10518. /* 5700 B0 chips do not support checksumming correctly due
  10519. * to hardware bugs.
  10520. */
  10521. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10522. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10523. else {
  10524. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10525. tp->dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10526. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  10527. tp->dev->features |= NETIF_F_IPV6_CSUM;
  10528. }
  10529. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10530. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10531. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10532. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10533. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10534. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10535. tp->pdev_peer == tp->pdev))
  10536. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10537. if ((tp->tg3_flags3 & TG3_FLG3_5755_PLUS) ||
  10538. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10539. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10540. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10541. } else {
  10542. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10543. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10544. ASIC_REV_5750 &&
  10545. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10546. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10547. }
  10548. }
  10549. tp->irq_max = 1;
  10550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10551. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSIX;
  10552. tp->irq_max = TG3_IRQ_MAX_VECS;
  10553. }
  10554. if (!(tp->tg3_flags3 & TG3_FLG3_5755_PLUS)) {
  10555. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10556. tp->tg3_flags3 |= TG3_FLG3_SHORT_DMA_BUG;
  10557. else {
  10558. tp->tg3_flags3 |= TG3_FLG3_4G_DMA_BNDRY_BUG;
  10559. tp->tg3_flags3 |= TG3_FLG3_40BIT_DMA_LIMIT_BUG;
  10560. }
  10561. }
  10562. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10563. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  10564. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10565. tp->tg3_flags |= TG3_FLAG_JUMBO_CAPABLE;
  10566. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10567. &pci_state_reg);
  10568. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10569. if (tp->pcie_cap != 0) {
  10570. u16 lnkctl;
  10571. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10572. pcie_set_readrq(tp->pdev, 4096);
  10573. pci_read_config_word(tp->pdev,
  10574. tp->pcie_cap + PCI_EXP_LNKCTL,
  10575. &lnkctl);
  10576. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10578. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10579. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10580. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10581. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  10582. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  10583. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10584. }
  10585. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10586. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10587. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10588. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10589. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10590. if (!tp->pcix_cap) {
  10591. printk(KERN_ERR PFX "Cannot find PCI-X "
  10592. "capability, aborting.\n");
  10593. return -EIO;
  10594. }
  10595. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10596. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10597. }
  10598. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10599. * reordering to the mailbox registers done by the host
  10600. * controller can cause major troubles. We read back from
  10601. * every mailbox register write to force the writes to be
  10602. * posted to the chip in order.
  10603. */
  10604. if (pci_dev_present(write_reorder_chipsets) &&
  10605. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10606. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10607. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  10608. &tp->pci_cacheline_sz);
  10609. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10610. &tp->pci_lat_timer);
  10611. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10612. tp->pci_lat_timer < 64) {
  10613. tp->pci_lat_timer = 64;
  10614. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  10615. tp->pci_lat_timer);
  10616. }
  10617. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10618. /* 5700 BX chips need to have their TX producer index
  10619. * mailboxes written twice to workaround a bug.
  10620. */
  10621. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10622. /* If we are in PCI-X mode, enable register write workaround.
  10623. *
  10624. * The workaround is to use indirect register accesses
  10625. * for all chip writes not to mailbox registers.
  10626. */
  10627. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10628. u32 pm_reg;
  10629. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10630. /* The chip can have it's power management PCI config
  10631. * space registers clobbered due to this bug.
  10632. * So explicitly force the chip into D0 here.
  10633. */
  10634. pci_read_config_dword(tp->pdev,
  10635. tp->pm_cap + PCI_PM_CTRL,
  10636. &pm_reg);
  10637. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10638. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10639. pci_write_config_dword(tp->pdev,
  10640. tp->pm_cap + PCI_PM_CTRL,
  10641. pm_reg);
  10642. /* Also, force SERR#/PERR# in PCI command. */
  10643. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10644. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10645. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10646. }
  10647. }
  10648. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10649. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10650. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10651. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10652. /* Chip-specific fixup from Broadcom driver */
  10653. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10654. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10655. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10656. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10657. }
  10658. /* Default fast path register access methods */
  10659. tp->read32 = tg3_read32;
  10660. tp->write32 = tg3_write32;
  10661. tp->read32_mbox = tg3_read32;
  10662. tp->write32_mbox = tg3_write32;
  10663. tp->write32_tx_mbox = tg3_write32;
  10664. tp->write32_rx_mbox = tg3_write32;
  10665. /* Various workaround register access methods */
  10666. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10667. tp->write32 = tg3_write_indirect_reg32;
  10668. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10669. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10670. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10671. /*
  10672. * Back to back register writes can cause problems on these
  10673. * chips, the workaround is to read back all reg writes
  10674. * except those to mailbox regs.
  10675. *
  10676. * See tg3_write_indirect_reg32().
  10677. */
  10678. tp->write32 = tg3_write_flush_reg32;
  10679. }
  10680. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10681. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10682. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10683. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10684. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10685. }
  10686. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10687. tp->read32 = tg3_read_indirect_reg32;
  10688. tp->write32 = tg3_write_indirect_reg32;
  10689. tp->read32_mbox = tg3_read_indirect_mbox;
  10690. tp->write32_mbox = tg3_write_indirect_mbox;
  10691. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10692. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10693. iounmap(tp->regs);
  10694. tp->regs = NULL;
  10695. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10696. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10697. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10698. }
  10699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10700. tp->read32_mbox = tg3_read32_mbox_5906;
  10701. tp->write32_mbox = tg3_write32_mbox_5906;
  10702. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10703. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10704. }
  10705. if (tp->write32 == tg3_write_indirect_reg32 ||
  10706. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10707. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10708. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10709. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10710. /* Get eeprom hw config before calling tg3_set_power_state().
  10711. * In particular, the TG3_FLG2_IS_NIC flag must be
  10712. * determined before calling tg3_set_power_state() so that
  10713. * we know whether or not to switch out of Vaux power.
  10714. * When the flag is set, it means that GPIO1 is used for eeprom
  10715. * write protect and also implies that it is a LOM where GPIOs
  10716. * are not used to switch power.
  10717. */
  10718. tg3_get_eeprom_hw_cfg(tp);
  10719. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10720. /* Allow reads and writes to the
  10721. * APE register and memory space.
  10722. */
  10723. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10724. PCISTATE_ALLOW_APE_SHMEM_WR;
  10725. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10726. pci_state_reg);
  10727. }
  10728. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10730. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10731. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10732. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  10733. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10734. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10735. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10736. * It is also used as eeprom write protect on LOMs.
  10737. */
  10738. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10739. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10740. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10741. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10742. GRC_LCLCTRL_GPIO_OUTPUT1);
  10743. /* Unused GPIO3 must be driven as output on 5752 because there
  10744. * are no pull-up resistors on unused GPIO pins.
  10745. */
  10746. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10747. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10748. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10749. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10750. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10751. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  10752. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  10753. /* Turn off the debug UART. */
  10754. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10755. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10756. /* Keep VMain power. */
  10757. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10758. GRC_LCLCTRL_GPIO_OUTPUT0;
  10759. }
  10760. /* Force the chip into D0. */
  10761. err = tg3_set_power_state(tp, PCI_D0);
  10762. if (err) {
  10763. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10764. pci_name(tp->pdev));
  10765. return err;
  10766. }
  10767. /* Derive initial jumbo mode from MTU assigned in
  10768. * ether_setup() via the alloc_etherdev() call
  10769. */
  10770. if (tp->dev->mtu > ETH_DATA_LEN &&
  10771. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10772. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10773. /* Determine WakeOnLan speed to use. */
  10774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10775. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10776. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10777. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10778. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10779. } else {
  10780. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10781. }
  10782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10783. tp->tg3_flags3 |= TG3_FLG3_PHY_IS_FET;
  10784. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10785. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10786. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10787. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10788. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10789. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) ||
  10790. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10791. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10792. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10793. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10794. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10795. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10796. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10797. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  10798. !(tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET) &&
  10799. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10800. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  10801. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  10802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10803. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10804. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10805. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10806. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10807. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10808. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10809. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10810. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10811. } else
  10812. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10813. }
  10814. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10815. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10816. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10817. if (tp->phy_otp == 0)
  10818. tp->phy_otp = TG3_OTP_DEFAULT;
  10819. }
  10820. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10821. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10822. else
  10823. tp->mi_mode = MAC_MI_MODE_BASE;
  10824. tp->coalesce_mode = 0;
  10825. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10826. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10827. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10828. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10829. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  10830. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10831. err = tg3_mdio_init(tp);
  10832. if (err)
  10833. return err;
  10834. /* Initialize data/descriptor byte/word swapping. */
  10835. val = tr32(GRC_MODE);
  10836. val &= GRC_MODE_HOST_STACKUP;
  10837. tw32(GRC_MODE, val | tp->grc_mode);
  10838. tg3_switch_clocks(tp);
  10839. /* Clear this out for sanity. */
  10840. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10841. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10842. &pci_state_reg);
  10843. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10844. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10845. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10846. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10847. chiprevid == CHIPREV_ID_5701_B0 ||
  10848. chiprevid == CHIPREV_ID_5701_B2 ||
  10849. chiprevid == CHIPREV_ID_5701_B5) {
  10850. void __iomem *sram_base;
  10851. /* Write some dummy words into the SRAM status block
  10852. * area, see if it reads back correctly. If the return
  10853. * value is bad, force enable the PCIX workaround.
  10854. */
  10855. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10856. writel(0x00000000, sram_base);
  10857. writel(0x00000000, sram_base + 4);
  10858. writel(0xffffffff, sram_base + 4);
  10859. if (readl(sram_base) != 0x00000000)
  10860. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10861. }
  10862. }
  10863. udelay(50);
  10864. tg3_nvram_init(tp);
  10865. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10866. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10867. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10868. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10869. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10870. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10871. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10872. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10873. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10874. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10875. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10876. HOSTCC_MODE_CLRTICK_TXBD);
  10877. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10878. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10879. tp->misc_host_ctrl);
  10880. }
  10881. /* Preserve the APE MAC_MODE bits */
  10882. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10883. tp->mac_mode = tr32(MAC_MODE) |
  10884. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10885. else
  10886. tp->mac_mode = TG3_DEF_MAC_MODE;
  10887. /* these are limited to 10/100 only */
  10888. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10889. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10890. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10891. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10892. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10893. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10894. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10895. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10896. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10897. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10898. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10899. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  10900. (tp->tg3_flags3 & TG3_FLG3_PHY_IS_FET))
  10901. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10902. err = tg3_phy_probe(tp);
  10903. if (err) {
  10904. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10905. pci_name(tp->pdev), err);
  10906. /* ... but do not return immediately ... */
  10907. tg3_mdio_fini(tp);
  10908. }
  10909. tg3_read_partno(tp);
  10910. tg3_read_fw_ver(tp);
  10911. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10912. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10913. } else {
  10914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10915. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10916. else
  10917. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10918. }
  10919. /* 5700 {AX,BX} chips have a broken status block link
  10920. * change bit implementation, so we must use the
  10921. * status register in those cases.
  10922. */
  10923. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10924. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10925. else
  10926. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10927. /* The led_ctrl is set during tg3_phy_probe, here we might
  10928. * have to force the link status polling mechanism based
  10929. * upon subsystem IDs.
  10930. */
  10931. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10932. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10933. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10934. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10935. TG3_FLAG_USE_LINKCHG_REG);
  10936. }
  10937. /* For all SERDES we poll the MAC status register. */
  10938. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10939. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10940. else
  10941. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10942. tp->rx_offset = NET_IP_ALIGN;
  10943. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10944. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10945. tp->rx_offset = 0;
  10946. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10947. /* Increment the rx prod index on the rx std ring by at most
  10948. * 8 for these chips to workaround hw errata.
  10949. */
  10950. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10951. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10952. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10953. tp->rx_std_max_post = 8;
  10954. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10955. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10956. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10957. return err;
  10958. }
  10959. #ifdef CONFIG_SPARC
  10960. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10961. {
  10962. struct net_device *dev = tp->dev;
  10963. struct pci_dev *pdev = tp->pdev;
  10964. struct device_node *dp = pci_device_to_OF_node(pdev);
  10965. const unsigned char *addr;
  10966. int len;
  10967. addr = of_get_property(dp, "local-mac-address", &len);
  10968. if (addr && len == 6) {
  10969. memcpy(dev->dev_addr, addr, 6);
  10970. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10971. return 0;
  10972. }
  10973. return -ENODEV;
  10974. }
  10975. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10976. {
  10977. struct net_device *dev = tp->dev;
  10978. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10979. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10980. return 0;
  10981. }
  10982. #endif
  10983. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10984. {
  10985. struct net_device *dev = tp->dev;
  10986. u32 hi, lo, mac_offset;
  10987. int addr_ok = 0;
  10988. #ifdef CONFIG_SPARC
  10989. if (!tg3_get_macaddr_sparc(tp))
  10990. return 0;
  10991. #endif
  10992. mac_offset = 0x7c;
  10993. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10994. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10995. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10996. mac_offset = 0xcc;
  10997. if (tg3_nvram_lock(tp))
  10998. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10999. else
  11000. tg3_nvram_unlock(tp);
  11001. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11002. if (tr32(TG3_CPMU_STATUS) & TG3_CPMU_STATUS_PCIE_FUNC)
  11003. mac_offset = 0xcc;
  11004. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11005. mac_offset = 0x10;
  11006. /* First try to get it from MAC address mailbox. */
  11007. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11008. if ((hi >> 16) == 0x484b) {
  11009. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11010. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11011. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11012. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11013. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11014. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11015. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11016. /* Some old bootcode may report a 0 MAC address in SRAM */
  11017. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11018. }
  11019. if (!addr_ok) {
  11020. /* Next, try NVRAM. */
  11021. if (!(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM) &&
  11022. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11023. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11024. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11025. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11026. }
  11027. /* Finally just fetch it out of the MAC control regs. */
  11028. else {
  11029. hi = tr32(MAC_ADDR_0_HIGH);
  11030. lo = tr32(MAC_ADDR_0_LOW);
  11031. dev->dev_addr[5] = lo & 0xff;
  11032. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11033. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11034. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11035. dev->dev_addr[1] = hi & 0xff;
  11036. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11037. }
  11038. }
  11039. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11040. #ifdef CONFIG_SPARC
  11041. if (!tg3_get_default_macaddr_sparc(tp))
  11042. return 0;
  11043. #endif
  11044. return -EINVAL;
  11045. }
  11046. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11047. return 0;
  11048. }
  11049. #define BOUNDARY_SINGLE_CACHELINE 1
  11050. #define BOUNDARY_MULTI_CACHELINE 2
  11051. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11052. {
  11053. int cacheline_size;
  11054. u8 byte;
  11055. int goal;
  11056. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11057. if (byte == 0)
  11058. cacheline_size = 1024;
  11059. else
  11060. cacheline_size = (int) byte * 4;
  11061. /* On 5703 and later chips, the boundary bits have no
  11062. * effect.
  11063. */
  11064. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11065. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11066. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  11067. goto out;
  11068. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11069. goal = BOUNDARY_MULTI_CACHELINE;
  11070. #else
  11071. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11072. goal = BOUNDARY_SINGLE_CACHELINE;
  11073. #else
  11074. goal = 0;
  11075. #endif
  11076. #endif
  11077. if (!goal)
  11078. goto out;
  11079. /* PCI controllers on most RISC systems tend to disconnect
  11080. * when a device tries to burst across a cache-line boundary.
  11081. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11082. *
  11083. * Unfortunately, for PCI-E there are only limited
  11084. * write-side controls for this, and thus for reads
  11085. * we will still get the disconnects. We'll also waste
  11086. * these PCI cycles for both read and write for chips
  11087. * other than 5700 and 5701 which do not implement the
  11088. * boundary bits.
  11089. */
  11090. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  11091. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  11092. switch (cacheline_size) {
  11093. case 16:
  11094. case 32:
  11095. case 64:
  11096. case 128:
  11097. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11098. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11099. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11100. } else {
  11101. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11102. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11103. }
  11104. break;
  11105. case 256:
  11106. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11107. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11108. break;
  11109. default:
  11110. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11111. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11112. break;
  11113. }
  11114. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11115. switch (cacheline_size) {
  11116. case 16:
  11117. case 32:
  11118. case 64:
  11119. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11120. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11121. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  11122. break;
  11123. }
  11124. /* fallthrough */
  11125. case 128:
  11126. default:
  11127. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  11128. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  11129. break;
  11130. }
  11131. } else {
  11132. switch (cacheline_size) {
  11133. case 16:
  11134. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11135. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  11136. DMA_RWCTRL_WRITE_BNDRY_16);
  11137. break;
  11138. }
  11139. /* fallthrough */
  11140. case 32:
  11141. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11142. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  11143. DMA_RWCTRL_WRITE_BNDRY_32);
  11144. break;
  11145. }
  11146. /* fallthrough */
  11147. case 64:
  11148. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11149. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  11150. DMA_RWCTRL_WRITE_BNDRY_64);
  11151. break;
  11152. }
  11153. /* fallthrough */
  11154. case 128:
  11155. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11156. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  11157. DMA_RWCTRL_WRITE_BNDRY_128);
  11158. break;
  11159. }
  11160. /* fallthrough */
  11161. case 256:
  11162. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  11163. DMA_RWCTRL_WRITE_BNDRY_256);
  11164. break;
  11165. case 512:
  11166. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  11167. DMA_RWCTRL_WRITE_BNDRY_512);
  11168. break;
  11169. case 1024:
  11170. default:
  11171. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  11172. DMA_RWCTRL_WRITE_BNDRY_1024);
  11173. break;
  11174. }
  11175. }
  11176. out:
  11177. return val;
  11178. }
  11179. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  11180. {
  11181. struct tg3_internal_buffer_desc test_desc;
  11182. u32 sram_dma_descs;
  11183. int i, ret;
  11184. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  11185. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  11186. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  11187. tw32(RDMAC_STATUS, 0);
  11188. tw32(WDMAC_STATUS, 0);
  11189. tw32(BUFMGR_MODE, 0);
  11190. tw32(FTQ_RESET, 0);
  11191. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  11192. test_desc.addr_lo = buf_dma & 0xffffffff;
  11193. test_desc.nic_mbuf = 0x00002100;
  11194. test_desc.len = size;
  11195. /*
  11196. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  11197. * the *second* time the tg3 driver was getting loaded after an
  11198. * initial scan.
  11199. *
  11200. * Broadcom tells me:
  11201. * ...the DMA engine is connected to the GRC block and a DMA
  11202. * reset may affect the GRC block in some unpredictable way...
  11203. * The behavior of resets to individual blocks has not been tested.
  11204. *
  11205. * Broadcom noted the GRC reset will also reset all sub-components.
  11206. */
  11207. if (to_device) {
  11208. test_desc.cqid_sqid = (13 << 8) | 2;
  11209. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11210. udelay(40);
  11211. } else {
  11212. test_desc.cqid_sqid = (16 << 8) | 7;
  11213. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11214. udelay(40);
  11215. }
  11216. test_desc.flags = 0x00000005;
  11217. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11218. u32 val;
  11219. val = *(((u32 *)&test_desc) + i);
  11220. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11221. sram_dma_descs + (i * sizeof(u32)));
  11222. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11223. }
  11224. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11225. if (to_device) {
  11226. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11227. } else {
  11228. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11229. }
  11230. ret = -ENODEV;
  11231. for (i = 0; i < 40; i++) {
  11232. u32 val;
  11233. if (to_device)
  11234. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11235. else
  11236. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11237. if ((val & 0xffff) == sram_dma_descs) {
  11238. ret = 0;
  11239. break;
  11240. }
  11241. udelay(100);
  11242. }
  11243. return ret;
  11244. }
  11245. #define TEST_BUFFER_SIZE 0x2000
  11246. static int __devinit tg3_test_dma(struct tg3 *tp)
  11247. {
  11248. dma_addr_t buf_dma;
  11249. u32 *buf, saved_dma_rwctrl;
  11250. int ret;
  11251. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11252. if (!buf) {
  11253. ret = -ENOMEM;
  11254. goto out_nofree;
  11255. }
  11256. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11257. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11258. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11259. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11260. /* DMA read watermark not used on PCIE */
  11261. tp->dma_rwctrl |= 0x00180000;
  11262. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11264. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11265. tp->dma_rwctrl |= 0x003f0000;
  11266. else
  11267. tp->dma_rwctrl |= 0x003f000f;
  11268. } else {
  11269. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11270. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11271. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11272. u32 read_water = 0x7;
  11273. /* If the 5704 is behind the EPB bridge, we can
  11274. * do the less restrictive ONE_DMA workaround for
  11275. * better performance.
  11276. */
  11277. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11279. tp->dma_rwctrl |= 0x8000;
  11280. else if (ccval == 0x6 || ccval == 0x7)
  11281. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11282. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11283. read_water = 4;
  11284. /* Set bit 23 to enable PCIX hw bug fix */
  11285. tp->dma_rwctrl |=
  11286. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11287. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11288. (1 << 23);
  11289. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11290. /* 5780 always in PCIX mode */
  11291. tp->dma_rwctrl |= 0x00144000;
  11292. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11293. /* 5714 always in PCIX mode */
  11294. tp->dma_rwctrl |= 0x00148000;
  11295. } else {
  11296. tp->dma_rwctrl |= 0x001b000f;
  11297. }
  11298. }
  11299. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11300. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11301. tp->dma_rwctrl &= 0xfffffff0;
  11302. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11303. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11304. /* Remove this if it causes problems for some boards. */
  11305. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11306. /* On 5700/5701 chips, we need to set this bit.
  11307. * Otherwise the chip will issue cacheline transactions
  11308. * to streamable DMA memory with not all the byte
  11309. * enables turned on. This is an error on several
  11310. * RISC PCI controllers, in particular sparc64.
  11311. *
  11312. * On 5703/5704 chips, this bit has been reassigned
  11313. * a different meaning. In particular, it is used
  11314. * on those chips to enable a PCI-X workaround.
  11315. */
  11316. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11317. }
  11318. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11319. #if 0
  11320. /* Unneeded, already done by tg3_get_invariants. */
  11321. tg3_switch_clocks(tp);
  11322. #endif
  11323. ret = 0;
  11324. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11325. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11326. goto out;
  11327. /* It is best to perform DMA test with maximum write burst size
  11328. * to expose the 5700/5701 write DMA bug.
  11329. */
  11330. saved_dma_rwctrl = tp->dma_rwctrl;
  11331. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11332. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11333. while (1) {
  11334. u32 *p = buf, i;
  11335. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11336. p[i] = i;
  11337. /* Send the buffer to the chip. */
  11338. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11339. if (ret) {
  11340. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11341. break;
  11342. }
  11343. #if 0
  11344. /* validate data reached card RAM correctly. */
  11345. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11346. u32 val;
  11347. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11348. if (le32_to_cpu(val) != p[i]) {
  11349. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11350. /* ret = -ENODEV here? */
  11351. }
  11352. p[i] = 0;
  11353. }
  11354. #endif
  11355. /* Now read it back. */
  11356. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11357. if (ret) {
  11358. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11359. break;
  11360. }
  11361. /* Verify it. */
  11362. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11363. if (p[i] == i)
  11364. continue;
  11365. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11366. DMA_RWCTRL_WRITE_BNDRY_16) {
  11367. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11368. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11369. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11370. break;
  11371. } else {
  11372. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11373. ret = -ENODEV;
  11374. goto out;
  11375. }
  11376. }
  11377. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11378. /* Success. */
  11379. ret = 0;
  11380. break;
  11381. }
  11382. }
  11383. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11384. DMA_RWCTRL_WRITE_BNDRY_16) {
  11385. static struct pci_device_id dma_wait_state_chipsets[] = {
  11386. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11387. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11388. { },
  11389. };
  11390. /* DMA test passed without adjusting DMA boundary,
  11391. * now look for chipsets that are known to expose the
  11392. * DMA bug without failing the test.
  11393. */
  11394. if (pci_dev_present(dma_wait_state_chipsets)) {
  11395. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11396. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11397. }
  11398. else
  11399. /* Safe to use the calculated DMA boundary. */
  11400. tp->dma_rwctrl = saved_dma_rwctrl;
  11401. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11402. }
  11403. out:
  11404. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11405. out_nofree:
  11406. return ret;
  11407. }
  11408. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11409. {
  11410. tp->link_config.advertising =
  11411. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11412. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11413. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11414. ADVERTISED_Autoneg | ADVERTISED_MII);
  11415. tp->link_config.speed = SPEED_INVALID;
  11416. tp->link_config.duplex = DUPLEX_INVALID;
  11417. tp->link_config.autoneg = AUTONEG_ENABLE;
  11418. tp->link_config.active_speed = SPEED_INVALID;
  11419. tp->link_config.active_duplex = DUPLEX_INVALID;
  11420. tp->link_config.phy_is_low_power = 0;
  11421. tp->link_config.orig_speed = SPEED_INVALID;
  11422. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11423. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11424. }
  11425. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11426. {
  11427. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS &&
  11428. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717) {
  11429. tp->bufmgr_config.mbuf_read_dma_low_water =
  11430. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11431. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11432. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11433. tp->bufmgr_config.mbuf_high_water =
  11434. DEFAULT_MB_HIGH_WATER_5705;
  11435. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11436. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11437. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11438. tp->bufmgr_config.mbuf_high_water =
  11439. DEFAULT_MB_HIGH_WATER_5906;
  11440. }
  11441. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11442. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11443. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11444. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11445. tp->bufmgr_config.mbuf_high_water_jumbo =
  11446. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11447. } else {
  11448. tp->bufmgr_config.mbuf_read_dma_low_water =
  11449. DEFAULT_MB_RDMA_LOW_WATER;
  11450. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11451. DEFAULT_MB_MACRX_LOW_WATER;
  11452. tp->bufmgr_config.mbuf_high_water =
  11453. DEFAULT_MB_HIGH_WATER;
  11454. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11455. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11456. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11457. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11458. tp->bufmgr_config.mbuf_high_water_jumbo =
  11459. DEFAULT_MB_HIGH_WATER_JUMBO;
  11460. }
  11461. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11462. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11463. }
  11464. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11465. {
  11466. switch (tp->phy_id & PHY_ID_MASK) {
  11467. case PHY_ID_BCM5400: return "5400";
  11468. case PHY_ID_BCM5401: return "5401";
  11469. case PHY_ID_BCM5411: return "5411";
  11470. case PHY_ID_BCM5701: return "5701";
  11471. case PHY_ID_BCM5703: return "5703";
  11472. case PHY_ID_BCM5704: return "5704";
  11473. case PHY_ID_BCM5705: return "5705";
  11474. case PHY_ID_BCM5750: return "5750";
  11475. case PHY_ID_BCM5752: return "5752";
  11476. case PHY_ID_BCM5714: return "5714";
  11477. case PHY_ID_BCM5780: return "5780";
  11478. case PHY_ID_BCM5755: return "5755";
  11479. case PHY_ID_BCM5787: return "5787";
  11480. case PHY_ID_BCM5784: return "5784";
  11481. case PHY_ID_BCM5756: return "5722/5756";
  11482. case PHY_ID_BCM5906: return "5906";
  11483. case PHY_ID_BCM5761: return "5761";
  11484. case PHY_ID_BCM8002: return "8002/serdes";
  11485. case 0: return "serdes";
  11486. default: return "unknown";
  11487. }
  11488. }
  11489. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11490. {
  11491. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11492. strcpy(str, "PCI Express");
  11493. return str;
  11494. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11495. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11496. strcpy(str, "PCIX:");
  11497. if ((clock_ctrl == 7) ||
  11498. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11499. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11500. strcat(str, "133MHz");
  11501. else if (clock_ctrl == 0)
  11502. strcat(str, "33MHz");
  11503. else if (clock_ctrl == 2)
  11504. strcat(str, "50MHz");
  11505. else if (clock_ctrl == 4)
  11506. strcat(str, "66MHz");
  11507. else if (clock_ctrl == 6)
  11508. strcat(str, "100MHz");
  11509. } else {
  11510. strcpy(str, "PCI:");
  11511. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11512. strcat(str, "66MHz");
  11513. else
  11514. strcat(str, "33MHz");
  11515. }
  11516. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11517. strcat(str, ":32-bit");
  11518. else
  11519. strcat(str, ":64-bit");
  11520. return str;
  11521. }
  11522. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11523. {
  11524. struct pci_dev *peer;
  11525. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11526. for (func = 0; func < 8; func++) {
  11527. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11528. if (peer && peer != tp->pdev)
  11529. break;
  11530. pci_dev_put(peer);
  11531. }
  11532. /* 5704 can be configured in single-port mode, set peer to
  11533. * tp->pdev in that case.
  11534. */
  11535. if (!peer) {
  11536. peer = tp->pdev;
  11537. return peer;
  11538. }
  11539. /*
  11540. * We don't need to keep the refcount elevated; there's no way
  11541. * to remove one half of this device without removing the other
  11542. */
  11543. pci_dev_put(peer);
  11544. return peer;
  11545. }
  11546. static void __devinit tg3_init_coal(struct tg3 *tp)
  11547. {
  11548. struct ethtool_coalesce *ec = &tp->coal;
  11549. memset(ec, 0, sizeof(*ec));
  11550. ec->cmd = ETHTOOL_GCOALESCE;
  11551. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11552. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11553. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11554. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11555. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11556. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11557. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11558. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11559. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11560. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11561. HOSTCC_MODE_CLRTICK_TXBD)) {
  11562. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11563. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11564. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11565. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11566. }
  11567. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11568. ec->rx_coalesce_usecs_irq = 0;
  11569. ec->tx_coalesce_usecs_irq = 0;
  11570. ec->stats_block_coalesce_usecs = 0;
  11571. }
  11572. }
  11573. static const struct net_device_ops tg3_netdev_ops = {
  11574. .ndo_open = tg3_open,
  11575. .ndo_stop = tg3_close,
  11576. .ndo_start_xmit = tg3_start_xmit,
  11577. .ndo_get_stats = tg3_get_stats,
  11578. .ndo_validate_addr = eth_validate_addr,
  11579. .ndo_set_multicast_list = tg3_set_rx_mode,
  11580. .ndo_set_mac_address = tg3_set_mac_addr,
  11581. .ndo_do_ioctl = tg3_ioctl,
  11582. .ndo_tx_timeout = tg3_tx_timeout,
  11583. .ndo_change_mtu = tg3_change_mtu,
  11584. #if TG3_VLAN_TAG_USED
  11585. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11586. #endif
  11587. #ifdef CONFIG_NET_POLL_CONTROLLER
  11588. .ndo_poll_controller = tg3_poll_controller,
  11589. #endif
  11590. };
  11591. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11592. .ndo_open = tg3_open,
  11593. .ndo_stop = tg3_close,
  11594. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11595. .ndo_get_stats = tg3_get_stats,
  11596. .ndo_validate_addr = eth_validate_addr,
  11597. .ndo_set_multicast_list = tg3_set_rx_mode,
  11598. .ndo_set_mac_address = tg3_set_mac_addr,
  11599. .ndo_do_ioctl = tg3_ioctl,
  11600. .ndo_tx_timeout = tg3_tx_timeout,
  11601. .ndo_change_mtu = tg3_change_mtu,
  11602. #if TG3_VLAN_TAG_USED
  11603. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11604. #endif
  11605. #ifdef CONFIG_NET_POLL_CONTROLLER
  11606. .ndo_poll_controller = tg3_poll_controller,
  11607. #endif
  11608. };
  11609. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11610. const struct pci_device_id *ent)
  11611. {
  11612. static int tg3_version_printed = 0;
  11613. struct net_device *dev;
  11614. struct tg3 *tp;
  11615. int i, err, pm_cap;
  11616. u32 sndmbx, rcvmbx, intmbx;
  11617. char str[40];
  11618. u64 dma_mask, persist_dma_mask;
  11619. if (tg3_version_printed++ == 0)
  11620. printk(KERN_INFO "%s", version);
  11621. err = pci_enable_device(pdev);
  11622. if (err) {
  11623. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11624. "aborting.\n");
  11625. return err;
  11626. }
  11627. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11628. if (err) {
  11629. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11630. "aborting.\n");
  11631. goto err_out_disable_pdev;
  11632. }
  11633. pci_set_master(pdev);
  11634. /* Find power-management capability. */
  11635. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11636. if (pm_cap == 0) {
  11637. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11638. "aborting.\n");
  11639. err = -EIO;
  11640. goto err_out_free_res;
  11641. }
  11642. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  11643. if (!dev) {
  11644. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11645. err = -ENOMEM;
  11646. goto err_out_free_res;
  11647. }
  11648. SET_NETDEV_DEV(dev, &pdev->dev);
  11649. #if TG3_VLAN_TAG_USED
  11650. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11651. #endif
  11652. tp = netdev_priv(dev);
  11653. tp->pdev = pdev;
  11654. tp->dev = dev;
  11655. tp->pm_cap = pm_cap;
  11656. tp->rx_mode = TG3_DEF_RX_MODE;
  11657. tp->tx_mode = TG3_DEF_TX_MODE;
  11658. if (tg3_debug > 0)
  11659. tp->msg_enable = tg3_debug;
  11660. else
  11661. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11662. /* The word/byte swap controls here control register access byte
  11663. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11664. * setting below.
  11665. */
  11666. tp->misc_host_ctrl =
  11667. MISC_HOST_CTRL_MASK_PCI_INT |
  11668. MISC_HOST_CTRL_WORD_SWAP |
  11669. MISC_HOST_CTRL_INDIR_ACCESS |
  11670. MISC_HOST_CTRL_PCISTATE_RW;
  11671. /* The NONFRM (non-frame) byte/word swap controls take effect
  11672. * on descriptor entries, anything which isn't packet data.
  11673. *
  11674. * The StrongARM chips on the board (one for tx, one for rx)
  11675. * are running in big-endian mode.
  11676. */
  11677. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11678. GRC_MODE_WSWAP_NONFRM_DATA);
  11679. #ifdef __BIG_ENDIAN
  11680. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11681. #endif
  11682. spin_lock_init(&tp->lock);
  11683. spin_lock_init(&tp->indirect_lock);
  11684. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11685. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11686. if (!tp->regs) {
  11687. printk(KERN_ERR PFX "Cannot map device registers, "
  11688. "aborting.\n");
  11689. err = -ENOMEM;
  11690. goto err_out_free_dev;
  11691. }
  11692. tg3_init_link_config(tp);
  11693. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11694. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11695. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  11696. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  11697. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  11698. for (i = 0; i < TG3_IRQ_MAX_VECS; i++) {
  11699. struct tg3_napi *tnapi = &tp->napi[i];
  11700. tnapi->tp = tp;
  11701. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  11702. tnapi->int_mbox = intmbx;
  11703. if (i < 4)
  11704. intmbx += 0x8;
  11705. else
  11706. intmbx += 0x4;
  11707. tnapi->consmbox = rcvmbx;
  11708. tnapi->prodmbox = sndmbx;
  11709. if (i)
  11710. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  11711. else
  11712. tnapi->coal_now = HOSTCC_MODE_NOW;
  11713. if (!(tp->tg3_flags & TG3_FLAG_SUPPORT_MSIX))
  11714. break;
  11715. /*
  11716. * If we support MSIX, we'll be using RSS. If we're using
  11717. * RSS, the first vector only handles link interrupts and the
  11718. * remaining vectors handle rx and tx interrupts. Reuse the
  11719. * mailbox values for the next iteration. The values we setup
  11720. * above are still useful for the single vectored mode.
  11721. */
  11722. if (!i)
  11723. continue;
  11724. rcvmbx += 0x8;
  11725. if (sndmbx & 0x4)
  11726. sndmbx -= 0x4;
  11727. else
  11728. sndmbx += 0xc;
  11729. }
  11730. netif_napi_add(dev, &tp->napi[0].napi, tg3_poll, 64);
  11731. dev->ethtool_ops = &tg3_ethtool_ops;
  11732. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11733. dev->irq = pdev->irq;
  11734. err = tg3_get_invariants(tp);
  11735. if (err) {
  11736. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11737. "aborting.\n");
  11738. goto err_out_iounmap;
  11739. }
  11740. if (tp->tg3_flags3 & TG3_FLG3_5755_PLUS)
  11741. dev->netdev_ops = &tg3_netdev_ops;
  11742. else
  11743. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11744. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11745. * device behind the EPB cannot support DMA addresses > 40-bit.
  11746. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11747. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11748. * do DMA address check in tg3_start_xmit().
  11749. */
  11750. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11751. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  11752. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11753. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  11754. #ifdef CONFIG_HIGHMEM
  11755. dma_mask = DMA_BIT_MASK(64);
  11756. #endif
  11757. } else
  11758. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  11759. /* Configure DMA attributes. */
  11760. if (dma_mask > DMA_BIT_MASK(32)) {
  11761. err = pci_set_dma_mask(pdev, dma_mask);
  11762. if (!err) {
  11763. dev->features |= NETIF_F_HIGHDMA;
  11764. err = pci_set_consistent_dma_mask(pdev,
  11765. persist_dma_mask);
  11766. if (err < 0) {
  11767. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11768. "DMA for consistent allocations\n");
  11769. goto err_out_iounmap;
  11770. }
  11771. }
  11772. }
  11773. if (err || dma_mask == DMA_BIT_MASK(32)) {
  11774. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  11775. if (err) {
  11776. printk(KERN_ERR PFX "No usable DMA configuration, "
  11777. "aborting.\n");
  11778. goto err_out_iounmap;
  11779. }
  11780. }
  11781. tg3_init_bufmgr_config(tp);
  11782. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11783. tp->fw_needed = FIRMWARE_TG3;
  11784. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11785. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11786. }
  11787. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11788. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11789. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11791. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11792. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11793. } else {
  11794. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11795. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11796. tp->fw_needed = FIRMWARE_TG3TSO5;
  11797. else
  11798. tp->fw_needed = FIRMWARE_TG3TSO;
  11799. }
  11800. /* TSO is on by default on chips that support hardware TSO.
  11801. * Firmware TSO on older chips gives lower performance, so it
  11802. * is off by default, but can be enabled using ethtool.
  11803. */
  11804. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11805. if (dev->features & NETIF_F_IP_CSUM)
  11806. dev->features |= NETIF_F_TSO;
  11807. if ((dev->features & NETIF_F_IPV6_CSUM) &&
  11808. (tp->tg3_flags2 & TG3_FLG2_HW_TSO_2))
  11809. dev->features |= NETIF_F_TSO6;
  11810. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11811. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11812. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11813. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11815. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  11816. dev->features |= NETIF_F_TSO_ECN;
  11817. }
  11818. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11819. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11820. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11821. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11822. tp->rx_pending = 63;
  11823. }
  11824. err = tg3_get_device_address(tp);
  11825. if (err) {
  11826. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11827. "aborting.\n");
  11828. goto err_out_fw;
  11829. }
  11830. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11831. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11832. if (!tp->aperegs) {
  11833. printk(KERN_ERR PFX "Cannot map APE registers, "
  11834. "aborting.\n");
  11835. err = -ENOMEM;
  11836. goto err_out_fw;
  11837. }
  11838. tg3_ape_lock_init(tp);
  11839. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  11840. tg3_read_dash_ver(tp);
  11841. }
  11842. /*
  11843. * Reset chip in case UNDI or EFI driver did not shutdown
  11844. * DMA self test will enable WDMAC and we'll see (spurious)
  11845. * pending DMA on the PCI bus at that point.
  11846. */
  11847. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11848. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11849. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11850. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11851. }
  11852. err = tg3_test_dma(tp);
  11853. if (err) {
  11854. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11855. goto err_out_apeunmap;
  11856. }
  11857. /* flow control autonegotiation is default behavior */
  11858. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11859. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11860. tg3_init_coal(tp);
  11861. pci_set_drvdata(pdev, dev);
  11862. err = register_netdev(dev);
  11863. if (err) {
  11864. printk(KERN_ERR PFX "Cannot register net device, "
  11865. "aborting.\n");
  11866. goto err_out_apeunmap;
  11867. }
  11868. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11869. dev->name,
  11870. tp->board_part_number,
  11871. tp->pci_chip_rev_id,
  11872. tg3_bus_string(tp, str),
  11873. dev->dev_addr);
  11874. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  11875. struct phy_device *phydev;
  11876. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  11877. printk(KERN_INFO
  11878. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11879. tp->dev->name, phydev->drv->name,
  11880. dev_name(&phydev->dev));
  11881. } else
  11882. printk(KERN_INFO
  11883. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11884. tp->dev->name, tg3_phy_string(tp),
  11885. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11886. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11887. "10/100/1000Base-T")),
  11888. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11889. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11890. dev->name,
  11891. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11892. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11893. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11894. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11895. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11896. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11897. dev->name, tp->dma_rwctrl,
  11898. (pdev->dma_mask == DMA_BIT_MASK(32)) ? 32 :
  11899. (((u64) pdev->dma_mask == DMA_BIT_MASK(40)) ? 40 : 64));
  11900. return 0;
  11901. err_out_apeunmap:
  11902. if (tp->aperegs) {
  11903. iounmap(tp->aperegs);
  11904. tp->aperegs = NULL;
  11905. }
  11906. err_out_fw:
  11907. if (tp->fw)
  11908. release_firmware(tp->fw);
  11909. err_out_iounmap:
  11910. if (tp->regs) {
  11911. iounmap(tp->regs);
  11912. tp->regs = NULL;
  11913. }
  11914. err_out_free_dev:
  11915. free_netdev(dev);
  11916. err_out_free_res:
  11917. pci_release_regions(pdev);
  11918. err_out_disable_pdev:
  11919. pci_disable_device(pdev);
  11920. pci_set_drvdata(pdev, NULL);
  11921. return err;
  11922. }
  11923. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11924. {
  11925. struct net_device *dev = pci_get_drvdata(pdev);
  11926. if (dev) {
  11927. struct tg3 *tp = netdev_priv(dev);
  11928. if (tp->fw)
  11929. release_firmware(tp->fw);
  11930. flush_scheduled_work();
  11931. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11932. tg3_phy_fini(tp);
  11933. tg3_mdio_fini(tp);
  11934. }
  11935. unregister_netdev(dev);
  11936. if (tp->aperegs) {
  11937. iounmap(tp->aperegs);
  11938. tp->aperegs = NULL;
  11939. }
  11940. if (tp->regs) {
  11941. iounmap(tp->regs);
  11942. tp->regs = NULL;
  11943. }
  11944. free_netdev(dev);
  11945. pci_release_regions(pdev);
  11946. pci_disable_device(pdev);
  11947. pci_set_drvdata(pdev, NULL);
  11948. }
  11949. }
  11950. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11951. {
  11952. struct net_device *dev = pci_get_drvdata(pdev);
  11953. struct tg3 *tp = netdev_priv(dev);
  11954. pci_power_t target_state;
  11955. int err;
  11956. /* PCI register 4 needs to be saved whether netif_running() or not.
  11957. * MSI address and data need to be saved if using MSI and
  11958. * netif_running().
  11959. */
  11960. pci_save_state(pdev);
  11961. if (!netif_running(dev))
  11962. return 0;
  11963. flush_scheduled_work();
  11964. tg3_phy_stop(tp);
  11965. tg3_netif_stop(tp);
  11966. del_timer_sync(&tp->timer);
  11967. tg3_full_lock(tp, 1);
  11968. tg3_disable_ints(tp);
  11969. tg3_full_unlock(tp);
  11970. netif_device_detach(dev);
  11971. tg3_full_lock(tp, 0);
  11972. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11973. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11974. tg3_full_unlock(tp);
  11975. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11976. err = tg3_set_power_state(tp, target_state);
  11977. if (err) {
  11978. int err2;
  11979. tg3_full_lock(tp, 0);
  11980. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11981. err2 = tg3_restart_hw(tp, 1);
  11982. if (err2)
  11983. goto out;
  11984. tp->timer.expires = jiffies + tp->timer_offset;
  11985. add_timer(&tp->timer);
  11986. netif_device_attach(dev);
  11987. tg3_netif_start(tp);
  11988. out:
  11989. tg3_full_unlock(tp);
  11990. if (!err2)
  11991. tg3_phy_start(tp);
  11992. }
  11993. return err;
  11994. }
  11995. static int tg3_resume(struct pci_dev *pdev)
  11996. {
  11997. struct net_device *dev = pci_get_drvdata(pdev);
  11998. struct tg3 *tp = netdev_priv(dev);
  11999. int err;
  12000. pci_restore_state(tp->pdev);
  12001. if (!netif_running(dev))
  12002. return 0;
  12003. err = tg3_set_power_state(tp, PCI_D0);
  12004. if (err)
  12005. return err;
  12006. netif_device_attach(dev);
  12007. tg3_full_lock(tp, 0);
  12008. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  12009. err = tg3_restart_hw(tp, 1);
  12010. if (err)
  12011. goto out;
  12012. tp->timer.expires = jiffies + tp->timer_offset;
  12013. add_timer(&tp->timer);
  12014. tg3_netif_start(tp);
  12015. out:
  12016. tg3_full_unlock(tp);
  12017. if (!err)
  12018. tg3_phy_start(tp);
  12019. return err;
  12020. }
  12021. static struct pci_driver tg3_driver = {
  12022. .name = DRV_MODULE_NAME,
  12023. .id_table = tg3_pci_tbl,
  12024. .probe = tg3_init_one,
  12025. .remove = __devexit_p(tg3_remove_one),
  12026. .suspend = tg3_suspend,
  12027. .resume = tg3_resume
  12028. };
  12029. static int __init tg3_init(void)
  12030. {
  12031. return pci_register_driver(&tg3_driver);
  12032. }
  12033. static void __exit tg3_cleanup(void)
  12034. {
  12035. pci_unregister_driver(&tg3_driver);
  12036. }
  12037. module_init(tg3_init);
  12038. module_exit(tg3_cleanup);