broadcom.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874
  1. /*
  2. * drivers/net/phy/broadcom.c
  3. *
  4. * Broadcom BCM5411, BCM5421 and BCM5461 Gigabit Ethernet
  5. * transceivers.
  6. *
  7. * Copyright (c) 2006 Maciej W. Rozycki
  8. *
  9. * Inspired by code written by Amy Fong.
  10. *
  11. * This program is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU General Public License
  13. * as published by the Free Software Foundation; either version
  14. * 2 of the License, or (at your option) any later version.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/phy.h>
  18. #include <linux/brcmphy.h>
  19. #define PHY_ID_BCM50610 0x0143bd60
  20. #define PHY_ID_BCM50610M 0x0143bd70
  21. #define PHY_ID_BCM57780 0x03625d90
  22. #define BRCM_PHY_MODEL(phydev) \
  23. ((phydev)->drv->phy_id & (phydev)->drv->phy_id_mask)
  24. #define BRCM_PHY_REV(phydev) \
  25. ((phydev)->drv->phy_id & ~((phydev)->drv->phy_id_mask))
  26. #define MII_BCM54XX_ECR 0x10 /* BCM54xx extended control register */
  27. #define MII_BCM54XX_ECR_IM 0x1000 /* Interrupt mask */
  28. #define MII_BCM54XX_ECR_IF 0x0800 /* Interrupt force */
  29. #define MII_BCM54XX_ESR 0x11 /* BCM54xx extended status register */
  30. #define MII_BCM54XX_ESR_IS 0x1000 /* Interrupt status */
  31. #define MII_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
  32. #define MII_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
  33. #define MII_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
  34. #define MII_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
  35. #define MII_BCM54XX_AUX_CTL 0x18 /* Auxiliary control register */
  36. #define MII_BCM54XX_ISR 0x1a /* BCM54xx interrupt status register */
  37. #define MII_BCM54XX_IMR 0x1b /* BCM54xx interrupt mask register */
  38. #define MII_BCM54XX_INT_CRCERR 0x0001 /* CRC error */
  39. #define MII_BCM54XX_INT_LINK 0x0002 /* Link status changed */
  40. #define MII_BCM54XX_INT_SPEED 0x0004 /* Link speed change */
  41. #define MII_BCM54XX_INT_DUPLEX 0x0008 /* Duplex mode changed */
  42. #define MII_BCM54XX_INT_LRS 0x0010 /* Local receiver status changed */
  43. #define MII_BCM54XX_INT_RRS 0x0020 /* Remote receiver status changed */
  44. #define MII_BCM54XX_INT_SSERR 0x0040 /* Scrambler synchronization error */
  45. #define MII_BCM54XX_INT_UHCD 0x0080 /* Unsupported HCD negotiated */
  46. #define MII_BCM54XX_INT_NHCD 0x0100 /* No HCD */
  47. #define MII_BCM54XX_INT_NHCDL 0x0200 /* No HCD link */
  48. #define MII_BCM54XX_INT_ANPR 0x0400 /* Auto-negotiation page received */
  49. #define MII_BCM54XX_INT_LC 0x0800 /* All counters below 128 */
  50. #define MII_BCM54XX_INT_HC 0x1000 /* Counter above 32768 */
  51. #define MII_BCM54XX_INT_MDIX 0x2000 /* MDIX status change */
  52. #define MII_BCM54XX_INT_PSERR 0x4000 /* Pair swap error */
  53. #define MII_BCM54XX_SHD 0x1c /* 0x1c shadow registers */
  54. #define MII_BCM54XX_SHD_WRITE 0x8000
  55. #define MII_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
  56. #define MII_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
  57. /*
  58. * AUXILIARY CONTROL SHADOW ACCESS REGISTERS. (PHY REG 0x18)
  59. */
  60. #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
  61. #define MII_BCM54XX_AUXCTL_ACTL_TX_6DB 0x0400
  62. #define MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA 0x0800
  63. #define MII_BCM54XX_AUXCTL_MISC_WREN 0x8000
  64. #define MII_BCM54XX_AUXCTL_MISC_FORCE_AMDIX 0x0200
  65. #define MII_BCM54XX_AUXCTL_MISC_RDSEL_MISC 0x7000
  66. #define MII_BCM54XX_AUXCTL_SHDWSEL_MISC 0x0007
  67. #define MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL 0x0000
  68. /*
  69. * Broadcom LED source encodings. These are used in BCM5461, BCM5481,
  70. * BCM5482, and possibly some others.
  71. */
  72. #define BCM_LED_SRC_LINKSPD1 0x0
  73. #define BCM_LED_SRC_LINKSPD2 0x1
  74. #define BCM_LED_SRC_XMITLED 0x2
  75. #define BCM_LED_SRC_ACTIVITYLED 0x3
  76. #define BCM_LED_SRC_FDXLED 0x4
  77. #define BCM_LED_SRC_SLAVE 0x5
  78. #define BCM_LED_SRC_INTR 0x6
  79. #define BCM_LED_SRC_QUALITY 0x7
  80. #define BCM_LED_SRC_RCVLED 0x8
  81. #define BCM_LED_SRC_MULTICOLOR1 0xa
  82. #define BCM_LED_SRC_OPENSHORT 0xb
  83. #define BCM_LED_SRC_OFF 0xe /* Tied high */
  84. #define BCM_LED_SRC_ON 0xf /* Tied low */
  85. /*
  86. * BCM5482: Shadow registers
  87. * Shadow values go into bits [14:10] of register 0x1c to select a shadow
  88. * register to access.
  89. */
  90. /* 00101: Spare Control Register 3 */
  91. #define BCM54XX_SHD_SCR3 0x05
  92. #define BCM54XX_SHD_SCR3_DEF_CLK125 0x0001
  93. #define BCM5482_SHD_LEDS1 0x0d /* 01101: LED Selector 1 */
  94. /* LED3 / ~LINKSPD[2] selector */
  95. #define BCM5482_SHD_LEDS1_LED3(src) ((src & 0xf) << 4)
  96. /* LED1 / ~LINKSPD[1] selector */
  97. #define BCM5482_SHD_LEDS1_LED1(src) ((src & 0xf) << 0)
  98. #define BCM54XX_SHD_RGMII_MODE 0x0b /* 01011: RGMII Mode Selector */
  99. #define BCM5482_SHD_SSD 0x14 /* 10100: Secondary SerDes control */
  100. #define BCM5482_SHD_SSD_LEDM 0x0008 /* SSD LED Mode enable */
  101. #define BCM5482_SHD_SSD_EN 0x0001 /* SSD enable */
  102. #define BCM5482_SHD_MODE 0x1f /* 11111: Mode Control Register */
  103. #define BCM5482_SHD_MODE_1000BX 0x0001 /* Enable 1000BASE-X registers */
  104. /*
  105. * EXPANSION SHADOW ACCESS REGISTERS. (PHY REG 0x15, 0x16, and 0x17)
  106. */
  107. #define MII_BCM54XX_EXP_AADJ1CH0 0x001f
  108. #define MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN 0x0200
  109. #define MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF 0x0100
  110. #define MII_BCM54XX_EXP_AADJ1CH3 0x601f
  111. #define MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ 0x0002
  112. #define MII_BCM54XX_EXP_EXP08 0x0F08
  113. #define MII_BCM54XX_EXP_EXP08_RJCT_2MHZ 0x0001
  114. #define MII_BCM54XX_EXP_EXP08_EARLY_DAC_WAKE 0x0200
  115. #define MII_BCM54XX_EXP_EXP75 0x0f75
  116. #define MII_BCM54XX_EXP_EXP75_VDACCTRL 0x003c
  117. #define MII_BCM54XX_EXP_EXP75_CM_OSC 0x0001
  118. #define MII_BCM54XX_EXP_EXP96 0x0f96
  119. #define MII_BCM54XX_EXP_EXP96_MYST 0x0010
  120. #define MII_BCM54XX_EXP_EXP97 0x0f97
  121. #define MII_BCM54XX_EXP_EXP97_MYST 0x0c0c
  122. /*
  123. * BCM5482: Secondary SerDes registers
  124. */
  125. #define BCM5482_SSD_1000BX_CTL 0x00 /* 1000BASE-X Control */
  126. #define BCM5482_SSD_1000BX_CTL_PWRDOWN 0x0800 /* Power-down SSD */
  127. #define BCM5482_SSD_SGMII_SLAVE 0x15 /* SGMII Slave Register */
  128. #define BCM5482_SSD_SGMII_SLAVE_EN 0x0002 /* Slave mode enable */
  129. #define BCM5482_SSD_SGMII_SLAVE_AD 0x0001 /* Slave auto-detection */
  130. /*****************************************************************************/
  131. /* Fast Ethernet Transceiver definitions. */
  132. /*****************************************************************************/
  133. #define MII_BRCM_FET_INTREG 0x1a /* Interrupt register */
  134. #define MII_BRCM_FET_IR_MASK 0x0100 /* Mask all interrupts */
  135. #define MII_BRCM_FET_IR_LINK_EN 0x0200 /* Link status change enable */
  136. #define MII_BRCM_FET_IR_SPEED_EN 0x0400 /* Link speed change enable */
  137. #define MII_BRCM_FET_IR_DUPLEX_EN 0x0800 /* Duplex mode change enable */
  138. #define MII_BRCM_FET_IR_ENABLE 0x4000 /* Interrupt enable */
  139. #define MII_BRCM_FET_BRCMTEST 0x1f /* Brcm test register */
  140. #define MII_BRCM_FET_BT_SRE 0x0080 /* Shadow register enable */
  141. /*** Shadow register definitions ***/
  142. #define MII_BRCM_FET_SHDW_MISCCTRL 0x10 /* Shadow misc ctrl */
  143. #define MII_BRCM_FET_SHDW_MC_FAME 0x4000 /* Force Auto MDIX enable */
  144. #define MII_BRCM_FET_SHDW_AUXMODE4 0x1a /* Auxiliary mode 4 */
  145. #define MII_BRCM_FET_SHDW_AM4_LED_MASK 0x0003
  146. #define MII_BRCM_FET_SHDW_AM4_LED_MODE1 0x0001
  147. #define MII_BRCM_FET_SHDW_AUXSTAT2 0x1b /* Auxiliary status 2 */
  148. #define MII_BRCM_FET_SHDW_AS2_APDE 0x0020 /* Auto power down enable */
  149. MODULE_DESCRIPTION("Broadcom PHY driver");
  150. MODULE_AUTHOR("Maciej W. Rozycki");
  151. MODULE_LICENSE("GPL");
  152. /*
  153. * Indirect register access functions for the 1000BASE-T/100BASE-TX/10BASE-T
  154. * 0x1c shadow registers.
  155. */
  156. static int bcm54xx_shadow_read(struct phy_device *phydev, u16 shadow)
  157. {
  158. phy_write(phydev, MII_BCM54XX_SHD, MII_BCM54XX_SHD_VAL(shadow));
  159. return MII_BCM54XX_SHD_DATA(phy_read(phydev, MII_BCM54XX_SHD));
  160. }
  161. static int bcm54xx_shadow_write(struct phy_device *phydev, u16 shadow, u16 val)
  162. {
  163. return phy_write(phydev, MII_BCM54XX_SHD,
  164. MII_BCM54XX_SHD_WRITE |
  165. MII_BCM54XX_SHD_VAL(shadow) |
  166. MII_BCM54XX_SHD_DATA(val));
  167. }
  168. /* Indirect register access functions for the Expansion Registers */
  169. static int bcm54xx_exp_read(struct phy_device *phydev, u16 regnum)
  170. {
  171. int val;
  172. val = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum);
  173. if (val < 0)
  174. return val;
  175. val = phy_read(phydev, MII_BCM54XX_EXP_DATA);
  176. /* Restore default value. It's O.K. if this write fails. */
  177. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  178. return val;
  179. }
  180. static int bcm54xx_exp_write(struct phy_device *phydev, u16 regnum, u16 val)
  181. {
  182. int ret;
  183. ret = phy_write(phydev, MII_BCM54XX_EXP_SEL, regnum);
  184. if (ret < 0)
  185. return ret;
  186. ret = phy_write(phydev, MII_BCM54XX_EXP_DATA, val);
  187. /* Restore default value. It's O.K. if this write fails. */
  188. phy_write(phydev, MII_BCM54XX_EXP_SEL, 0);
  189. return ret;
  190. }
  191. static int bcm54xx_auxctl_write(struct phy_device *phydev, u16 regnum, u16 val)
  192. {
  193. return phy_write(phydev, MII_BCM54XX_AUX_CTL, regnum | val);
  194. }
  195. /* Needs SMDSP clock enabled via bcm54xx_phydsp_config() */
  196. static int bcm50610_a0_workaround(struct phy_device *phydev)
  197. {
  198. int err;
  199. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_AADJ1CH0,
  200. MII_BCM54XX_EXP_AADJ1CH0_SWP_ABCD_OEN |
  201. MII_BCM54XX_EXP_AADJ1CH0_SWSEL_THPF);
  202. if (err < 0)
  203. return err;
  204. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_AADJ1CH3,
  205. MII_BCM54XX_EXP_AADJ1CH3_ADCCKADJ);
  206. if (err < 0)
  207. return err;
  208. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP75,
  209. MII_BCM54XX_EXP_EXP75_VDACCTRL);
  210. if (err < 0)
  211. return err;
  212. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP96,
  213. MII_BCM54XX_EXP_EXP96_MYST);
  214. if (err < 0)
  215. return err;
  216. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP97,
  217. MII_BCM54XX_EXP_EXP97_MYST);
  218. return err;
  219. }
  220. static int bcm54xx_phydsp_config(struct phy_device *phydev)
  221. {
  222. int err, err2;
  223. /* Enable the SMDSP clock */
  224. err = bcm54xx_auxctl_write(phydev,
  225. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  226. MII_BCM54XX_AUXCTL_ACTL_SMDSP_ENA |
  227. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  228. if (err < 0)
  229. return err;
  230. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  231. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) {
  232. /* Clear bit 9 to fix a phy interop issue. */
  233. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP08,
  234. MII_BCM54XX_EXP_EXP08_RJCT_2MHZ);
  235. if (err < 0)
  236. goto error;
  237. if (phydev->drv->phy_id == PHY_ID_BCM50610) {
  238. err = bcm50610_a0_workaround(phydev);
  239. if (err < 0)
  240. goto error;
  241. }
  242. }
  243. if (BRCM_PHY_MODEL(phydev) == PHY_ID_BCM57780) {
  244. int val;
  245. val = bcm54xx_exp_read(phydev, MII_BCM54XX_EXP_EXP75);
  246. if (val < 0)
  247. goto error;
  248. val |= MII_BCM54XX_EXP_EXP75_CM_OSC;
  249. err = bcm54xx_exp_write(phydev, MII_BCM54XX_EXP_EXP75, val);
  250. }
  251. error:
  252. /* Disable the SMDSP clock */
  253. err2 = bcm54xx_auxctl_write(phydev,
  254. MII_BCM54XX_AUXCTL_SHDWSEL_AUXCTL,
  255. MII_BCM54XX_AUXCTL_ACTL_TX_6DB);
  256. /* Return the first error reported. */
  257. return err ? err : err2;
  258. }
  259. static void bcm54xx_adjust_rxrefclk(struct phy_device *phydev)
  260. {
  261. u32 val, orig;
  262. /* Abort if we are using an untested phy. */
  263. if (BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610 ||
  264. BRCM_PHY_MODEL(phydev) != PHY_ID_BCM50610M)
  265. return;
  266. val = bcm54xx_shadow_read(phydev, BCM54XX_SHD_SCR3);
  267. if (val < 0)
  268. return;
  269. orig = val;
  270. if (phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED) {
  271. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  272. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  273. BRCM_PHY_REV(phydev) >= 0x3) {
  274. /* Here, bit 0 _disables_ CLK125 when set */
  275. val |= BCM54XX_SHD_SCR3_DEF_CLK125;
  276. } else {
  277. /* Here, bit 0 _enables_ CLK125 when set */
  278. val &= ~BCM54XX_SHD_SCR3_DEF_CLK125;
  279. }
  280. }
  281. if (orig != val)
  282. bcm54xx_shadow_write(phydev, BCM54XX_SHD_SCR3, val);
  283. }
  284. static int bcm54xx_config_init(struct phy_device *phydev)
  285. {
  286. int reg, err;
  287. reg = phy_read(phydev, MII_BCM54XX_ECR);
  288. if (reg < 0)
  289. return reg;
  290. /* Mask interrupts globally. */
  291. reg |= MII_BCM54XX_ECR_IM;
  292. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  293. if (err < 0)
  294. return err;
  295. /* Unmask events we are interested in. */
  296. reg = ~(MII_BCM54XX_INT_DUPLEX |
  297. MII_BCM54XX_INT_SPEED |
  298. MII_BCM54XX_INT_LINK);
  299. err = phy_write(phydev, MII_BCM54XX_IMR, reg);
  300. if (err < 0)
  301. return err;
  302. if ((BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610 ||
  303. BRCM_PHY_MODEL(phydev) == PHY_ID_BCM50610M) &&
  304. (phydev->dev_flags & PHY_BRCM_CLEAR_RGMII_MODE))
  305. bcm54xx_shadow_write(phydev, BCM54XX_SHD_RGMII_MODE, 0);
  306. if (phydev->dev_flags & PHY_BRCM_RX_REFCLK_UNUSED)
  307. bcm54xx_adjust_rxrefclk(phydev);
  308. bcm54xx_phydsp_config(phydev);
  309. return 0;
  310. }
  311. static int bcm5482_config_init(struct phy_device *phydev)
  312. {
  313. int err, reg;
  314. err = bcm54xx_config_init(phydev);
  315. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  316. /*
  317. * Enable secondary SerDes and its use as an LED source
  318. */
  319. reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_SSD);
  320. bcm54xx_shadow_write(phydev, BCM5482_SHD_SSD,
  321. reg |
  322. BCM5482_SHD_SSD_LEDM |
  323. BCM5482_SHD_SSD_EN);
  324. /*
  325. * Enable SGMII slave mode and auto-detection
  326. */
  327. reg = BCM5482_SSD_SGMII_SLAVE | MII_BCM54XX_EXP_SEL_SSD;
  328. err = bcm54xx_exp_read(phydev, reg);
  329. if (err < 0)
  330. return err;
  331. err = bcm54xx_exp_write(phydev, reg, err |
  332. BCM5482_SSD_SGMII_SLAVE_EN |
  333. BCM5482_SSD_SGMII_SLAVE_AD);
  334. if (err < 0)
  335. return err;
  336. /*
  337. * Disable secondary SerDes powerdown
  338. */
  339. reg = BCM5482_SSD_1000BX_CTL | MII_BCM54XX_EXP_SEL_SSD;
  340. err = bcm54xx_exp_read(phydev, reg);
  341. if (err < 0)
  342. return err;
  343. err = bcm54xx_exp_write(phydev, reg,
  344. err & ~BCM5482_SSD_1000BX_CTL_PWRDOWN);
  345. if (err < 0)
  346. return err;
  347. /*
  348. * Select 1000BASE-X register set (primary SerDes)
  349. */
  350. reg = bcm54xx_shadow_read(phydev, BCM5482_SHD_MODE);
  351. bcm54xx_shadow_write(phydev, BCM5482_SHD_MODE,
  352. reg | BCM5482_SHD_MODE_1000BX);
  353. /*
  354. * LED1=ACTIVITYLED, LED3=LINKSPD[2]
  355. * (Use LED1 as secondary SerDes ACTIVITY LED)
  356. */
  357. bcm54xx_shadow_write(phydev, BCM5482_SHD_LEDS1,
  358. BCM5482_SHD_LEDS1_LED1(BCM_LED_SRC_ACTIVITYLED) |
  359. BCM5482_SHD_LEDS1_LED3(BCM_LED_SRC_LINKSPD2));
  360. /*
  361. * Auto-negotiation doesn't seem to work quite right
  362. * in this mode, so we disable it and force it to the
  363. * right speed/duplex setting. Only 'link status'
  364. * is important.
  365. */
  366. phydev->autoneg = AUTONEG_DISABLE;
  367. phydev->speed = SPEED_1000;
  368. phydev->duplex = DUPLEX_FULL;
  369. }
  370. return err;
  371. }
  372. static int bcm5482_read_status(struct phy_device *phydev)
  373. {
  374. int err;
  375. err = genphy_read_status(phydev);
  376. if (phydev->dev_flags & PHY_BCM_FLAGS_MODE_1000BX) {
  377. /*
  378. * Only link status matters for 1000Base-X mode, so force
  379. * 1000 Mbit/s full-duplex status
  380. */
  381. if (phydev->link) {
  382. phydev->speed = SPEED_1000;
  383. phydev->duplex = DUPLEX_FULL;
  384. }
  385. }
  386. return err;
  387. }
  388. static int bcm54xx_ack_interrupt(struct phy_device *phydev)
  389. {
  390. int reg;
  391. /* Clear pending interrupts. */
  392. reg = phy_read(phydev, MII_BCM54XX_ISR);
  393. if (reg < 0)
  394. return reg;
  395. return 0;
  396. }
  397. static int bcm54xx_config_intr(struct phy_device *phydev)
  398. {
  399. int reg, err;
  400. reg = phy_read(phydev, MII_BCM54XX_ECR);
  401. if (reg < 0)
  402. return reg;
  403. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  404. reg &= ~MII_BCM54XX_ECR_IM;
  405. else
  406. reg |= MII_BCM54XX_ECR_IM;
  407. err = phy_write(phydev, MII_BCM54XX_ECR, reg);
  408. return err;
  409. }
  410. static int bcm5481_config_aneg(struct phy_device *phydev)
  411. {
  412. int ret;
  413. /* Aneg firsly. */
  414. ret = genphy_config_aneg(phydev);
  415. /* Then we can set up the delay. */
  416. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID) {
  417. u16 reg;
  418. /*
  419. * There is no BCM5481 specification available, so down
  420. * here is everything we know about "register 0x18". This
  421. * at least helps BCM5481 to successfuly receive packets
  422. * on MPC8360E-RDK board. Peter Barada <peterb@logicpd.com>
  423. * says: "This sets delay between the RXD and RXC signals
  424. * instead of using trace lengths to achieve timing".
  425. */
  426. /* Set RDX clk delay. */
  427. reg = 0x7 | (0x7 << 12);
  428. phy_write(phydev, 0x18, reg);
  429. reg = phy_read(phydev, 0x18);
  430. /* Set RDX-RXC skew. */
  431. reg |= (1 << 8);
  432. /* Write bits 14:0. */
  433. reg |= (1 << 15);
  434. phy_write(phydev, 0x18, reg);
  435. }
  436. return ret;
  437. }
  438. static int brcm_phy_setbits(struct phy_device *phydev, int reg, int set)
  439. {
  440. int val;
  441. val = phy_read(phydev, reg);
  442. if (val < 0)
  443. return val;
  444. return phy_write(phydev, reg, val | set);
  445. }
  446. static int brcm_fet_config_init(struct phy_device *phydev)
  447. {
  448. int reg, err, err2, brcmtest;
  449. /* Reset the PHY to bring it to a known state. */
  450. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  451. if (err < 0)
  452. return err;
  453. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  454. if (reg < 0)
  455. return reg;
  456. /* Unmask events we are interested in and mask interrupts globally. */
  457. reg = MII_BRCM_FET_IR_DUPLEX_EN |
  458. MII_BRCM_FET_IR_SPEED_EN |
  459. MII_BRCM_FET_IR_LINK_EN |
  460. MII_BRCM_FET_IR_ENABLE |
  461. MII_BRCM_FET_IR_MASK;
  462. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  463. if (err < 0)
  464. return err;
  465. /* Enable shadow register access */
  466. brcmtest = phy_read(phydev, MII_BRCM_FET_BRCMTEST);
  467. if (brcmtest < 0)
  468. return brcmtest;
  469. reg = brcmtest | MII_BRCM_FET_BT_SRE;
  470. err = phy_write(phydev, MII_BRCM_FET_BRCMTEST, reg);
  471. if (err < 0)
  472. return err;
  473. /* Set the LED mode */
  474. reg = phy_read(phydev, MII_BRCM_FET_SHDW_AUXMODE4);
  475. if (reg < 0) {
  476. err = reg;
  477. goto done;
  478. }
  479. reg &= ~MII_BRCM_FET_SHDW_AM4_LED_MASK;
  480. reg |= MII_BRCM_FET_SHDW_AM4_LED_MODE1;
  481. err = phy_write(phydev, MII_BRCM_FET_SHDW_AUXMODE4, reg);
  482. if (err < 0)
  483. goto done;
  484. /* Enable auto MDIX */
  485. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_MISCCTRL,
  486. MII_BRCM_FET_SHDW_MC_FAME);
  487. if (err < 0)
  488. goto done;
  489. if (phydev->dev_flags & PHY_BRCM_AUTO_PWRDWN_ENABLE) {
  490. /* Enable auto power down */
  491. err = brcm_phy_setbits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2,
  492. MII_BRCM_FET_SHDW_AS2_APDE);
  493. }
  494. done:
  495. /* Disable shadow register access */
  496. err2 = phy_write(phydev, MII_BRCM_FET_BRCMTEST, brcmtest);
  497. if (!err)
  498. err = err2;
  499. return err;
  500. }
  501. static int brcm_fet_ack_interrupt(struct phy_device *phydev)
  502. {
  503. int reg;
  504. /* Clear pending interrupts. */
  505. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  506. if (reg < 0)
  507. return reg;
  508. return 0;
  509. }
  510. static int brcm_fet_config_intr(struct phy_device *phydev)
  511. {
  512. int reg, err;
  513. reg = phy_read(phydev, MII_BRCM_FET_INTREG);
  514. if (reg < 0)
  515. return reg;
  516. if (phydev->interrupts == PHY_INTERRUPT_ENABLED)
  517. reg &= ~MII_BRCM_FET_IR_MASK;
  518. else
  519. reg |= MII_BRCM_FET_IR_MASK;
  520. err = phy_write(phydev, MII_BRCM_FET_INTREG, reg);
  521. return err;
  522. }
  523. static struct phy_driver bcm5411_driver = {
  524. .phy_id = 0x00206070,
  525. .phy_id_mask = 0xfffffff0,
  526. .name = "Broadcom BCM5411",
  527. .features = PHY_GBIT_FEATURES |
  528. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  529. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  530. .config_init = bcm54xx_config_init,
  531. .config_aneg = genphy_config_aneg,
  532. .read_status = genphy_read_status,
  533. .ack_interrupt = bcm54xx_ack_interrupt,
  534. .config_intr = bcm54xx_config_intr,
  535. .driver = { .owner = THIS_MODULE },
  536. };
  537. static struct phy_driver bcm5421_driver = {
  538. .phy_id = 0x002060e0,
  539. .phy_id_mask = 0xfffffff0,
  540. .name = "Broadcom BCM5421",
  541. .features = PHY_GBIT_FEATURES |
  542. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  543. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  544. .config_init = bcm54xx_config_init,
  545. .config_aneg = genphy_config_aneg,
  546. .read_status = genphy_read_status,
  547. .ack_interrupt = bcm54xx_ack_interrupt,
  548. .config_intr = bcm54xx_config_intr,
  549. .driver = { .owner = THIS_MODULE },
  550. };
  551. static struct phy_driver bcm5461_driver = {
  552. .phy_id = 0x002060c0,
  553. .phy_id_mask = 0xfffffff0,
  554. .name = "Broadcom BCM5461",
  555. .features = PHY_GBIT_FEATURES |
  556. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  557. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  558. .config_init = bcm54xx_config_init,
  559. .config_aneg = genphy_config_aneg,
  560. .read_status = genphy_read_status,
  561. .ack_interrupt = bcm54xx_ack_interrupt,
  562. .config_intr = bcm54xx_config_intr,
  563. .driver = { .owner = THIS_MODULE },
  564. };
  565. static struct phy_driver bcm5464_driver = {
  566. .phy_id = 0x002060b0,
  567. .phy_id_mask = 0xfffffff0,
  568. .name = "Broadcom BCM5464",
  569. .features = PHY_GBIT_FEATURES |
  570. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  571. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  572. .config_init = bcm54xx_config_init,
  573. .config_aneg = genphy_config_aneg,
  574. .read_status = genphy_read_status,
  575. .ack_interrupt = bcm54xx_ack_interrupt,
  576. .config_intr = bcm54xx_config_intr,
  577. .driver = { .owner = THIS_MODULE },
  578. };
  579. static struct phy_driver bcm5481_driver = {
  580. .phy_id = 0x0143bca0,
  581. .phy_id_mask = 0xfffffff0,
  582. .name = "Broadcom BCM5481",
  583. .features = PHY_GBIT_FEATURES |
  584. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  585. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  586. .config_init = bcm54xx_config_init,
  587. .config_aneg = bcm5481_config_aneg,
  588. .read_status = genphy_read_status,
  589. .ack_interrupt = bcm54xx_ack_interrupt,
  590. .config_intr = bcm54xx_config_intr,
  591. .driver = { .owner = THIS_MODULE },
  592. };
  593. static struct phy_driver bcm5482_driver = {
  594. .phy_id = 0x0143bcb0,
  595. .phy_id_mask = 0xfffffff0,
  596. .name = "Broadcom BCM5482",
  597. .features = PHY_GBIT_FEATURES |
  598. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  599. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  600. .config_init = bcm5482_config_init,
  601. .config_aneg = genphy_config_aneg,
  602. .read_status = bcm5482_read_status,
  603. .ack_interrupt = bcm54xx_ack_interrupt,
  604. .config_intr = bcm54xx_config_intr,
  605. .driver = { .owner = THIS_MODULE },
  606. };
  607. static struct phy_driver bcm50610_driver = {
  608. .phy_id = PHY_ID_BCM50610,
  609. .phy_id_mask = 0xfffffff0,
  610. .name = "Broadcom BCM50610",
  611. .features = PHY_GBIT_FEATURES |
  612. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  613. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  614. .config_init = bcm54xx_config_init,
  615. .config_aneg = genphy_config_aneg,
  616. .read_status = genphy_read_status,
  617. .ack_interrupt = bcm54xx_ack_interrupt,
  618. .config_intr = bcm54xx_config_intr,
  619. .driver = { .owner = THIS_MODULE },
  620. };
  621. static struct phy_driver bcm50610m_driver = {
  622. .phy_id = PHY_ID_BCM50610M,
  623. .phy_id_mask = 0xfffffff0,
  624. .name = "Broadcom BCM50610M",
  625. .features = PHY_GBIT_FEATURES |
  626. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  627. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  628. .config_init = bcm54xx_config_init,
  629. .config_aneg = genphy_config_aneg,
  630. .read_status = genphy_read_status,
  631. .ack_interrupt = bcm54xx_ack_interrupt,
  632. .config_intr = bcm54xx_config_intr,
  633. .driver = { .owner = THIS_MODULE },
  634. };
  635. static struct phy_driver bcm57780_driver = {
  636. .phy_id = PHY_ID_BCM57780,
  637. .phy_id_mask = 0xfffffff0,
  638. .name = "Broadcom BCM57780",
  639. .features = PHY_GBIT_FEATURES |
  640. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  641. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  642. .config_init = bcm54xx_config_init,
  643. .config_aneg = genphy_config_aneg,
  644. .read_status = genphy_read_status,
  645. .ack_interrupt = bcm54xx_ack_interrupt,
  646. .config_intr = bcm54xx_config_intr,
  647. .driver = { .owner = THIS_MODULE },
  648. };
  649. static struct phy_driver bcmac131_driver = {
  650. .phy_id = 0x0143bc70,
  651. .phy_id_mask = 0xfffffff0,
  652. .name = "Broadcom BCMAC131",
  653. .features = PHY_BASIC_FEATURES |
  654. SUPPORTED_Pause | SUPPORTED_Asym_Pause,
  655. .flags = PHY_HAS_MAGICANEG | PHY_HAS_INTERRUPT,
  656. .config_init = brcm_fet_config_init,
  657. .config_aneg = genphy_config_aneg,
  658. .read_status = genphy_read_status,
  659. .ack_interrupt = brcm_fet_ack_interrupt,
  660. .config_intr = brcm_fet_config_intr,
  661. .driver = { .owner = THIS_MODULE },
  662. };
  663. static int __init broadcom_init(void)
  664. {
  665. int ret;
  666. ret = phy_driver_register(&bcm5411_driver);
  667. if (ret)
  668. goto out_5411;
  669. ret = phy_driver_register(&bcm5421_driver);
  670. if (ret)
  671. goto out_5421;
  672. ret = phy_driver_register(&bcm5461_driver);
  673. if (ret)
  674. goto out_5461;
  675. ret = phy_driver_register(&bcm5464_driver);
  676. if (ret)
  677. goto out_5464;
  678. ret = phy_driver_register(&bcm5481_driver);
  679. if (ret)
  680. goto out_5481;
  681. ret = phy_driver_register(&bcm5482_driver);
  682. if (ret)
  683. goto out_5482;
  684. ret = phy_driver_register(&bcm50610_driver);
  685. if (ret)
  686. goto out_50610;
  687. ret = phy_driver_register(&bcm50610m_driver);
  688. if (ret)
  689. goto out_50610m;
  690. ret = phy_driver_register(&bcm57780_driver);
  691. if (ret)
  692. goto out_57780;
  693. ret = phy_driver_register(&bcmac131_driver);
  694. if (ret)
  695. goto out_ac131;
  696. return ret;
  697. out_ac131:
  698. phy_driver_unregister(&bcm57780_driver);
  699. out_57780:
  700. phy_driver_unregister(&bcm50610m_driver);
  701. out_50610m:
  702. phy_driver_unregister(&bcm50610_driver);
  703. out_50610:
  704. phy_driver_unregister(&bcm5482_driver);
  705. out_5482:
  706. phy_driver_unregister(&bcm5481_driver);
  707. out_5481:
  708. phy_driver_unregister(&bcm5464_driver);
  709. out_5464:
  710. phy_driver_unregister(&bcm5461_driver);
  711. out_5461:
  712. phy_driver_unregister(&bcm5421_driver);
  713. out_5421:
  714. phy_driver_unregister(&bcm5411_driver);
  715. out_5411:
  716. return ret;
  717. }
  718. static void __exit broadcom_exit(void)
  719. {
  720. phy_driver_unregister(&bcmac131_driver);
  721. phy_driver_unregister(&bcm57780_driver);
  722. phy_driver_unregister(&bcm50610m_driver);
  723. phy_driver_unregister(&bcm50610_driver);
  724. phy_driver_unregister(&bcm5482_driver);
  725. phy_driver_unregister(&bcm5481_driver);
  726. phy_driver_unregister(&bcm5464_driver);
  727. phy_driver_unregister(&bcm5461_driver);
  728. phy_driver_unregister(&bcm5421_driver);
  729. phy_driver_unregister(&bcm5411_driver);
  730. }
  731. module_init(broadcom_init);
  732. module_exit(broadcom_exit);