i915_dma.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc_helper.h"
  32. #include "drm_fb_helper.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "i915_trace.h"
  37. #include <linux/pci.h>
  38. #include <linux/vgaarb.h>
  39. #include <linux/acpi.h>
  40. #include <linux/pnp.h>
  41. #include <linux/vga_switcheroo.h>
  42. #include <linux/slab.h>
  43. #include <acpi/video.h>
  44. #include <asm/pat.h>
  45. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  46. #define BEGIN_LP_RING(n) \
  47. intel_ring_begin(LP_RING(dev_priv), (n))
  48. #define OUT_RING(x) \
  49. intel_ring_emit(LP_RING(dev_priv), x)
  50. #define ADVANCE_LP_RING() \
  51. intel_ring_advance(LP_RING(dev_priv))
  52. /**
  53. * Lock test for when it's just for synchronization of ring access.
  54. *
  55. * In that case, we don't need to do it when GEM is initialized as nobody else
  56. * has access to the ring.
  57. */
  58. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  59. if (LP_RING(dev->dev_private)->obj == NULL) \
  60. LOCK_TEST_WITH_RETURN(dev, file); \
  61. } while (0)
  62. static inline u32
  63. intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
  64. {
  65. if (I915_NEED_GFX_HWS(dev_priv->dev))
  66. return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
  67. else
  68. return intel_read_status_page(LP_RING(dev_priv), reg);
  69. }
  70. #define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
  71. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  72. #define I915_BREADCRUMB_INDEX 0x21
  73. void i915_update_dri1_breadcrumb(struct drm_device *dev)
  74. {
  75. drm_i915_private_t *dev_priv = dev->dev_private;
  76. struct drm_i915_master_private *master_priv;
  77. if (dev->primary->master) {
  78. master_priv = dev->primary->master->driver_priv;
  79. if (master_priv->sarea_priv)
  80. master_priv->sarea_priv->last_dispatch =
  81. READ_BREADCRUMB(dev_priv);
  82. }
  83. }
  84. static void i915_write_hws_pga(struct drm_device *dev)
  85. {
  86. drm_i915_private_t *dev_priv = dev->dev_private;
  87. u32 addr;
  88. addr = dev_priv->status_page_dmah->busaddr;
  89. if (INTEL_INFO(dev)->gen >= 4)
  90. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  91. I915_WRITE(HWS_PGA, addr);
  92. }
  93. /**
  94. * Sets up the hardware status page for devices that need a physical address
  95. * in the register.
  96. */
  97. static int i915_init_phys_hws(struct drm_device *dev)
  98. {
  99. drm_i915_private_t *dev_priv = dev->dev_private;
  100. /* Program Hardware Status Page */
  101. dev_priv->status_page_dmah =
  102. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  103. if (!dev_priv->status_page_dmah) {
  104. DRM_ERROR("Can not allocate hardware status page\n");
  105. return -ENOMEM;
  106. }
  107. memset_io((void __force __iomem *)dev_priv->status_page_dmah->vaddr,
  108. 0, PAGE_SIZE);
  109. i915_write_hws_pga(dev);
  110. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  111. return 0;
  112. }
  113. /**
  114. * Frees the hardware status page, whether it's a physical address or a virtual
  115. * address set up by the X Server.
  116. */
  117. static void i915_free_hws(struct drm_device *dev)
  118. {
  119. drm_i915_private_t *dev_priv = dev->dev_private;
  120. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  121. if (dev_priv->status_page_dmah) {
  122. drm_pci_free(dev, dev_priv->status_page_dmah);
  123. dev_priv->status_page_dmah = NULL;
  124. }
  125. if (ring->status_page.gfx_addr) {
  126. ring->status_page.gfx_addr = 0;
  127. iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
  128. }
  129. /* Need to rewrite hardware status page */
  130. I915_WRITE(HWS_PGA, 0x1ffff000);
  131. }
  132. void i915_kernel_lost_context(struct drm_device * dev)
  133. {
  134. drm_i915_private_t *dev_priv = dev->dev_private;
  135. struct drm_i915_master_private *master_priv;
  136. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  137. /*
  138. * We should never lose context on the ring with modesetting
  139. * as we don't expose it to userspace
  140. */
  141. if (drm_core_check_feature(dev, DRIVER_MODESET))
  142. return;
  143. ring->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  144. ring->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  145. ring->space = ring->head - (ring->tail + 8);
  146. if (ring->space < 0)
  147. ring->space += ring->size;
  148. if (!dev->primary->master)
  149. return;
  150. master_priv = dev->primary->master->driver_priv;
  151. if (ring->head == ring->tail && master_priv->sarea_priv)
  152. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  153. }
  154. static int i915_dma_cleanup(struct drm_device * dev)
  155. {
  156. drm_i915_private_t *dev_priv = dev->dev_private;
  157. int i;
  158. /* Make sure interrupts are disabled here because the uninstall ioctl
  159. * may not have been called from userspace and after dev_private
  160. * is freed, it's too late.
  161. */
  162. if (dev->irq_enabled)
  163. drm_irq_uninstall(dev);
  164. mutex_lock(&dev->struct_mutex);
  165. for (i = 0; i < I915_NUM_RINGS; i++)
  166. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  167. mutex_unlock(&dev->struct_mutex);
  168. /* Clear the HWS virtual address at teardown */
  169. if (I915_NEED_GFX_HWS(dev))
  170. i915_free_hws(dev);
  171. return 0;
  172. }
  173. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  174. {
  175. drm_i915_private_t *dev_priv = dev->dev_private;
  176. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  177. int ret;
  178. master_priv->sarea = drm_getsarea(dev);
  179. if (master_priv->sarea) {
  180. master_priv->sarea_priv = (drm_i915_sarea_t *)
  181. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  182. } else {
  183. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  184. }
  185. if (init->ring_size != 0) {
  186. if (LP_RING(dev_priv)->obj != NULL) {
  187. i915_dma_cleanup(dev);
  188. DRM_ERROR("Client tried to initialize ringbuffer in "
  189. "GEM mode\n");
  190. return -EINVAL;
  191. }
  192. ret = intel_render_ring_init_dri(dev,
  193. init->ring_start,
  194. init->ring_size);
  195. if (ret) {
  196. i915_dma_cleanup(dev);
  197. return ret;
  198. }
  199. }
  200. dev_priv->cpp = init->cpp;
  201. dev_priv->back_offset = init->back_offset;
  202. dev_priv->front_offset = init->front_offset;
  203. dev_priv->current_page = 0;
  204. if (master_priv->sarea_priv)
  205. master_priv->sarea_priv->pf_current_page = 0;
  206. /* Allow hardware batchbuffers unless told otherwise.
  207. */
  208. dev_priv->dri1.allow_batchbuffer = 1;
  209. return 0;
  210. }
  211. static int i915_dma_resume(struct drm_device * dev)
  212. {
  213. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  214. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  215. DRM_DEBUG_DRIVER("%s\n", __func__);
  216. if (ring->virtual_start == NULL) {
  217. DRM_ERROR("can not ioremap virtual address for"
  218. " ring buffer\n");
  219. return -ENOMEM;
  220. }
  221. /* Program Hardware Status Page */
  222. if (!ring->status_page.page_addr) {
  223. DRM_ERROR("Can not find hardware status page\n");
  224. return -EINVAL;
  225. }
  226. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  227. ring->status_page.page_addr);
  228. if (ring->status_page.gfx_addr != 0)
  229. intel_ring_setup_status_page(ring);
  230. else
  231. i915_write_hws_pga(dev);
  232. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  233. return 0;
  234. }
  235. static int i915_dma_init(struct drm_device *dev, void *data,
  236. struct drm_file *file_priv)
  237. {
  238. drm_i915_init_t *init = data;
  239. int retcode = 0;
  240. if (drm_core_check_feature(dev, DRIVER_MODESET))
  241. return -ENODEV;
  242. switch (init->func) {
  243. case I915_INIT_DMA:
  244. retcode = i915_initialize(dev, init);
  245. break;
  246. case I915_CLEANUP_DMA:
  247. retcode = i915_dma_cleanup(dev);
  248. break;
  249. case I915_RESUME_DMA:
  250. retcode = i915_dma_resume(dev);
  251. break;
  252. default:
  253. retcode = -EINVAL;
  254. break;
  255. }
  256. return retcode;
  257. }
  258. /* Implement basically the same security restrictions as hardware does
  259. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  260. *
  261. * Most of the calculations below involve calculating the size of a
  262. * particular instruction. It's important to get the size right as
  263. * that tells us where the next instruction to check is. Any illegal
  264. * instruction detected will be given a size of zero, which is a
  265. * signal to abort the rest of the buffer.
  266. */
  267. static int validate_cmd(int cmd)
  268. {
  269. switch (((cmd >> 29) & 0x7)) {
  270. case 0x0:
  271. switch ((cmd >> 23) & 0x3f) {
  272. case 0x0:
  273. return 1; /* MI_NOOP */
  274. case 0x4:
  275. return 1; /* MI_FLUSH */
  276. default:
  277. return 0; /* disallow everything else */
  278. }
  279. break;
  280. case 0x1:
  281. return 0; /* reserved */
  282. case 0x2:
  283. return (cmd & 0xff) + 2; /* 2d commands */
  284. case 0x3:
  285. if (((cmd >> 24) & 0x1f) <= 0x18)
  286. return 1;
  287. switch ((cmd >> 24) & 0x1f) {
  288. case 0x1c:
  289. return 1;
  290. case 0x1d:
  291. switch ((cmd >> 16) & 0xff) {
  292. case 0x3:
  293. return (cmd & 0x1f) + 2;
  294. case 0x4:
  295. return (cmd & 0xf) + 2;
  296. default:
  297. return (cmd & 0xffff) + 2;
  298. }
  299. case 0x1e:
  300. if (cmd & (1 << 23))
  301. return (cmd & 0xffff) + 1;
  302. else
  303. return 1;
  304. case 0x1f:
  305. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  306. return (cmd & 0x1ffff) + 2;
  307. else if (cmd & (1 << 17)) /* indirect random */
  308. if ((cmd & 0xffff) == 0)
  309. return 0; /* unknown length, too hard */
  310. else
  311. return (((cmd & 0xffff) + 1) / 2) + 1;
  312. else
  313. return 2; /* indirect sequential */
  314. default:
  315. return 0;
  316. }
  317. default:
  318. return 0;
  319. }
  320. return 0;
  321. }
  322. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  323. {
  324. drm_i915_private_t *dev_priv = dev->dev_private;
  325. int i, ret;
  326. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->size - 8)
  327. return -EINVAL;
  328. for (i = 0; i < dwords;) {
  329. int sz = validate_cmd(buffer[i]);
  330. if (sz == 0 || i + sz > dwords)
  331. return -EINVAL;
  332. i += sz;
  333. }
  334. ret = BEGIN_LP_RING((dwords+1)&~1);
  335. if (ret)
  336. return ret;
  337. for (i = 0; i < dwords; i++)
  338. OUT_RING(buffer[i]);
  339. if (dwords & 1)
  340. OUT_RING(0);
  341. ADVANCE_LP_RING();
  342. return 0;
  343. }
  344. int
  345. i915_emit_box(struct drm_device *dev,
  346. struct drm_clip_rect *box,
  347. int DR1, int DR4)
  348. {
  349. struct drm_i915_private *dev_priv = dev->dev_private;
  350. int ret;
  351. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  352. box->y2 <= 0 || box->x2 <= 0) {
  353. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  354. box->x1, box->y1, box->x2, box->y2);
  355. return -EINVAL;
  356. }
  357. if (INTEL_INFO(dev)->gen >= 4) {
  358. ret = BEGIN_LP_RING(4);
  359. if (ret)
  360. return ret;
  361. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  362. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  363. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  364. OUT_RING(DR4);
  365. } else {
  366. ret = BEGIN_LP_RING(6);
  367. if (ret)
  368. return ret;
  369. OUT_RING(GFX_OP_DRAWRECT_INFO);
  370. OUT_RING(DR1);
  371. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  372. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  373. OUT_RING(DR4);
  374. OUT_RING(0);
  375. }
  376. ADVANCE_LP_RING();
  377. return 0;
  378. }
  379. /* XXX: Emitting the counter should really be moved to part of the IRQ
  380. * emit. For now, do it in both places:
  381. */
  382. static void i915_emit_breadcrumb(struct drm_device *dev)
  383. {
  384. drm_i915_private_t *dev_priv = dev->dev_private;
  385. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  386. dev_priv->counter++;
  387. if (dev_priv->counter > 0x7FFFFFFFUL)
  388. dev_priv->counter = 0;
  389. if (master_priv->sarea_priv)
  390. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  391. if (BEGIN_LP_RING(4) == 0) {
  392. OUT_RING(MI_STORE_DWORD_INDEX);
  393. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  394. OUT_RING(dev_priv->counter);
  395. OUT_RING(0);
  396. ADVANCE_LP_RING();
  397. }
  398. }
  399. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  400. drm_i915_cmdbuffer_t *cmd,
  401. struct drm_clip_rect *cliprects,
  402. void *cmdbuf)
  403. {
  404. int nbox = cmd->num_cliprects;
  405. int i = 0, count, ret;
  406. if (cmd->sz & 0x3) {
  407. DRM_ERROR("alignment");
  408. return -EINVAL;
  409. }
  410. i915_kernel_lost_context(dev);
  411. count = nbox ? nbox : 1;
  412. for (i = 0; i < count; i++) {
  413. if (i < nbox) {
  414. ret = i915_emit_box(dev, &cliprects[i],
  415. cmd->DR1, cmd->DR4);
  416. if (ret)
  417. return ret;
  418. }
  419. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  420. if (ret)
  421. return ret;
  422. }
  423. i915_emit_breadcrumb(dev);
  424. return 0;
  425. }
  426. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  427. drm_i915_batchbuffer_t * batch,
  428. struct drm_clip_rect *cliprects)
  429. {
  430. struct drm_i915_private *dev_priv = dev->dev_private;
  431. int nbox = batch->num_cliprects;
  432. int i, count, ret;
  433. if ((batch->start | batch->used) & 0x7) {
  434. DRM_ERROR("alignment");
  435. return -EINVAL;
  436. }
  437. i915_kernel_lost_context(dev);
  438. count = nbox ? nbox : 1;
  439. for (i = 0; i < count; i++) {
  440. if (i < nbox) {
  441. ret = i915_emit_box(dev, &cliprects[i],
  442. batch->DR1, batch->DR4);
  443. if (ret)
  444. return ret;
  445. }
  446. if (!IS_I830(dev) && !IS_845G(dev)) {
  447. ret = BEGIN_LP_RING(2);
  448. if (ret)
  449. return ret;
  450. if (INTEL_INFO(dev)->gen >= 4) {
  451. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  452. OUT_RING(batch->start);
  453. } else {
  454. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  455. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  456. }
  457. } else {
  458. ret = BEGIN_LP_RING(4);
  459. if (ret)
  460. return ret;
  461. OUT_RING(MI_BATCH_BUFFER);
  462. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  463. OUT_RING(batch->start + batch->used - 4);
  464. OUT_RING(0);
  465. }
  466. ADVANCE_LP_RING();
  467. }
  468. if (IS_G4X(dev) || IS_GEN5(dev)) {
  469. if (BEGIN_LP_RING(2) == 0) {
  470. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  471. OUT_RING(MI_NOOP);
  472. ADVANCE_LP_RING();
  473. }
  474. }
  475. i915_emit_breadcrumb(dev);
  476. return 0;
  477. }
  478. static int i915_dispatch_flip(struct drm_device * dev)
  479. {
  480. drm_i915_private_t *dev_priv = dev->dev_private;
  481. struct drm_i915_master_private *master_priv =
  482. dev->primary->master->driver_priv;
  483. int ret;
  484. if (!master_priv->sarea_priv)
  485. return -EINVAL;
  486. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  487. __func__,
  488. dev_priv->current_page,
  489. master_priv->sarea_priv->pf_current_page);
  490. i915_kernel_lost_context(dev);
  491. ret = BEGIN_LP_RING(10);
  492. if (ret)
  493. return ret;
  494. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  495. OUT_RING(0);
  496. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  497. OUT_RING(0);
  498. if (dev_priv->current_page == 0) {
  499. OUT_RING(dev_priv->back_offset);
  500. dev_priv->current_page = 1;
  501. } else {
  502. OUT_RING(dev_priv->front_offset);
  503. dev_priv->current_page = 0;
  504. }
  505. OUT_RING(0);
  506. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  507. OUT_RING(0);
  508. ADVANCE_LP_RING();
  509. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  510. if (BEGIN_LP_RING(4) == 0) {
  511. OUT_RING(MI_STORE_DWORD_INDEX);
  512. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  513. OUT_RING(dev_priv->counter);
  514. OUT_RING(0);
  515. ADVANCE_LP_RING();
  516. }
  517. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  518. return 0;
  519. }
  520. static int i915_quiescent(struct drm_device *dev)
  521. {
  522. struct intel_ring_buffer *ring = LP_RING(dev->dev_private);
  523. i915_kernel_lost_context(dev);
  524. return intel_wait_ring_idle(ring);
  525. }
  526. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  527. struct drm_file *file_priv)
  528. {
  529. int ret;
  530. if (drm_core_check_feature(dev, DRIVER_MODESET))
  531. return -ENODEV;
  532. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  533. mutex_lock(&dev->struct_mutex);
  534. ret = i915_quiescent(dev);
  535. mutex_unlock(&dev->struct_mutex);
  536. return ret;
  537. }
  538. static int i915_batchbuffer(struct drm_device *dev, void *data,
  539. struct drm_file *file_priv)
  540. {
  541. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  542. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  543. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  544. master_priv->sarea_priv;
  545. drm_i915_batchbuffer_t *batch = data;
  546. int ret;
  547. struct drm_clip_rect *cliprects = NULL;
  548. if (drm_core_check_feature(dev, DRIVER_MODESET))
  549. return -ENODEV;
  550. if (!dev_priv->dri1.allow_batchbuffer) {
  551. DRM_ERROR("Batchbuffer ioctl disabled\n");
  552. return -EINVAL;
  553. }
  554. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  555. batch->start, batch->used, batch->num_cliprects);
  556. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  557. if (batch->num_cliprects < 0)
  558. return -EINVAL;
  559. if (batch->num_cliprects) {
  560. cliprects = kcalloc(batch->num_cliprects,
  561. sizeof(struct drm_clip_rect),
  562. GFP_KERNEL);
  563. if (cliprects == NULL)
  564. return -ENOMEM;
  565. ret = copy_from_user(cliprects, batch->cliprects,
  566. batch->num_cliprects *
  567. sizeof(struct drm_clip_rect));
  568. if (ret != 0) {
  569. ret = -EFAULT;
  570. goto fail_free;
  571. }
  572. }
  573. mutex_lock(&dev->struct_mutex);
  574. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  575. mutex_unlock(&dev->struct_mutex);
  576. if (sarea_priv)
  577. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  578. fail_free:
  579. kfree(cliprects);
  580. return ret;
  581. }
  582. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  583. struct drm_file *file_priv)
  584. {
  585. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  586. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  587. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  588. master_priv->sarea_priv;
  589. drm_i915_cmdbuffer_t *cmdbuf = data;
  590. struct drm_clip_rect *cliprects = NULL;
  591. void *batch_data;
  592. int ret;
  593. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  594. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  595. if (drm_core_check_feature(dev, DRIVER_MODESET))
  596. return -ENODEV;
  597. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  598. if (cmdbuf->num_cliprects < 0)
  599. return -EINVAL;
  600. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  601. if (batch_data == NULL)
  602. return -ENOMEM;
  603. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  604. if (ret != 0) {
  605. ret = -EFAULT;
  606. goto fail_batch_free;
  607. }
  608. if (cmdbuf->num_cliprects) {
  609. cliprects = kcalloc(cmdbuf->num_cliprects,
  610. sizeof(struct drm_clip_rect), GFP_KERNEL);
  611. if (cliprects == NULL) {
  612. ret = -ENOMEM;
  613. goto fail_batch_free;
  614. }
  615. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  616. cmdbuf->num_cliprects *
  617. sizeof(struct drm_clip_rect));
  618. if (ret != 0) {
  619. ret = -EFAULT;
  620. goto fail_clip_free;
  621. }
  622. }
  623. mutex_lock(&dev->struct_mutex);
  624. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  625. mutex_unlock(&dev->struct_mutex);
  626. if (ret) {
  627. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  628. goto fail_clip_free;
  629. }
  630. if (sarea_priv)
  631. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  632. fail_clip_free:
  633. kfree(cliprects);
  634. fail_batch_free:
  635. kfree(batch_data);
  636. return ret;
  637. }
  638. static int i915_emit_irq(struct drm_device * dev)
  639. {
  640. drm_i915_private_t *dev_priv = dev->dev_private;
  641. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  642. i915_kernel_lost_context(dev);
  643. DRM_DEBUG_DRIVER("\n");
  644. dev_priv->counter++;
  645. if (dev_priv->counter > 0x7FFFFFFFUL)
  646. dev_priv->counter = 1;
  647. if (master_priv->sarea_priv)
  648. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  649. if (BEGIN_LP_RING(4) == 0) {
  650. OUT_RING(MI_STORE_DWORD_INDEX);
  651. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  652. OUT_RING(dev_priv->counter);
  653. OUT_RING(MI_USER_INTERRUPT);
  654. ADVANCE_LP_RING();
  655. }
  656. return dev_priv->counter;
  657. }
  658. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  659. {
  660. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  661. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  662. int ret = 0;
  663. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  664. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  665. READ_BREADCRUMB(dev_priv));
  666. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  667. if (master_priv->sarea_priv)
  668. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  669. return 0;
  670. }
  671. if (master_priv->sarea_priv)
  672. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  673. if (ring->irq_get(ring)) {
  674. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  675. READ_BREADCRUMB(dev_priv) >= irq_nr);
  676. ring->irq_put(ring);
  677. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  678. ret = -EBUSY;
  679. if (ret == -EBUSY) {
  680. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  681. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  682. }
  683. return ret;
  684. }
  685. /* Needs the lock as it touches the ring.
  686. */
  687. static int i915_irq_emit(struct drm_device *dev, void *data,
  688. struct drm_file *file_priv)
  689. {
  690. drm_i915_private_t *dev_priv = dev->dev_private;
  691. drm_i915_irq_emit_t *emit = data;
  692. int result;
  693. if (drm_core_check_feature(dev, DRIVER_MODESET))
  694. return -ENODEV;
  695. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  696. DRM_ERROR("called with no initialization\n");
  697. return -EINVAL;
  698. }
  699. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  700. mutex_lock(&dev->struct_mutex);
  701. result = i915_emit_irq(dev);
  702. mutex_unlock(&dev->struct_mutex);
  703. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  704. DRM_ERROR("copy_to_user\n");
  705. return -EFAULT;
  706. }
  707. return 0;
  708. }
  709. /* Doesn't need the hardware lock.
  710. */
  711. static int i915_irq_wait(struct drm_device *dev, void *data,
  712. struct drm_file *file_priv)
  713. {
  714. drm_i915_private_t *dev_priv = dev->dev_private;
  715. drm_i915_irq_wait_t *irqwait = data;
  716. if (drm_core_check_feature(dev, DRIVER_MODESET))
  717. return -ENODEV;
  718. if (!dev_priv) {
  719. DRM_ERROR("called with no initialization\n");
  720. return -EINVAL;
  721. }
  722. return i915_wait_irq(dev, irqwait->irq_seq);
  723. }
  724. static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  725. struct drm_file *file_priv)
  726. {
  727. drm_i915_private_t *dev_priv = dev->dev_private;
  728. drm_i915_vblank_pipe_t *pipe = data;
  729. if (drm_core_check_feature(dev, DRIVER_MODESET))
  730. return -ENODEV;
  731. if (!dev_priv) {
  732. DRM_ERROR("called with no initialization\n");
  733. return -EINVAL;
  734. }
  735. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  736. return 0;
  737. }
  738. /**
  739. * Schedule buffer swap at given vertical blank.
  740. */
  741. static int i915_vblank_swap(struct drm_device *dev, void *data,
  742. struct drm_file *file_priv)
  743. {
  744. /* The delayed swap mechanism was fundamentally racy, and has been
  745. * removed. The model was that the client requested a delayed flip/swap
  746. * from the kernel, then waited for vblank before continuing to perform
  747. * rendering. The problem was that the kernel might wake the client
  748. * up before it dispatched the vblank swap (since the lock has to be
  749. * held while touching the ringbuffer), in which case the client would
  750. * clear and start the next frame before the swap occurred, and
  751. * flicker would occur in addition to likely missing the vblank.
  752. *
  753. * In the absence of this ioctl, userland falls back to a correct path
  754. * of waiting for a vblank, then dispatching the swap on its own.
  755. * Context switching to userland and back is plenty fast enough for
  756. * meeting the requirements of vblank swapping.
  757. */
  758. return -EINVAL;
  759. }
  760. static int i915_flip_bufs(struct drm_device *dev, void *data,
  761. struct drm_file *file_priv)
  762. {
  763. int ret;
  764. if (drm_core_check_feature(dev, DRIVER_MODESET))
  765. return -ENODEV;
  766. DRM_DEBUG_DRIVER("%s\n", __func__);
  767. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  768. mutex_lock(&dev->struct_mutex);
  769. ret = i915_dispatch_flip(dev);
  770. mutex_unlock(&dev->struct_mutex);
  771. return ret;
  772. }
  773. static int i915_getparam(struct drm_device *dev, void *data,
  774. struct drm_file *file_priv)
  775. {
  776. drm_i915_private_t *dev_priv = dev->dev_private;
  777. drm_i915_getparam_t *param = data;
  778. int value;
  779. if (!dev_priv) {
  780. DRM_ERROR("called with no initialization\n");
  781. return -EINVAL;
  782. }
  783. switch (param->param) {
  784. case I915_PARAM_IRQ_ACTIVE:
  785. value = dev->pdev->irq ? 1 : 0;
  786. break;
  787. case I915_PARAM_ALLOW_BATCHBUFFER:
  788. value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
  789. break;
  790. case I915_PARAM_LAST_DISPATCH:
  791. value = READ_BREADCRUMB(dev_priv);
  792. break;
  793. case I915_PARAM_CHIPSET_ID:
  794. value = dev->pci_device;
  795. break;
  796. case I915_PARAM_HAS_GEM:
  797. value = 1;
  798. break;
  799. case I915_PARAM_NUM_FENCES_AVAIL:
  800. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  801. break;
  802. case I915_PARAM_HAS_OVERLAY:
  803. value = dev_priv->overlay ? 1 : 0;
  804. break;
  805. case I915_PARAM_HAS_PAGEFLIPPING:
  806. value = 1;
  807. break;
  808. case I915_PARAM_HAS_EXECBUF2:
  809. /* depends on GEM */
  810. value = 1;
  811. break;
  812. case I915_PARAM_HAS_BSD:
  813. value = intel_ring_initialized(&dev_priv->ring[VCS]);
  814. break;
  815. case I915_PARAM_HAS_BLT:
  816. value = intel_ring_initialized(&dev_priv->ring[BCS]);
  817. break;
  818. case I915_PARAM_HAS_RELAXED_FENCING:
  819. value = 1;
  820. break;
  821. case I915_PARAM_HAS_COHERENT_RINGS:
  822. value = 1;
  823. break;
  824. case I915_PARAM_HAS_EXEC_CONSTANTS:
  825. value = INTEL_INFO(dev)->gen >= 4;
  826. break;
  827. case I915_PARAM_HAS_RELAXED_DELTA:
  828. value = 1;
  829. break;
  830. case I915_PARAM_HAS_GEN7_SOL_RESET:
  831. value = 1;
  832. break;
  833. case I915_PARAM_HAS_LLC:
  834. value = HAS_LLC(dev);
  835. break;
  836. case I915_PARAM_HAS_ALIASING_PPGTT:
  837. value = dev_priv->mm.aliasing_ppgtt ? 1 : 0;
  838. break;
  839. case I915_PARAM_HAS_WAIT_TIMEOUT:
  840. value = 1;
  841. break;
  842. default:
  843. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  844. param->param);
  845. return -EINVAL;
  846. }
  847. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  848. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  849. return -EFAULT;
  850. }
  851. return 0;
  852. }
  853. static int i915_setparam(struct drm_device *dev, void *data,
  854. struct drm_file *file_priv)
  855. {
  856. drm_i915_private_t *dev_priv = dev->dev_private;
  857. drm_i915_setparam_t *param = data;
  858. if (!dev_priv) {
  859. DRM_ERROR("called with no initialization\n");
  860. return -EINVAL;
  861. }
  862. switch (param->param) {
  863. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  864. break;
  865. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  866. break;
  867. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  868. dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
  869. break;
  870. case I915_SETPARAM_NUM_USED_FENCES:
  871. if (param->value > dev_priv->num_fence_regs ||
  872. param->value < 0)
  873. return -EINVAL;
  874. /* Userspace can use first N regs */
  875. dev_priv->fence_reg_start = param->value;
  876. break;
  877. default:
  878. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  879. param->param);
  880. return -EINVAL;
  881. }
  882. return 0;
  883. }
  884. static int i915_set_status_page(struct drm_device *dev, void *data,
  885. struct drm_file *file_priv)
  886. {
  887. drm_i915_private_t *dev_priv = dev->dev_private;
  888. drm_i915_hws_addr_t *hws = data;
  889. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  890. if (drm_core_check_feature(dev, DRIVER_MODESET))
  891. return -ENODEV;
  892. if (!I915_NEED_GFX_HWS(dev))
  893. return -EINVAL;
  894. if (!dev_priv) {
  895. DRM_ERROR("called with no initialization\n");
  896. return -EINVAL;
  897. }
  898. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  899. WARN(1, "tried to set status page when mode setting active\n");
  900. return 0;
  901. }
  902. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  903. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  904. dev_priv->dri1.gfx_hws_cpu_addr =
  905. ioremap_wc(dev_priv->mm.gtt_base_addr + hws->addr, 4096);
  906. if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
  907. i915_dma_cleanup(dev);
  908. ring->status_page.gfx_addr = 0;
  909. DRM_ERROR("can not ioremap virtual address for"
  910. " G33 hw status page\n");
  911. return -ENOMEM;
  912. }
  913. memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
  914. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  915. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  916. ring->status_page.gfx_addr);
  917. DRM_DEBUG_DRIVER("load hws at %p\n",
  918. ring->status_page.page_addr);
  919. return 0;
  920. }
  921. static int i915_get_bridge_dev(struct drm_device *dev)
  922. {
  923. struct drm_i915_private *dev_priv = dev->dev_private;
  924. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  925. if (!dev_priv->bridge_dev) {
  926. DRM_ERROR("bridge device not found\n");
  927. return -1;
  928. }
  929. return 0;
  930. }
  931. #define MCHBAR_I915 0x44
  932. #define MCHBAR_I965 0x48
  933. #define MCHBAR_SIZE (4*4096)
  934. #define DEVEN_REG 0x54
  935. #define DEVEN_MCHBAR_EN (1 << 28)
  936. /* Allocate space for the MCH regs if needed, return nonzero on error */
  937. static int
  938. intel_alloc_mchbar_resource(struct drm_device *dev)
  939. {
  940. drm_i915_private_t *dev_priv = dev->dev_private;
  941. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  942. u32 temp_lo, temp_hi = 0;
  943. u64 mchbar_addr;
  944. int ret;
  945. if (INTEL_INFO(dev)->gen >= 4)
  946. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  947. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  948. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  949. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  950. #ifdef CONFIG_PNP
  951. if (mchbar_addr &&
  952. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  953. return 0;
  954. #endif
  955. /* Get some space for it */
  956. dev_priv->mch_res.name = "i915 MCHBAR";
  957. dev_priv->mch_res.flags = IORESOURCE_MEM;
  958. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  959. &dev_priv->mch_res,
  960. MCHBAR_SIZE, MCHBAR_SIZE,
  961. PCIBIOS_MIN_MEM,
  962. 0, pcibios_align_resource,
  963. dev_priv->bridge_dev);
  964. if (ret) {
  965. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  966. dev_priv->mch_res.start = 0;
  967. return ret;
  968. }
  969. if (INTEL_INFO(dev)->gen >= 4)
  970. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  971. upper_32_bits(dev_priv->mch_res.start));
  972. pci_write_config_dword(dev_priv->bridge_dev, reg,
  973. lower_32_bits(dev_priv->mch_res.start));
  974. return 0;
  975. }
  976. /* Setup MCHBAR if possible, return true if we should disable it again */
  977. static void
  978. intel_setup_mchbar(struct drm_device *dev)
  979. {
  980. drm_i915_private_t *dev_priv = dev->dev_private;
  981. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  982. u32 temp;
  983. bool enabled;
  984. dev_priv->mchbar_need_disable = false;
  985. if (IS_I915G(dev) || IS_I915GM(dev)) {
  986. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  987. enabled = !!(temp & DEVEN_MCHBAR_EN);
  988. } else {
  989. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  990. enabled = temp & 1;
  991. }
  992. /* If it's already enabled, don't have to do anything */
  993. if (enabled)
  994. return;
  995. if (intel_alloc_mchbar_resource(dev))
  996. return;
  997. dev_priv->mchbar_need_disable = true;
  998. /* Space is allocated or reserved, so enable it. */
  999. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1000. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  1001. temp | DEVEN_MCHBAR_EN);
  1002. } else {
  1003. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1004. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  1005. }
  1006. }
  1007. static void
  1008. intel_teardown_mchbar(struct drm_device *dev)
  1009. {
  1010. drm_i915_private_t *dev_priv = dev->dev_private;
  1011. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1012. u32 temp;
  1013. if (dev_priv->mchbar_need_disable) {
  1014. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1015. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1016. temp &= ~DEVEN_MCHBAR_EN;
  1017. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  1018. } else {
  1019. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1020. temp &= ~1;
  1021. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  1022. }
  1023. }
  1024. if (dev_priv->mch_res.start)
  1025. release_resource(&dev_priv->mch_res);
  1026. }
  1027. /* true = enable decode, false = disable decoder */
  1028. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1029. {
  1030. struct drm_device *dev = cookie;
  1031. intel_modeset_vga_set_state(dev, state);
  1032. if (state)
  1033. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1034. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1035. else
  1036. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1037. }
  1038. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1039. {
  1040. struct drm_device *dev = pci_get_drvdata(pdev);
  1041. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1042. if (state == VGA_SWITCHEROO_ON) {
  1043. pr_info("switched on\n");
  1044. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1045. /* i915 resume handler doesn't set to D0 */
  1046. pci_set_power_state(dev->pdev, PCI_D0);
  1047. i915_resume(dev);
  1048. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1049. } else {
  1050. pr_err("switched off\n");
  1051. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1052. i915_suspend(dev, pmm);
  1053. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1054. }
  1055. }
  1056. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1057. {
  1058. struct drm_device *dev = pci_get_drvdata(pdev);
  1059. bool can_switch;
  1060. spin_lock(&dev->count_lock);
  1061. can_switch = (dev->open_count == 0);
  1062. spin_unlock(&dev->count_lock);
  1063. return can_switch;
  1064. }
  1065. static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
  1066. .set_gpu_state = i915_switcheroo_set_state,
  1067. .reprobe = NULL,
  1068. .can_switch = i915_switcheroo_can_switch,
  1069. };
  1070. static int i915_load_modeset_init(struct drm_device *dev)
  1071. {
  1072. struct drm_i915_private *dev_priv = dev->dev_private;
  1073. int ret;
  1074. ret = intel_parse_bios(dev);
  1075. if (ret)
  1076. DRM_INFO("failed to find VBIOS tables\n");
  1077. /* If we have > 1 VGA cards, then we need to arbitrate access
  1078. * to the common VGA resources.
  1079. *
  1080. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1081. * then we do not take part in VGA arbitration and the
  1082. * vga_client_register() fails with -ENODEV.
  1083. */
  1084. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1085. if (ret && ret != -ENODEV)
  1086. goto out;
  1087. intel_register_dsm_handler();
  1088. ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops);
  1089. if (ret)
  1090. goto cleanup_vga_client;
  1091. /* Initialise stolen first so that we may reserve preallocated
  1092. * objects for the BIOS to KMS transition.
  1093. */
  1094. ret = i915_gem_init_stolen(dev);
  1095. if (ret)
  1096. goto cleanup_vga_switcheroo;
  1097. intel_modeset_init(dev);
  1098. ret = i915_gem_init(dev);
  1099. if (ret)
  1100. goto cleanup_gem_stolen;
  1101. intel_modeset_gem_init(dev);
  1102. ret = drm_irq_install(dev);
  1103. if (ret)
  1104. goto cleanup_gem;
  1105. /* Always safe in the mode setting case. */
  1106. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1107. dev->vblank_disable_allowed = 1;
  1108. ret = intel_fbdev_init(dev);
  1109. if (ret)
  1110. goto cleanup_irq;
  1111. drm_kms_helper_poll_init(dev);
  1112. /* We're off and running w/KMS */
  1113. dev_priv->mm.suspended = 0;
  1114. return 0;
  1115. cleanup_irq:
  1116. drm_irq_uninstall(dev);
  1117. cleanup_gem:
  1118. mutex_lock(&dev->struct_mutex);
  1119. i915_gem_cleanup_ringbuffer(dev);
  1120. mutex_unlock(&dev->struct_mutex);
  1121. i915_gem_cleanup_aliasing_ppgtt(dev);
  1122. cleanup_gem_stolen:
  1123. i915_gem_cleanup_stolen(dev);
  1124. cleanup_vga_switcheroo:
  1125. vga_switcheroo_unregister_client(dev->pdev);
  1126. cleanup_vga_client:
  1127. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1128. out:
  1129. return ret;
  1130. }
  1131. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1132. {
  1133. struct drm_i915_master_private *master_priv;
  1134. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1135. if (!master_priv)
  1136. return -ENOMEM;
  1137. master->driver_priv = master_priv;
  1138. return 0;
  1139. }
  1140. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1141. {
  1142. struct drm_i915_master_private *master_priv = master->driver_priv;
  1143. if (!master_priv)
  1144. return;
  1145. kfree(master_priv);
  1146. master->driver_priv = NULL;
  1147. }
  1148. static void
  1149. i915_mtrr_setup(struct drm_i915_private *dev_priv, unsigned long base,
  1150. unsigned long size)
  1151. {
  1152. dev_priv->mm.gtt_mtrr = -1;
  1153. #if defined(CONFIG_X86_PAT)
  1154. if (cpu_has_pat)
  1155. return;
  1156. #endif
  1157. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1158. * one would think, because the kernel disables PAT on first
  1159. * generation Core chips because WC PAT gets overridden by a UC
  1160. * MTRR if present. Even if a UC MTRR isn't present.
  1161. */
  1162. dev_priv->mm.gtt_mtrr = mtrr_add(base, size, MTRR_TYPE_WRCOMB, 1);
  1163. if (dev_priv->mm.gtt_mtrr < 0) {
  1164. DRM_INFO("MTRR allocation failed. Graphics "
  1165. "performance may suffer.\n");
  1166. }
  1167. }
  1168. static void i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1169. {
  1170. struct apertures_struct *ap;
  1171. struct pci_dev *pdev = dev_priv->dev->pdev;
  1172. bool primary;
  1173. ap = alloc_apertures(1);
  1174. if (!ap)
  1175. return;
  1176. ap->ranges[0].base = dev_priv->mm.gtt->gma_bus_addr;
  1177. ap->ranges[0].size =
  1178. dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1179. primary =
  1180. pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1181. remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
  1182. kfree(ap);
  1183. }
  1184. /**
  1185. * i915_driver_load - setup chip and create an initial config
  1186. * @dev: DRM device
  1187. * @flags: startup flags
  1188. *
  1189. * The driver load routine has to do several things:
  1190. * - drive output discovery via intel_modeset_init()
  1191. * - initialize the memory manager
  1192. * - allocate initial config memory
  1193. * - setup the DRM framebuffer with the allocated memory
  1194. */
  1195. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1196. {
  1197. struct drm_i915_private *dev_priv;
  1198. struct intel_device_info *info;
  1199. int ret = 0, mmio_bar;
  1200. uint32_t aperture_size;
  1201. info = (struct intel_device_info *) flags;
  1202. /* Refuse to load on gen6+ without kms enabled. */
  1203. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET))
  1204. return -ENODEV;
  1205. /* i915 has 4 more counters */
  1206. dev->counters += 4;
  1207. dev->types[6] = _DRM_STAT_IRQ;
  1208. dev->types[7] = _DRM_STAT_PRIMARY;
  1209. dev->types[8] = _DRM_STAT_SECONDARY;
  1210. dev->types[9] = _DRM_STAT_DMA;
  1211. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1212. if (dev_priv == NULL)
  1213. return -ENOMEM;
  1214. dev->dev_private = (void *)dev_priv;
  1215. dev_priv->dev = dev;
  1216. dev_priv->info = info;
  1217. if (i915_get_bridge_dev(dev)) {
  1218. ret = -EIO;
  1219. goto free_priv;
  1220. }
  1221. ret = intel_gmch_probe(dev_priv->bridge_dev, dev->pdev, NULL);
  1222. if (!ret) {
  1223. DRM_ERROR("failed to set up gmch\n");
  1224. ret = -EIO;
  1225. goto put_bridge;
  1226. }
  1227. dev_priv->mm.gtt = intel_gtt_get();
  1228. if (!dev_priv->mm.gtt) {
  1229. DRM_ERROR("Failed to initialize GTT\n");
  1230. ret = -ENODEV;
  1231. goto put_gmch;
  1232. }
  1233. i915_kick_out_firmware_fb(dev_priv);
  1234. pci_set_master(dev->pdev);
  1235. /* overlay on gen2 is broken and can't address above 1G */
  1236. if (IS_GEN2(dev))
  1237. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1238. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1239. * using 32bit addressing, overwriting memory if HWS is located
  1240. * above 4GB.
  1241. *
  1242. * The documentation also mentions an issue with undefined
  1243. * behaviour if any general state is accessed within a page above 4GB,
  1244. * which also needs to be handled carefully.
  1245. */
  1246. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1247. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1248. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1249. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, 0);
  1250. if (!dev_priv->regs) {
  1251. DRM_ERROR("failed to map registers\n");
  1252. ret = -EIO;
  1253. goto put_gmch;
  1254. }
  1255. aperture_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1256. dev_priv->mm.gtt_base_addr = dev_priv->mm.gtt->gma_bus_addr;
  1257. dev_priv->mm.gtt_mapping =
  1258. io_mapping_create_wc(dev_priv->mm.gtt_base_addr,
  1259. aperture_size);
  1260. if (dev_priv->mm.gtt_mapping == NULL) {
  1261. ret = -EIO;
  1262. goto out_rmmap;
  1263. }
  1264. i915_mtrr_setup(dev_priv, dev_priv->mm.gtt_base_addr,
  1265. aperture_size);
  1266. /* The i915 workqueue is primarily used for batched retirement of
  1267. * requests (and thus managing bo) once the task has been completed
  1268. * by the GPU. i915_gem_retire_requests() is called directly when we
  1269. * need high-priority retirement, such as waiting for an explicit
  1270. * bo.
  1271. *
  1272. * It is also used for periodic low-priority events, such as
  1273. * idle-timers and recording error state.
  1274. *
  1275. * All tasks on the workqueue are expected to acquire the dev mutex
  1276. * so there is no point in running more than one instance of the
  1277. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1278. */
  1279. dev_priv->wq = alloc_workqueue("i915",
  1280. WQ_UNBOUND | WQ_NON_REENTRANT,
  1281. 1);
  1282. if (dev_priv->wq == NULL) {
  1283. DRM_ERROR("Failed to create our workqueue.\n");
  1284. ret = -ENOMEM;
  1285. goto out_mtrrfree;
  1286. }
  1287. /* This must be called before any calls to HAS_PCH_* */
  1288. intel_detect_pch(dev);
  1289. intel_irq_init(dev);
  1290. intel_gt_init(dev);
  1291. /* Try to make sure MCHBAR is enabled before poking at it */
  1292. intel_setup_mchbar(dev);
  1293. intel_setup_gmbus(dev);
  1294. intel_opregion_setup(dev);
  1295. /* Make sure the bios did its job and set up vital registers */
  1296. intel_setup_bios(dev);
  1297. i915_gem_load(dev);
  1298. /* Init HWS */
  1299. if (!I915_NEED_GFX_HWS(dev)) {
  1300. ret = i915_init_phys_hws(dev);
  1301. if (ret)
  1302. goto out_gem_unload;
  1303. }
  1304. /* On the 945G/GM, the chipset reports the MSI capability on the
  1305. * integrated graphics even though the support isn't actually there
  1306. * according to the published specs. It doesn't appear to function
  1307. * correctly in testing on 945G.
  1308. * This may be a side effect of MSI having been made available for PEG
  1309. * and the registers being closely associated.
  1310. *
  1311. * According to chipset errata, on the 965GM, MSI interrupts may
  1312. * be lost or delayed, but we use them anyways to avoid
  1313. * stuck interrupts on some machines.
  1314. */
  1315. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1316. pci_enable_msi(dev->pdev);
  1317. spin_lock_init(&dev_priv->irq_lock);
  1318. spin_lock_init(&dev_priv->error_lock);
  1319. spin_lock_init(&dev_priv->rps_lock);
  1320. spin_lock_init(&dev_priv->dpio_lock);
  1321. if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
  1322. dev_priv->num_pipe = 3;
  1323. else if (IS_MOBILE(dev) || !IS_GEN2(dev))
  1324. dev_priv->num_pipe = 2;
  1325. else
  1326. dev_priv->num_pipe = 1;
  1327. ret = drm_vblank_init(dev, dev_priv->num_pipe);
  1328. if (ret)
  1329. goto out_gem_unload;
  1330. /* Start out suspended */
  1331. dev_priv->mm.suspended = 1;
  1332. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1333. ret = i915_load_modeset_init(dev);
  1334. if (ret < 0) {
  1335. DRM_ERROR("failed to init modeset\n");
  1336. goto out_gem_unload;
  1337. }
  1338. }
  1339. i915_setup_sysfs(dev);
  1340. /* Must be done after probing outputs */
  1341. intel_opregion_init(dev);
  1342. acpi_video_register();
  1343. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1344. (unsigned long) dev);
  1345. if (IS_GEN5(dev))
  1346. intel_gpu_ips_init(dev_priv);
  1347. return 0;
  1348. out_gem_unload:
  1349. if (dev_priv->mm.inactive_shrinker.shrink)
  1350. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1351. if (dev->pdev->msi_enabled)
  1352. pci_disable_msi(dev->pdev);
  1353. intel_teardown_gmbus(dev);
  1354. intel_teardown_mchbar(dev);
  1355. destroy_workqueue(dev_priv->wq);
  1356. out_mtrrfree:
  1357. if (dev_priv->mm.gtt_mtrr >= 0) {
  1358. mtrr_del(dev_priv->mm.gtt_mtrr,
  1359. dev_priv->mm.gtt_base_addr,
  1360. aperture_size);
  1361. dev_priv->mm.gtt_mtrr = -1;
  1362. }
  1363. io_mapping_free(dev_priv->mm.gtt_mapping);
  1364. out_rmmap:
  1365. pci_iounmap(dev->pdev, dev_priv->regs);
  1366. put_gmch:
  1367. intel_gmch_remove();
  1368. put_bridge:
  1369. pci_dev_put(dev_priv->bridge_dev);
  1370. free_priv:
  1371. kfree(dev_priv);
  1372. return ret;
  1373. }
  1374. int i915_driver_unload(struct drm_device *dev)
  1375. {
  1376. struct drm_i915_private *dev_priv = dev->dev_private;
  1377. int ret;
  1378. intel_gpu_ips_teardown();
  1379. i915_teardown_sysfs(dev);
  1380. if (dev_priv->mm.inactive_shrinker.shrink)
  1381. unregister_shrinker(&dev_priv->mm.inactive_shrinker);
  1382. mutex_lock(&dev->struct_mutex);
  1383. ret = i915_gpu_idle(dev);
  1384. if (ret)
  1385. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1386. i915_gem_retire_requests(dev);
  1387. mutex_unlock(&dev->struct_mutex);
  1388. /* Cancel the retire work handler, which should be idle now. */
  1389. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1390. io_mapping_free(dev_priv->mm.gtt_mapping);
  1391. if (dev_priv->mm.gtt_mtrr >= 0) {
  1392. mtrr_del(dev_priv->mm.gtt_mtrr,
  1393. dev_priv->mm.gtt_base_addr,
  1394. dev_priv->mm.gtt->gtt_mappable_entries * PAGE_SIZE);
  1395. dev_priv->mm.gtt_mtrr = -1;
  1396. }
  1397. acpi_video_unregister();
  1398. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1399. intel_fbdev_fini(dev);
  1400. intel_modeset_cleanup(dev);
  1401. /*
  1402. * free the memory space allocated for the child device
  1403. * config parsed from VBT
  1404. */
  1405. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1406. kfree(dev_priv->child_dev);
  1407. dev_priv->child_dev = NULL;
  1408. dev_priv->child_dev_num = 0;
  1409. }
  1410. vga_switcheroo_unregister_client(dev->pdev);
  1411. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1412. }
  1413. /* Free error state after interrupts are fully disabled. */
  1414. del_timer_sync(&dev_priv->hangcheck_timer);
  1415. cancel_work_sync(&dev_priv->error_work);
  1416. i915_destroy_error_state(dev);
  1417. if (dev->pdev->msi_enabled)
  1418. pci_disable_msi(dev->pdev);
  1419. intel_opregion_fini(dev);
  1420. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1421. /* Flush any outstanding unpin_work. */
  1422. flush_workqueue(dev_priv->wq);
  1423. mutex_lock(&dev->struct_mutex);
  1424. i915_gem_free_all_phys_object(dev);
  1425. i915_gem_cleanup_ringbuffer(dev);
  1426. i915_gem_context_fini(dev);
  1427. mutex_unlock(&dev->struct_mutex);
  1428. i915_gem_cleanup_aliasing_ppgtt(dev);
  1429. i915_gem_cleanup_stolen(dev);
  1430. drm_mm_takedown(&dev_priv->mm.stolen);
  1431. intel_cleanup_overlay(dev);
  1432. if (!I915_NEED_GFX_HWS(dev))
  1433. i915_free_hws(dev);
  1434. }
  1435. if (dev_priv->regs != NULL)
  1436. pci_iounmap(dev->pdev, dev_priv->regs);
  1437. intel_teardown_gmbus(dev);
  1438. intel_teardown_mchbar(dev);
  1439. destroy_workqueue(dev_priv->wq);
  1440. pci_dev_put(dev_priv->bridge_dev);
  1441. kfree(dev->dev_private);
  1442. return 0;
  1443. }
  1444. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1445. {
  1446. struct drm_i915_file_private *file_priv;
  1447. DRM_DEBUG_DRIVER("\n");
  1448. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1449. if (!file_priv)
  1450. return -ENOMEM;
  1451. file->driver_priv = file_priv;
  1452. spin_lock_init(&file_priv->mm.lock);
  1453. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1454. idr_init(&file_priv->context_idr);
  1455. return 0;
  1456. }
  1457. /**
  1458. * i915_driver_lastclose - clean up after all DRM clients have exited
  1459. * @dev: DRM device
  1460. *
  1461. * Take care of cleaning up after all DRM clients have exited. In the
  1462. * mode setting case, we want to restore the kernel's initial mode (just
  1463. * in case the last client left us in a bad state).
  1464. *
  1465. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1466. * and DMA structures, since the kernel won't be using them, and clea
  1467. * up any GEM state.
  1468. */
  1469. void i915_driver_lastclose(struct drm_device * dev)
  1470. {
  1471. drm_i915_private_t *dev_priv = dev->dev_private;
  1472. /* On gen6+ we refuse to init without kms enabled, but then the drm core
  1473. * goes right around and calls lastclose. Check for this and don't clean
  1474. * up anything. */
  1475. if (!dev_priv)
  1476. return;
  1477. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1478. intel_fb_restore_mode(dev);
  1479. vga_switcheroo_process_delayed_switch();
  1480. return;
  1481. }
  1482. i915_gem_lastclose(dev);
  1483. i915_dma_cleanup(dev);
  1484. }
  1485. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1486. {
  1487. i915_gem_context_close(dev, file_priv);
  1488. i915_gem_release(dev, file_priv);
  1489. }
  1490. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1491. {
  1492. struct drm_i915_file_private *file_priv = file->driver_priv;
  1493. kfree(file_priv);
  1494. }
  1495. struct drm_ioctl_desc i915_ioctls[] = {
  1496. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1497. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1498. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1499. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1500. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1501. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1502. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1503. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1504. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1505. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1506. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1507. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1508. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1509. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1510. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1511. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1512. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1513. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1514. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1515. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1516. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1517. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1518. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1519. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1520. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1521. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1522. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1523. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1524. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1525. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1526. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1527. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1528. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1529. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1530. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1531. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1532. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1533. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1534. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1535. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1536. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1537. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1538. DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1539. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED),
  1540. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED),
  1541. };
  1542. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1543. /*
  1544. * This is really ugly: Because old userspace abused the linux agp interface to
  1545. * manage the gtt, we need to claim that all intel devices are agp. For
  1546. * otherwise the drm core refuses to initialize the agp support code.
  1547. */
  1548. int i915_driver_device_is_agp(struct drm_device * dev)
  1549. {
  1550. return 1;
  1551. }