vmx.c 210 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. *
  14. * This work is licensed under the terms of the GNU GPL, version 2. See
  15. * the COPYING file in the top-level directory.
  16. *
  17. */
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include "cpuid.h"
  21. #include <linux/kvm_host.h>
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/sched.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/mod_devicetable.h>
  29. #include <linux/ftrace_event.h>
  30. #include <linux/slab.h>
  31. #include <linux/tboot.h>
  32. #include "kvm_cache_regs.h"
  33. #include "x86.h"
  34. #include <asm/io.h>
  35. #include <asm/desc.h>
  36. #include <asm/vmx.h>
  37. #include <asm/virtext.h>
  38. #include <asm/mce.h>
  39. #include <asm/i387.h>
  40. #include <asm/xcr.h>
  41. #include <asm/perf_event.h>
  42. #include "trace.h"
  43. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  44. #define __ex_clear(x, reg) \
  45. ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
  46. MODULE_AUTHOR("Qumranet");
  47. MODULE_LICENSE("GPL");
  48. static const struct x86_cpu_id vmx_cpu_id[] = {
  49. X86_FEATURE_MATCH(X86_FEATURE_VMX),
  50. {}
  51. };
  52. MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
  53. static bool __read_mostly enable_vpid = 1;
  54. module_param_named(vpid, enable_vpid, bool, 0444);
  55. static bool __read_mostly flexpriority_enabled = 1;
  56. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  57. static bool __read_mostly enable_ept = 1;
  58. module_param_named(ept, enable_ept, bool, S_IRUGO);
  59. static bool __read_mostly enable_unrestricted_guest = 1;
  60. module_param_named(unrestricted_guest,
  61. enable_unrestricted_guest, bool, S_IRUGO);
  62. static bool __read_mostly enable_ept_ad_bits = 1;
  63. module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
  64. static bool __read_mostly emulate_invalid_guest_state = true;
  65. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  66. static bool __read_mostly vmm_exclusive = 1;
  67. module_param(vmm_exclusive, bool, S_IRUGO);
  68. static bool __read_mostly fasteoi = 1;
  69. module_param(fasteoi, bool, S_IRUGO);
  70. /*
  71. * If nested=1, nested virtualization is supported, i.e., guests may use
  72. * VMX and be a hypervisor for its own guests. If nested=0, guests may not
  73. * use VMX instructions.
  74. */
  75. static bool __read_mostly nested = 0;
  76. module_param(nested, bool, S_IRUGO);
  77. #define KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST \
  78. (X86_CR0_WP | X86_CR0_NE | X86_CR0_NW | X86_CR0_CD)
  79. #define KVM_GUEST_CR0_MASK \
  80. (KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  81. #define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST \
  82. (X86_CR0_WP | X86_CR0_NE)
  83. #define KVM_VM_CR0_ALWAYS_ON \
  84. (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  85. #define KVM_CR4_GUEST_OWNED_BITS \
  86. (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
  87. | X86_CR4_OSXMMEXCPT)
  88. #define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
  89. #define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
  90. #define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
  91. /*
  92. * These 2 parameters are used to config the controls for Pause-Loop Exiting:
  93. * ple_gap: upper bound on the amount of time between two successive
  94. * executions of PAUSE in a loop. Also indicate if ple enabled.
  95. * According to test, this time is usually smaller than 128 cycles.
  96. * ple_window: upper bound on the amount of time a guest is allowed to execute
  97. * in a PAUSE loop. Tests indicate that most spinlocks are held for
  98. * less than 2^12 cycles
  99. * Time is measured based on a counter that runs at the same rate as the TSC,
  100. * refer SDM volume 3b section 21.6.13 & 22.1.3.
  101. */
  102. #define KVM_VMX_DEFAULT_PLE_GAP 128
  103. #define KVM_VMX_DEFAULT_PLE_WINDOW 4096
  104. static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
  105. module_param(ple_gap, int, S_IRUGO);
  106. static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
  107. module_param(ple_window, int, S_IRUGO);
  108. #define NR_AUTOLOAD_MSRS 8
  109. #define VMCS02_POOL_SIZE 1
  110. struct vmcs {
  111. u32 revision_id;
  112. u32 abort;
  113. char data[0];
  114. };
  115. /*
  116. * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
  117. * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
  118. * loaded on this CPU (so we can clear them if the CPU goes down).
  119. */
  120. struct loaded_vmcs {
  121. struct vmcs *vmcs;
  122. int cpu;
  123. int launched;
  124. struct list_head loaded_vmcss_on_cpu_link;
  125. };
  126. struct shared_msr_entry {
  127. unsigned index;
  128. u64 data;
  129. u64 mask;
  130. };
  131. /*
  132. * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
  133. * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
  134. * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
  135. * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
  136. * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
  137. * More than one of these structures may exist, if L1 runs multiple L2 guests.
  138. * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
  139. * underlying hardware which will be used to run L2.
  140. * This structure is packed to ensure that its layout is identical across
  141. * machines (necessary for live migration).
  142. * If there are changes in this struct, VMCS12_REVISION must be changed.
  143. */
  144. typedef u64 natural_width;
  145. struct __packed vmcs12 {
  146. /* According to the Intel spec, a VMCS region must start with the
  147. * following two fields. Then follow implementation-specific data.
  148. */
  149. u32 revision_id;
  150. u32 abort;
  151. u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
  152. u32 padding[7]; /* room for future expansion */
  153. u64 io_bitmap_a;
  154. u64 io_bitmap_b;
  155. u64 msr_bitmap;
  156. u64 vm_exit_msr_store_addr;
  157. u64 vm_exit_msr_load_addr;
  158. u64 vm_entry_msr_load_addr;
  159. u64 tsc_offset;
  160. u64 virtual_apic_page_addr;
  161. u64 apic_access_addr;
  162. u64 ept_pointer;
  163. u64 guest_physical_address;
  164. u64 vmcs_link_pointer;
  165. u64 guest_ia32_debugctl;
  166. u64 guest_ia32_pat;
  167. u64 guest_ia32_efer;
  168. u64 guest_ia32_perf_global_ctrl;
  169. u64 guest_pdptr0;
  170. u64 guest_pdptr1;
  171. u64 guest_pdptr2;
  172. u64 guest_pdptr3;
  173. u64 host_ia32_pat;
  174. u64 host_ia32_efer;
  175. u64 host_ia32_perf_global_ctrl;
  176. u64 padding64[8]; /* room for future expansion */
  177. /*
  178. * To allow migration of L1 (complete with its L2 guests) between
  179. * machines of different natural widths (32 or 64 bit), we cannot have
  180. * unsigned long fields with no explict size. We use u64 (aliased
  181. * natural_width) instead. Luckily, x86 is little-endian.
  182. */
  183. natural_width cr0_guest_host_mask;
  184. natural_width cr4_guest_host_mask;
  185. natural_width cr0_read_shadow;
  186. natural_width cr4_read_shadow;
  187. natural_width cr3_target_value0;
  188. natural_width cr3_target_value1;
  189. natural_width cr3_target_value2;
  190. natural_width cr3_target_value3;
  191. natural_width exit_qualification;
  192. natural_width guest_linear_address;
  193. natural_width guest_cr0;
  194. natural_width guest_cr3;
  195. natural_width guest_cr4;
  196. natural_width guest_es_base;
  197. natural_width guest_cs_base;
  198. natural_width guest_ss_base;
  199. natural_width guest_ds_base;
  200. natural_width guest_fs_base;
  201. natural_width guest_gs_base;
  202. natural_width guest_ldtr_base;
  203. natural_width guest_tr_base;
  204. natural_width guest_gdtr_base;
  205. natural_width guest_idtr_base;
  206. natural_width guest_dr7;
  207. natural_width guest_rsp;
  208. natural_width guest_rip;
  209. natural_width guest_rflags;
  210. natural_width guest_pending_dbg_exceptions;
  211. natural_width guest_sysenter_esp;
  212. natural_width guest_sysenter_eip;
  213. natural_width host_cr0;
  214. natural_width host_cr3;
  215. natural_width host_cr4;
  216. natural_width host_fs_base;
  217. natural_width host_gs_base;
  218. natural_width host_tr_base;
  219. natural_width host_gdtr_base;
  220. natural_width host_idtr_base;
  221. natural_width host_ia32_sysenter_esp;
  222. natural_width host_ia32_sysenter_eip;
  223. natural_width host_rsp;
  224. natural_width host_rip;
  225. natural_width paddingl[8]; /* room for future expansion */
  226. u32 pin_based_vm_exec_control;
  227. u32 cpu_based_vm_exec_control;
  228. u32 exception_bitmap;
  229. u32 page_fault_error_code_mask;
  230. u32 page_fault_error_code_match;
  231. u32 cr3_target_count;
  232. u32 vm_exit_controls;
  233. u32 vm_exit_msr_store_count;
  234. u32 vm_exit_msr_load_count;
  235. u32 vm_entry_controls;
  236. u32 vm_entry_msr_load_count;
  237. u32 vm_entry_intr_info_field;
  238. u32 vm_entry_exception_error_code;
  239. u32 vm_entry_instruction_len;
  240. u32 tpr_threshold;
  241. u32 secondary_vm_exec_control;
  242. u32 vm_instruction_error;
  243. u32 vm_exit_reason;
  244. u32 vm_exit_intr_info;
  245. u32 vm_exit_intr_error_code;
  246. u32 idt_vectoring_info_field;
  247. u32 idt_vectoring_error_code;
  248. u32 vm_exit_instruction_len;
  249. u32 vmx_instruction_info;
  250. u32 guest_es_limit;
  251. u32 guest_cs_limit;
  252. u32 guest_ss_limit;
  253. u32 guest_ds_limit;
  254. u32 guest_fs_limit;
  255. u32 guest_gs_limit;
  256. u32 guest_ldtr_limit;
  257. u32 guest_tr_limit;
  258. u32 guest_gdtr_limit;
  259. u32 guest_idtr_limit;
  260. u32 guest_es_ar_bytes;
  261. u32 guest_cs_ar_bytes;
  262. u32 guest_ss_ar_bytes;
  263. u32 guest_ds_ar_bytes;
  264. u32 guest_fs_ar_bytes;
  265. u32 guest_gs_ar_bytes;
  266. u32 guest_ldtr_ar_bytes;
  267. u32 guest_tr_ar_bytes;
  268. u32 guest_interruptibility_info;
  269. u32 guest_activity_state;
  270. u32 guest_sysenter_cs;
  271. u32 host_ia32_sysenter_cs;
  272. u32 padding32[8]; /* room for future expansion */
  273. u16 virtual_processor_id;
  274. u16 guest_es_selector;
  275. u16 guest_cs_selector;
  276. u16 guest_ss_selector;
  277. u16 guest_ds_selector;
  278. u16 guest_fs_selector;
  279. u16 guest_gs_selector;
  280. u16 guest_ldtr_selector;
  281. u16 guest_tr_selector;
  282. u16 host_es_selector;
  283. u16 host_cs_selector;
  284. u16 host_ss_selector;
  285. u16 host_ds_selector;
  286. u16 host_fs_selector;
  287. u16 host_gs_selector;
  288. u16 host_tr_selector;
  289. };
  290. /*
  291. * VMCS12_REVISION is an arbitrary id that should be changed if the content or
  292. * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
  293. * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
  294. */
  295. #define VMCS12_REVISION 0x11e57ed0
  296. /*
  297. * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
  298. * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
  299. * current implementation, 4K are reserved to avoid future complications.
  300. */
  301. #define VMCS12_SIZE 0x1000
  302. /* Used to remember the last vmcs02 used for some recently used vmcs12s */
  303. struct vmcs02_list {
  304. struct list_head list;
  305. gpa_t vmptr;
  306. struct loaded_vmcs vmcs02;
  307. };
  308. /*
  309. * The nested_vmx structure is part of vcpu_vmx, and holds information we need
  310. * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
  311. */
  312. struct nested_vmx {
  313. /* Has the level1 guest done vmxon? */
  314. bool vmxon;
  315. /* The guest-physical address of the current VMCS L1 keeps for L2 */
  316. gpa_t current_vmptr;
  317. /* The host-usable pointer to the above */
  318. struct page *current_vmcs12_page;
  319. struct vmcs12 *current_vmcs12;
  320. /* vmcs02_list cache of VMCSs recently used to run L2 guests */
  321. struct list_head vmcs02_pool;
  322. int vmcs02_num;
  323. u64 vmcs01_tsc_offset;
  324. /* L2 must run next, and mustn't decide to exit to L1. */
  325. bool nested_run_pending;
  326. /*
  327. * Guest pages referred to in vmcs02 with host-physical pointers, so
  328. * we must keep them pinned while L2 runs.
  329. */
  330. struct page *apic_access_page;
  331. };
  332. struct vcpu_vmx {
  333. struct kvm_vcpu vcpu;
  334. unsigned long host_rsp;
  335. u8 fail;
  336. u8 cpl;
  337. bool nmi_known_unmasked;
  338. u32 exit_intr_info;
  339. u32 idt_vectoring_info;
  340. ulong rflags;
  341. struct shared_msr_entry *guest_msrs;
  342. int nmsrs;
  343. int save_nmsrs;
  344. #ifdef CONFIG_X86_64
  345. u64 msr_host_kernel_gs_base;
  346. u64 msr_guest_kernel_gs_base;
  347. #endif
  348. /*
  349. * loaded_vmcs points to the VMCS currently used in this vcpu. For a
  350. * non-nested (L1) guest, it always points to vmcs01. For a nested
  351. * guest (L2), it points to a different VMCS.
  352. */
  353. struct loaded_vmcs vmcs01;
  354. struct loaded_vmcs *loaded_vmcs;
  355. bool __launched; /* temporary, used in vmx_vcpu_run */
  356. struct msr_autoload {
  357. unsigned nr;
  358. struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
  359. struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
  360. } msr_autoload;
  361. struct {
  362. int loaded;
  363. u16 fs_sel, gs_sel, ldt_sel;
  364. #ifdef CONFIG_X86_64
  365. u16 ds_sel, es_sel;
  366. #endif
  367. int gs_ldt_reload_needed;
  368. int fs_reload_needed;
  369. } host_state;
  370. struct {
  371. int vm86_active;
  372. ulong save_rflags;
  373. struct kvm_save_segment {
  374. u16 selector;
  375. unsigned long base;
  376. u32 limit;
  377. u32 ar;
  378. } tr, es, ds, fs, gs;
  379. } rmode;
  380. struct {
  381. u32 bitmask; /* 4 bits per segment (1 bit per field) */
  382. struct kvm_save_segment seg[8];
  383. } segment_cache;
  384. int vpid;
  385. bool emulation_required;
  386. /* Support for vnmi-less CPUs */
  387. int soft_vnmi_blocked;
  388. ktime_t entry_time;
  389. s64 vnmi_blocked_time;
  390. u32 exit_reason;
  391. bool rdtscp_enabled;
  392. /* Support for a guest hypervisor (nested VMX) */
  393. struct nested_vmx nested;
  394. };
  395. enum segment_cache_field {
  396. SEG_FIELD_SEL = 0,
  397. SEG_FIELD_BASE = 1,
  398. SEG_FIELD_LIMIT = 2,
  399. SEG_FIELD_AR = 3,
  400. SEG_FIELD_NR = 4
  401. };
  402. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  403. {
  404. return container_of(vcpu, struct vcpu_vmx, vcpu);
  405. }
  406. #define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
  407. #define FIELD(number, name) [number] = VMCS12_OFFSET(name)
  408. #define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
  409. [number##_HIGH] = VMCS12_OFFSET(name)+4
  410. static unsigned short vmcs_field_to_offset_table[] = {
  411. FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
  412. FIELD(GUEST_ES_SELECTOR, guest_es_selector),
  413. FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
  414. FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
  415. FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
  416. FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
  417. FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
  418. FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
  419. FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
  420. FIELD(HOST_ES_SELECTOR, host_es_selector),
  421. FIELD(HOST_CS_SELECTOR, host_cs_selector),
  422. FIELD(HOST_SS_SELECTOR, host_ss_selector),
  423. FIELD(HOST_DS_SELECTOR, host_ds_selector),
  424. FIELD(HOST_FS_SELECTOR, host_fs_selector),
  425. FIELD(HOST_GS_SELECTOR, host_gs_selector),
  426. FIELD(HOST_TR_SELECTOR, host_tr_selector),
  427. FIELD64(IO_BITMAP_A, io_bitmap_a),
  428. FIELD64(IO_BITMAP_B, io_bitmap_b),
  429. FIELD64(MSR_BITMAP, msr_bitmap),
  430. FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
  431. FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
  432. FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
  433. FIELD64(TSC_OFFSET, tsc_offset),
  434. FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
  435. FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
  436. FIELD64(EPT_POINTER, ept_pointer),
  437. FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
  438. FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
  439. FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
  440. FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
  441. FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
  442. FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
  443. FIELD64(GUEST_PDPTR0, guest_pdptr0),
  444. FIELD64(GUEST_PDPTR1, guest_pdptr1),
  445. FIELD64(GUEST_PDPTR2, guest_pdptr2),
  446. FIELD64(GUEST_PDPTR3, guest_pdptr3),
  447. FIELD64(HOST_IA32_PAT, host_ia32_pat),
  448. FIELD64(HOST_IA32_EFER, host_ia32_efer),
  449. FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
  450. FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
  451. FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
  452. FIELD(EXCEPTION_BITMAP, exception_bitmap),
  453. FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
  454. FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
  455. FIELD(CR3_TARGET_COUNT, cr3_target_count),
  456. FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
  457. FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
  458. FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
  459. FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
  460. FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
  461. FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
  462. FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
  463. FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
  464. FIELD(TPR_THRESHOLD, tpr_threshold),
  465. FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
  466. FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
  467. FIELD(VM_EXIT_REASON, vm_exit_reason),
  468. FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
  469. FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
  470. FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
  471. FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
  472. FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
  473. FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
  474. FIELD(GUEST_ES_LIMIT, guest_es_limit),
  475. FIELD(GUEST_CS_LIMIT, guest_cs_limit),
  476. FIELD(GUEST_SS_LIMIT, guest_ss_limit),
  477. FIELD(GUEST_DS_LIMIT, guest_ds_limit),
  478. FIELD(GUEST_FS_LIMIT, guest_fs_limit),
  479. FIELD(GUEST_GS_LIMIT, guest_gs_limit),
  480. FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
  481. FIELD(GUEST_TR_LIMIT, guest_tr_limit),
  482. FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
  483. FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
  484. FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
  485. FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
  486. FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
  487. FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
  488. FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
  489. FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
  490. FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
  491. FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
  492. FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
  493. FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
  494. FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
  495. FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
  496. FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
  497. FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
  498. FIELD(CR0_READ_SHADOW, cr0_read_shadow),
  499. FIELD(CR4_READ_SHADOW, cr4_read_shadow),
  500. FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
  501. FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
  502. FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
  503. FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
  504. FIELD(EXIT_QUALIFICATION, exit_qualification),
  505. FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
  506. FIELD(GUEST_CR0, guest_cr0),
  507. FIELD(GUEST_CR3, guest_cr3),
  508. FIELD(GUEST_CR4, guest_cr4),
  509. FIELD(GUEST_ES_BASE, guest_es_base),
  510. FIELD(GUEST_CS_BASE, guest_cs_base),
  511. FIELD(GUEST_SS_BASE, guest_ss_base),
  512. FIELD(GUEST_DS_BASE, guest_ds_base),
  513. FIELD(GUEST_FS_BASE, guest_fs_base),
  514. FIELD(GUEST_GS_BASE, guest_gs_base),
  515. FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
  516. FIELD(GUEST_TR_BASE, guest_tr_base),
  517. FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
  518. FIELD(GUEST_IDTR_BASE, guest_idtr_base),
  519. FIELD(GUEST_DR7, guest_dr7),
  520. FIELD(GUEST_RSP, guest_rsp),
  521. FIELD(GUEST_RIP, guest_rip),
  522. FIELD(GUEST_RFLAGS, guest_rflags),
  523. FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
  524. FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
  525. FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
  526. FIELD(HOST_CR0, host_cr0),
  527. FIELD(HOST_CR3, host_cr3),
  528. FIELD(HOST_CR4, host_cr4),
  529. FIELD(HOST_FS_BASE, host_fs_base),
  530. FIELD(HOST_GS_BASE, host_gs_base),
  531. FIELD(HOST_TR_BASE, host_tr_base),
  532. FIELD(HOST_GDTR_BASE, host_gdtr_base),
  533. FIELD(HOST_IDTR_BASE, host_idtr_base),
  534. FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
  535. FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
  536. FIELD(HOST_RSP, host_rsp),
  537. FIELD(HOST_RIP, host_rip),
  538. };
  539. static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
  540. static inline short vmcs_field_to_offset(unsigned long field)
  541. {
  542. if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
  543. return -1;
  544. return vmcs_field_to_offset_table[field];
  545. }
  546. static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
  547. {
  548. return to_vmx(vcpu)->nested.current_vmcs12;
  549. }
  550. static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
  551. {
  552. struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
  553. if (is_error_page(page))
  554. return NULL;
  555. return page;
  556. }
  557. static void nested_release_page(struct page *page)
  558. {
  559. kvm_release_page_dirty(page);
  560. }
  561. static void nested_release_page_clean(struct page *page)
  562. {
  563. kvm_release_page_clean(page);
  564. }
  565. static u64 construct_eptp(unsigned long root_hpa);
  566. static void kvm_cpu_vmxon(u64 addr);
  567. static void kvm_cpu_vmxoff(void);
  568. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
  569. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
  570. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  571. struct kvm_segment *var, int seg);
  572. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  573. struct kvm_segment *var, int seg);
  574. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  575. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  576. /*
  577. * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
  578. * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
  579. */
  580. static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
  581. static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
  582. static unsigned long *vmx_io_bitmap_a;
  583. static unsigned long *vmx_io_bitmap_b;
  584. static unsigned long *vmx_msr_bitmap_legacy;
  585. static unsigned long *vmx_msr_bitmap_longmode;
  586. static bool cpu_has_load_ia32_efer;
  587. static bool cpu_has_load_perf_global_ctrl;
  588. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  589. static DEFINE_SPINLOCK(vmx_vpid_lock);
  590. static struct vmcs_config {
  591. int size;
  592. int order;
  593. u32 revision_id;
  594. u32 pin_based_exec_ctrl;
  595. u32 cpu_based_exec_ctrl;
  596. u32 cpu_based_2nd_exec_ctrl;
  597. u32 vmexit_ctrl;
  598. u32 vmentry_ctrl;
  599. } vmcs_config;
  600. static struct vmx_capability {
  601. u32 ept;
  602. u32 vpid;
  603. } vmx_capability;
  604. #define VMX_SEGMENT_FIELD(seg) \
  605. [VCPU_SREG_##seg] = { \
  606. .selector = GUEST_##seg##_SELECTOR, \
  607. .base = GUEST_##seg##_BASE, \
  608. .limit = GUEST_##seg##_LIMIT, \
  609. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  610. }
  611. static struct kvm_vmx_segment_field {
  612. unsigned selector;
  613. unsigned base;
  614. unsigned limit;
  615. unsigned ar_bytes;
  616. } kvm_vmx_segment_fields[] = {
  617. VMX_SEGMENT_FIELD(CS),
  618. VMX_SEGMENT_FIELD(DS),
  619. VMX_SEGMENT_FIELD(ES),
  620. VMX_SEGMENT_FIELD(FS),
  621. VMX_SEGMENT_FIELD(GS),
  622. VMX_SEGMENT_FIELD(SS),
  623. VMX_SEGMENT_FIELD(TR),
  624. VMX_SEGMENT_FIELD(LDTR),
  625. };
  626. static u64 host_efer;
  627. static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
  628. /*
  629. * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
  630. * away by decrementing the array size.
  631. */
  632. static const u32 vmx_msr_index[] = {
  633. #ifdef CONFIG_X86_64
  634. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
  635. #endif
  636. MSR_EFER, MSR_TSC_AUX, MSR_STAR,
  637. };
  638. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  639. static inline bool is_page_fault(u32 intr_info)
  640. {
  641. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  642. INTR_INFO_VALID_MASK)) ==
  643. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  644. }
  645. static inline bool is_no_device(u32 intr_info)
  646. {
  647. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  648. INTR_INFO_VALID_MASK)) ==
  649. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  650. }
  651. static inline bool is_invalid_opcode(u32 intr_info)
  652. {
  653. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  654. INTR_INFO_VALID_MASK)) ==
  655. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  656. }
  657. static inline bool is_external_interrupt(u32 intr_info)
  658. {
  659. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  660. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  661. }
  662. static inline bool is_machine_check(u32 intr_info)
  663. {
  664. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  665. INTR_INFO_VALID_MASK)) ==
  666. (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
  667. }
  668. static inline bool cpu_has_vmx_msr_bitmap(void)
  669. {
  670. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  671. }
  672. static inline bool cpu_has_vmx_tpr_shadow(void)
  673. {
  674. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  675. }
  676. static inline bool vm_need_tpr_shadow(struct kvm *kvm)
  677. {
  678. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  679. }
  680. static inline bool cpu_has_secondary_exec_ctrls(void)
  681. {
  682. return vmcs_config.cpu_based_exec_ctrl &
  683. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  684. }
  685. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  686. {
  687. return vmcs_config.cpu_based_2nd_exec_ctrl &
  688. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  689. }
  690. static inline bool cpu_has_vmx_flexpriority(void)
  691. {
  692. return cpu_has_vmx_tpr_shadow() &&
  693. cpu_has_vmx_virtualize_apic_accesses();
  694. }
  695. static inline bool cpu_has_vmx_ept_execute_only(void)
  696. {
  697. return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
  698. }
  699. static inline bool cpu_has_vmx_eptp_uncacheable(void)
  700. {
  701. return vmx_capability.ept & VMX_EPTP_UC_BIT;
  702. }
  703. static inline bool cpu_has_vmx_eptp_writeback(void)
  704. {
  705. return vmx_capability.ept & VMX_EPTP_WB_BIT;
  706. }
  707. static inline bool cpu_has_vmx_ept_2m_page(void)
  708. {
  709. return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
  710. }
  711. static inline bool cpu_has_vmx_ept_1g_page(void)
  712. {
  713. return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
  714. }
  715. static inline bool cpu_has_vmx_ept_4levels(void)
  716. {
  717. return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
  718. }
  719. static inline bool cpu_has_vmx_ept_ad_bits(void)
  720. {
  721. return vmx_capability.ept & VMX_EPT_AD_BIT;
  722. }
  723. static inline bool cpu_has_vmx_invept_individual_addr(void)
  724. {
  725. return vmx_capability.ept & VMX_EPT_EXTENT_INDIVIDUAL_BIT;
  726. }
  727. static inline bool cpu_has_vmx_invept_context(void)
  728. {
  729. return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
  730. }
  731. static inline bool cpu_has_vmx_invept_global(void)
  732. {
  733. return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
  734. }
  735. static inline bool cpu_has_vmx_invvpid_single(void)
  736. {
  737. return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
  738. }
  739. static inline bool cpu_has_vmx_invvpid_global(void)
  740. {
  741. return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
  742. }
  743. static inline bool cpu_has_vmx_ept(void)
  744. {
  745. return vmcs_config.cpu_based_2nd_exec_ctrl &
  746. SECONDARY_EXEC_ENABLE_EPT;
  747. }
  748. static inline bool cpu_has_vmx_unrestricted_guest(void)
  749. {
  750. return vmcs_config.cpu_based_2nd_exec_ctrl &
  751. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  752. }
  753. static inline bool cpu_has_vmx_ple(void)
  754. {
  755. return vmcs_config.cpu_based_2nd_exec_ctrl &
  756. SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  757. }
  758. static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
  759. {
  760. return flexpriority_enabled && irqchip_in_kernel(kvm);
  761. }
  762. static inline bool cpu_has_vmx_vpid(void)
  763. {
  764. return vmcs_config.cpu_based_2nd_exec_ctrl &
  765. SECONDARY_EXEC_ENABLE_VPID;
  766. }
  767. static inline bool cpu_has_vmx_rdtscp(void)
  768. {
  769. return vmcs_config.cpu_based_2nd_exec_ctrl &
  770. SECONDARY_EXEC_RDTSCP;
  771. }
  772. static inline bool cpu_has_vmx_invpcid(void)
  773. {
  774. return vmcs_config.cpu_based_2nd_exec_ctrl &
  775. SECONDARY_EXEC_ENABLE_INVPCID;
  776. }
  777. static inline bool cpu_has_virtual_nmis(void)
  778. {
  779. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  780. }
  781. static inline bool cpu_has_vmx_wbinvd_exit(void)
  782. {
  783. return vmcs_config.cpu_based_2nd_exec_ctrl &
  784. SECONDARY_EXEC_WBINVD_EXITING;
  785. }
  786. static inline bool report_flexpriority(void)
  787. {
  788. return flexpriority_enabled;
  789. }
  790. static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
  791. {
  792. return vmcs12->cpu_based_vm_exec_control & bit;
  793. }
  794. static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
  795. {
  796. return (vmcs12->cpu_based_vm_exec_control &
  797. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
  798. (vmcs12->secondary_vm_exec_control & bit);
  799. }
  800. static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
  801. struct kvm_vcpu *vcpu)
  802. {
  803. return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
  804. }
  805. static inline bool is_exception(u32 intr_info)
  806. {
  807. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  808. == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
  809. }
  810. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
  811. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  812. struct vmcs12 *vmcs12,
  813. u32 reason, unsigned long qualification);
  814. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  815. {
  816. int i;
  817. for (i = 0; i < vmx->nmsrs; ++i)
  818. if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
  819. return i;
  820. return -1;
  821. }
  822. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  823. {
  824. struct {
  825. u64 vpid : 16;
  826. u64 rsvd : 48;
  827. u64 gva;
  828. } operand = { vpid, 0, gva };
  829. asm volatile (__ex(ASM_VMX_INVVPID)
  830. /* CF==1 or ZF==1 --> rc = -1 */
  831. "; ja 1f ; ud2 ; 1:"
  832. : : "a"(&operand), "c"(ext) : "cc", "memory");
  833. }
  834. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  835. {
  836. struct {
  837. u64 eptp, gpa;
  838. } operand = {eptp, gpa};
  839. asm volatile (__ex(ASM_VMX_INVEPT)
  840. /* CF==1 or ZF==1 --> rc = -1 */
  841. "; ja 1f ; ud2 ; 1:\n"
  842. : : "a" (&operand), "c" (ext) : "cc", "memory");
  843. }
  844. static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  845. {
  846. int i;
  847. i = __find_msr_index(vmx, msr);
  848. if (i >= 0)
  849. return &vmx->guest_msrs[i];
  850. return NULL;
  851. }
  852. static void vmcs_clear(struct vmcs *vmcs)
  853. {
  854. u64 phys_addr = __pa(vmcs);
  855. u8 error;
  856. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  857. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  858. : "cc", "memory");
  859. if (error)
  860. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  861. vmcs, phys_addr);
  862. }
  863. static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
  864. {
  865. vmcs_clear(loaded_vmcs->vmcs);
  866. loaded_vmcs->cpu = -1;
  867. loaded_vmcs->launched = 0;
  868. }
  869. static void vmcs_load(struct vmcs *vmcs)
  870. {
  871. u64 phys_addr = __pa(vmcs);
  872. u8 error;
  873. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  874. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  875. : "cc", "memory");
  876. if (error)
  877. printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
  878. vmcs, phys_addr);
  879. }
  880. static void __loaded_vmcs_clear(void *arg)
  881. {
  882. struct loaded_vmcs *loaded_vmcs = arg;
  883. int cpu = raw_smp_processor_id();
  884. if (loaded_vmcs->cpu != cpu)
  885. return; /* vcpu migration can race with cpu offline */
  886. if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
  887. per_cpu(current_vmcs, cpu) = NULL;
  888. list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
  889. loaded_vmcs_init(loaded_vmcs);
  890. }
  891. static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
  892. {
  893. if (loaded_vmcs->cpu != -1)
  894. smp_call_function_single(
  895. loaded_vmcs->cpu, __loaded_vmcs_clear, loaded_vmcs, 1);
  896. }
  897. static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
  898. {
  899. if (vmx->vpid == 0)
  900. return;
  901. if (cpu_has_vmx_invvpid_single())
  902. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  903. }
  904. static inline void vpid_sync_vcpu_global(void)
  905. {
  906. if (cpu_has_vmx_invvpid_global())
  907. __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
  908. }
  909. static inline void vpid_sync_context(struct vcpu_vmx *vmx)
  910. {
  911. if (cpu_has_vmx_invvpid_single())
  912. vpid_sync_vcpu_single(vmx);
  913. else
  914. vpid_sync_vcpu_global();
  915. }
  916. static inline void ept_sync_global(void)
  917. {
  918. if (cpu_has_vmx_invept_global())
  919. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  920. }
  921. static inline void ept_sync_context(u64 eptp)
  922. {
  923. if (enable_ept) {
  924. if (cpu_has_vmx_invept_context())
  925. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  926. else
  927. ept_sync_global();
  928. }
  929. }
  930. static inline void ept_sync_individual_addr(u64 eptp, gpa_t gpa)
  931. {
  932. if (enable_ept) {
  933. if (cpu_has_vmx_invept_individual_addr())
  934. __invept(VMX_EPT_EXTENT_INDIVIDUAL_ADDR,
  935. eptp, gpa);
  936. else
  937. ept_sync_context(eptp);
  938. }
  939. }
  940. static __always_inline unsigned long vmcs_readl(unsigned long field)
  941. {
  942. unsigned long value;
  943. asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
  944. : "=a"(value) : "d"(field) : "cc");
  945. return value;
  946. }
  947. static __always_inline u16 vmcs_read16(unsigned long field)
  948. {
  949. return vmcs_readl(field);
  950. }
  951. static __always_inline u32 vmcs_read32(unsigned long field)
  952. {
  953. return vmcs_readl(field);
  954. }
  955. static __always_inline u64 vmcs_read64(unsigned long field)
  956. {
  957. #ifdef CONFIG_X86_64
  958. return vmcs_readl(field);
  959. #else
  960. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  961. #endif
  962. }
  963. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  964. {
  965. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  966. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  967. dump_stack();
  968. }
  969. static void vmcs_writel(unsigned long field, unsigned long value)
  970. {
  971. u8 error;
  972. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  973. : "=q"(error) : "a"(value), "d"(field) : "cc");
  974. if (unlikely(error))
  975. vmwrite_error(field, value);
  976. }
  977. static void vmcs_write16(unsigned long field, u16 value)
  978. {
  979. vmcs_writel(field, value);
  980. }
  981. static void vmcs_write32(unsigned long field, u32 value)
  982. {
  983. vmcs_writel(field, value);
  984. }
  985. static void vmcs_write64(unsigned long field, u64 value)
  986. {
  987. vmcs_writel(field, value);
  988. #ifndef CONFIG_X86_64
  989. asm volatile ("");
  990. vmcs_writel(field+1, value >> 32);
  991. #endif
  992. }
  993. static void vmcs_clear_bits(unsigned long field, u32 mask)
  994. {
  995. vmcs_writel(field, vmcs_readl(field) & ~mask);
  996. }
  997. static void vmcs_set_bits(unsigned long field, u32 mask)
  998. {
  999. vmcs_writel(field, vmcs_readl(field) | mask);
  1000. }
  1001. static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
  1002. {
  1003. vmx->segment_cache.bitmask = 0;
  1004. }
  1005. static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
  1006. unsigned field)
  1007. {
  1008. bool ret;
  1009. u32 mask = 1 << (seg * SEG_FIELD_NR + field);
  1010. if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
  1011. vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
  1012. vmx->segment_cache.bitmask = 0;
  1013. }
  1014. ret = vmx->segment_cache.bitmask & mask;
  1015. vmx->segment_cache.bitmask |= mask;
  1016. return ret;
  1017. }
  1018. static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
  1019. {
  1020. u16 *p = &vmx->segment_cache.seg[seg].selector;
  1021. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
  1022. *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
  1023. return *p;
  1024. }
  1025. static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
  1026. {
  1027. ulong *p = &vmx->segment_cache.seg[seg].base;
  1028. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
  1029. *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
  1030. return *p;
  1031. }
  1032. static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
  1033. {
  1034. u32 *p = &vmx->segment_cache.seg[seg].limit;
  1035. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
  1036. *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
  1037. return *p;
  1038. }
  1039. static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
  1040. {
  1041. u32 *p = &vmx->segment_cache.seg[seg].ar;
  1042. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
  1043. *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
  1044. return *p;
  1045. }
  1046. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  1047. {
  1048. u32 eb;
  1049. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
  1050. (1u << NM_VECTOR) | (1u << DB_VECTOR);
  1051. if ((vcpu->guest_debug &
  1052. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
  1053. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
  1054. eb |= 1u << BP_VECTOR;
  1055. if (to_vmx(vcpu)->rmode.vm86_active)
  1056. eb = ~0;
  1057. if (enable_ept)
  1058. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  1059. if (vcpu->fpu_active)
  1060. eb &= ~(1u << NM_VECTOR);
  1061. /* When we are running a nested L2 guest and L1 specified for it a
  1062. * certain exception bitmap, we must trap the same exceptions and pass
  1063. * them to L1. When running L2, we will only handle the exceptions
  1064. * specified above if L1 did not want them.
  1065. */
  1066. if (is_guest_mode(vcpu))
  1067. eb |= get_vmcs12(vcpu)->exception_bitmap;
  1068. vmcs_write32(EXCEPTION_BITMAP, eb);
  1069. }
  1070. static void clear_atomic_switch_msr_special(unsigned long entry,
  1071. unsigned long exit)
  1072. {
  1073. vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
  1074. vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
  1075. }
  1076. static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
  1077. {
  1078. unsigned i;
  1079. struct msr_autoload *m = &vmx->msr_autoload;
  1080. switch (msr) {
  1081. case MSR_EFER:
  1082. if (cpu_has_load_ia32_efer) {
  1083. clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1084. VM_EXIT_LOAD_IA32_EFER);
  1085. return;
  1086. }
  1087. break;
  1088. case MSR_CORE_PERF_GLOBAL_CTRL:
  1089. if (cpu_has_load_perf_global_ctrl) {
  1090. clear_atomic_switch_msr_special(
  1091. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1092. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  1093. return;
  1094. }
  1095. break;
  1096. }
  1097. for (i = 0; i < m->nr; ++i)
  1098. if (m->guest[i].index == msr)
  1099. break;
  1100. if (i == m->nr)
  1101. return;
  1102. --m->nr;
  1103. m->guest[i] = m->guest[m->nr];
  1104. m->host[i] = m->host[m->nr];
  1105. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1106. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1107. }
  1108. static void add_atomic_switch_msr_special(unsigned long entry,
  1109. unsigned long exit, unsigned long guest_val_vmcs,
  1110. unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
  1111. {
  1112. vmcs_write64(guest_val_vmcs, guest_val);
  1113. vmcs_write64(host_val_vmcs, host_val);
  1114. vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
  1115. vmcs_set_bits(VM_EXIT_CONTROLS, exit);
  1116. }
  1117. static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
  1118. u64 guest_val, u64 host_val)
  1119. {
  1120. unsigned i;
  1121. struct msr_autoload *m = &vmx->msr_autoload;
  1122. switch (msr) {
  1123. case MSR_EFER:
  1124. if (cpu_has_load_ia32_efer) {
  1125. add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1126. VM_EXIT_LOAD_IA32_EFER,
  1127. GUEST_IA32_EFER,
  1128. HOST_IA32_EFER,
  1129. guest_val, host_val);
  1130. return;
  1131. }
  1132. break;
  1133. case MSR_CORE_PERF_GLOBAL_CTRL:
  1134. if (cpu_has_load_perf_global_ctrl) {
  1135. add_atomic_switch_msr_special(
  1136. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1137. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
  1138. GUEST_IA32_PERF_GLOBAL_CTRL,
  1139. HOST_IA32_PERF_GLOBAL_CTRL,
  1140. guest_val, host_val);
  1141. return;
  1142. }
  1143. break;
  1144. }
  1145. for (i = 0; i < m->nr; ++i)
  1146. if (m->guest[i].index == msr)
  1147. break;
  1148. if (i == NR_AUTOLOAD_MSRS) {
  1149. printk_once(KERN_WARNING"Not enough mst switch entries. "
  1150. "Can't add msr %x\n", msr);
  1151. return;
  1152. } else if (i == m->nr) {
  1153. ++m->nr;
  1154. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1155. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1156. }
  1157. m->guest[i].index = msr;
  1158. m->guest[i].value = guest_val;
  1159. m->host[i].index = msr;
  1160. m->host[i].value = host_val;
  1161. }
  1162. static void reload_tss(void)
  1163. {
  1164. /*
  1165. * VT restores TR but not its size. Useless.
  1166. */
  1167. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1168. struct desc_struct *descs;
  1169. descs = (void *)gdt->address;
  1170. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  1171. load_TR_desc();
  1172. }
  1173. static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
  1174. {
  1175. u64 guest_efer;
  1176. u64 ignore_bits;
  1177. guest_efer = vmx->vcpu.arch.efer;
  1178. /*
  1179. * NX is emulated; LMA and LME handled by hardware; SCE meaningless
  1180. * outside long mode
  1181. */
  1182. ignore_bits = EFER_NX | EFER_SCE;
  1183. #ifdef CONFIG_X86_64
  1184. ignore_bits |= EFER_LMA | EFER_LME;
  1185. /* SCE is meaningful only in long mode on Intel */
  1186. if (guest_efer & EFER_LMA)
  1187. ignore_bits &= ~(u64)EFER_SCE;
  1188. #endif
  1189. guest_efer &= ~ignore_bits;
  1190. guest_efer |= host_efer & ignore_bits;
  1191. vmx->guest_msrs[efer_offset].data = guest_efer;
  1192. vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
  1193. clear_atomic_switch_msr(vmx, MSR_EFER);
  1194. /* On ept, can't emulate nx, and must switch nx atomically */
  1195. if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
  1196. guest_efer = vmx->vcpu.arch.efer;
  1197. if (!(guest_efer & EFER_LMA))
  1198. guest_efer &= ~EFER_LME;
  1199. add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
  1200. return false;
  1201. }
  1202. return true;
  1203. }
  1204. static unsigned long segment_base(u16 selector)
  1205. {
  1206. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1207. struct desc_struct *d;
  1208. unsigned long table_base;
  1209. unsigned long v;
  1210. if (!(selector & ~3))
  1211. return 0;
  1212. table_base = gdt->address;
  1213. if (selector & 4) { /* from ldt */
  1214. u16 ldt_selector = kvm_read_ldt();
  1215. if (!(ldt_selector & ~3))
  1216. return 0;
  1217. table_base = segment_base(ldt_selector);
  1218. }
  1219. d = (struct desc_struct *)(table_base + (selector & ~7));
  1220. v = get_desc_base(d);
  1221. #ifdef CONFIG_X86_64
  1222. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  1223. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  1224. #endif
  1225. return v;
  1226. }
  1227. static inline unsigned long kvm_read_tr_base(void)
  1228. {
  1229. u16 tr;
  1230. asm("str %0" : "=g"(tr));
  1231. return segment_base(tr);
  1232. }
  1233. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  1234. {
  1235. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1236. int i;
  1237. if (vmx->host_state.loaded)
  1238. return;
  1239. vmx->host_state.loaded = 1;
  1240. /*
  1241. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1242. * allow segment selectors with cpl > 0 or ti == 1.
  1243. */
  1244. vmx->host_state.ldt_sel = kvm_read_ldt();
  1245. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  1246. savesegment(fs, vmx->host_state.fs_sel);
  1247. if (!(vmx->host_state.fs_sel & 7)) {
  1248. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  1249. vmx->host_state.fs_reload_needed = 0;
  1250. } else {
  1251. vmcs_write16(HOST_FS_SELECTOR, 0);
  1252. vmx->host_state.fs_reload_needed = 1;
  1253. }
  1254. savesegment(gs, vmx->host_state.gs_sel);
  1255. if (!(vmx->host_state.gs_sel & 7))
  1256. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  1257. else {
  1258. vmcs_write16(HOST_GS_SELECTOR, 0);
  1259. vmx->host_state.gs_ldt_reload_needed = 1;
  1260. }
  1261. #ifdef CONFIG_X86_64
  1262. savesegment(ds, vmx->host_state.ds_sel);
  1263. savesegment(es, vmx->host_state.es_sel);
  1264. #endif
  1265. #ifdef CONFIG_X86_64
  1266. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1267. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1268. #else
  1269. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  1270. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  1271. #endif
  1272. #ifdef CONFIG_X86_64
  1273. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1274. if (is_long_mode(&vmx->vcpu))
  1275. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1276. #endif
  1277. for (i = 0; i < vmx->save_nmsrs; ++i)
  1278. kvm_set_shared_msr(vmx->guest_msrs[i].index,
  1279. vmx->guest_msrs[i].data,
  1280. vmx->guest_msrs[i].mask);
  1281. }
  1282. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  1283. {
  1284. if (!vmx->host_state.loaded)
  1285. return;
  1286. ++vmx->vcpu.stat.host_state_reload;
  1287. vmx->host_state.loaded = 0;
  1288. #ifdef CONFIG_X86_64
  1289. if (is_long_mode(&vmx->vcpu))
  1290. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1291. #endif
  1292. if (vmx->host_state.gs_ldt_reload_needed) {
  1293. kvm_load_ldt(vmx->host_state.ldt_sel);
  1294. #ifdef CONFIG_X86_64
  1295. load_gs_index(vmx->host_state.gs_sel);
  1296. #else
  1297. loadsegment(gs, vmx->host_state.gs_sel);
  1298. #endif
  1299. }
  1300. if (vmx->host_state.fs_reload_needed)
  1301. loadsegment(fs, vmx->host_state.fs_sel);
  1302. #ifdef CONFIG_X86_64
  1303. if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
  1304. loadsegment(ds, vmx->host_state.ds_sel);
  1305. loadsegment(es, vmx->host_state.es_sel);
  1306. }
  1307. #endif
  1308. reload_tss();
  1309. #ifdef CONFIG_X86_64
  1310. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1311. #endif
  1312. if (user_has_fpu())
  1313. clts();
  1314. load_gdt(&__get_cpu_var(host_gdt));
  1315. }
  1316. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  1317. {
  1318. preempt_disable();
  1319. __vmx_load_host_state(vmx);
  1320. preempt_enable();
  1321. }
  1322. /*
  1323. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  1324. * vcpu mutex is already taken.
  1325. */
  1326. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1327. {
  1328. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1329. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  1330. if (!vmm_exclusive)
  1331. kvm_cpu_vmxon(phys_addr);
  1332. else if (vmx->loaded_vmcs->cpu != cpu)
  1333. loaded_vmcs_clear(vmx->loaded_vmcs);
  1334. if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
  1335. per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
  1336. vmcs_load(vmx->loaded_vmcs->vmcs);
  1337. }
  1338. if (vmx->loaded_vmcs->cpu != cpu) {
  1339. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1340. unsigned long sysenter_esp;
  1341. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  1342. local_irq_disable();
  1343. list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
  1344. &per_cpu(loaded_vmcss_on_cpu, cpu));
  1345. local_irq_enable();
  1346. /*
  1347. * Linux uses per-cpu TSS and GDT, so set these when switching
  1348. * processors.
  1349. */
  1350. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  1351. vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
  1352. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  1353. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  1354. vmx->loaded_vmcs->cpu = cpu;
  1355. }
  1356. }
  1357. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  1358. {
  1359. __vmx_load_host_state(to_vmx(vcpu));
  1360. if (!vmm_exclusive) {
  1361. __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
  1362. vcpu->cpu = -1;
  1363. kvm_cpu_vmxoff();
  1364. }
  1365. }
  1366. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  1367. {
  1368. ulong cr0;
  1369. if (vcpu->fpu_active)
  1370. return;
  1371. vcpu->fpu_active = 1;
  1372. cr0 = vmcs_readl(GUEST_CR0);
  1373. cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
  1374. cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
  1375. vmcs_writel(GUEST_CR0, cr0);
  1376. update_exception_bitmap(vcpu);
  1377. vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
  1378. if (is_guest_mode(vcpu))
  1379. vcpu->arch.cr0_guest_owned_bits &=
  1380. ~get_vmcs12(vcpu)->cr0_guest_host_mask;
  1381. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1382. }
  1383. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
  1384. /*
  1385. * Return the cr0 value that a nested guest would read. This is a combination
  1386. * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
  1387. * its hypervisor (cr0_read_shadow).
  1388. */
  1389. static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
  1390. {
  1391. return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
  1392. (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
  1393. }
  1394. static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
  1395. {
  1396. return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
  1397. (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
  1398. }
  1399. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  1400. {
  1401. /* Note that there is no vcpu->fpu_active = 0 here. The caller must
  1402. * set this *before* calling this function.
  1403. */
  1404. vmx_decache_cr0_guest_bits(vcpu);
  1405. vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
  1406. update_exception_bitmap(vcpu);
  1407. vcpu->arch.cr0_guest_owned_bits = 0;
  1408. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1409. if (is_guest_mode(vcpu)) {
  1410. /*
  1411. * L1's specified read shadow might not contain the TS bit,
  1412. * so now that we turned on shadowing of this bit, we need to
  1413. * set this bit of the shadow. Like in nested_vmx_run we need
  1414. * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
  1415. * up-to-date here because we just decached cr0.TS (and we'll
  1416. * only update vmcs12->guest_cr0 on nested exit).
  1417. */
  1418. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1419. vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
  1420. (vcpu->arch.cr0 & X86_CR0_TS);
  1421. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  1422. } else
  1423. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  1424. }
  1425. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  1426. {
  1427. unsigned long rflags, save_rflags;
  1428. if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
  1429. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1430. rflags = vmcs_readl(GUEST_RFLAGS);
  1431. if (to_vmx(vcpu)->rmode.vm86_active) {
  1432. rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  1433. save_rflags = to_vmx(vcpu)->rmode.save_rflags;
  1434. rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  1435. }
  1436. to_vmx(vcpu)->rflags = rflags;
  1437. }
  1438. return to_vmx(vcpu)->rflags;
  1439. }
  1440. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  1441. {
  1442. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1443. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  1444. to_vmx(vcpu)->rflags = rflags;
  1445. if (to_vmx(vcpu)->rmode.vm86_active) {
  1446. to_vmx(vcpu)->rmode.save_rflags = rflags;
  1447. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1448. }
  1449. vmcs_writel(GUEST_RFLAGS, rflags);
  1450. }
  1451. static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1452. {
  1453. u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1454. int ret = 0;
  1455. if (interruptibility & GUEST_INTR_STATE_STI)
  1456. ret |= KVM_X86_SHADOW_INT_STI;
  1457. if (interruptibility & GUEST_INTR_STATE_MOV_SS)
  1458. ret |= KVM_X86_SHADOW_INT_MOV_SS;
  1459. return ret & mask;
  1460. }
  1461. static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1462. {
  1463. u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1464. u32 interruptibility = interruptibility_old;
  1465. interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
  1466. if (mask & KVM_X86_SHADOW_INT_MOV_SS)
  1467. interruptibility |= GUEST_INTR_STATE_MOV_SS;
  1468. else if (mask & KVM_X86_SHADOW_INT_STI)
  1469. interruptibility |= GUEST_INTR_STATE_STI;
  1470. if ((interruptibility != interruptibility_old))
  1471. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
  1472. }
  1473. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  1474. {
  1475. unsigned long rip;
  1476. rip = kvm_rip_read(vcpu);
  1477. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1478. kvm_rip_write(vcpu, rip);
  1479. /* skipping an emulated instruction also counts */
  1480. vmx_set_interrupt_shadow(vcpu, 0);
  1481. }
  1482. /*
  1483. * KVM wants to inject page-faults which it got to the guest. This function
  1484. * checks whether in a nested guest, we need to inject them to L1 or L2.
  1485. * This function assumes it is called with the exit reason in vmcs02 being
  1486. * a #PF exception (this is the only case in which KVM injects a #PF when L2
  1487. * is running).
  1488. */
  1489. static int nested_pf_handled(struct kvm_vcpu *vcpu)
  1490. {
  1491. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1492. /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
  1493. if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
  1494. return 0;
  1495. nested_vmx_vmexit(vcpu);
  1496. return 1;
  1497. }
  1498. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  1499. bool has_error_code, u32 error_code,
  1500. bool reinject)
  1501. {
  1502. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1503. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  1504. if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
  1505. nested_pf_handled(vcpu))
  1506. return;
  1507. if (has_error_code) {
  1508. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  1509. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  1510. }
  1511. if (vmx->rmode.vm86_active) {
  1512. int inc_eip = 0;
  1513. if (kvm_exception_is_soft(nr))
  1514. inc_eip = vcpu->arch.event_exit_inst_len;
  1515. if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
  1516. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  1517. return;
  1518. }
  1519. if (kvm_exception_is_soft(nr)) {
  1520. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  1521. vmx->vcpu.arch.event_exit_inst_len);
  1522. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  1523. } else
  1524. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  1525. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  1526. }
  1527. static bool vmx_rdtscp_supported(void)
  1528. {
  1529. return cpu_has_vmx_rdtscp();
  1530. }
  1531. static bool vmx_invpcid_supported(void)
  1532. {
  1533. return cpu_has_vmx_invpcid() && enable_ept;
  1534. }
  1535. /*
  1536. * Swap MSR entry in host/guest MSR entry array.
  1537. */
  1538. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  1539. {
  1540. struct shared_msr_entry tmp;
  1541. tmp = vmx->guest_msrs[to];
  1542. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  1543. vmx->guest_msrs[from] = tmp;
  1544. }
  1545. /*
  1546. * Set up the vmcs to automatically save and restore system
  1547. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  1548. * mode, as fiddling with msrs is very expensive.
  1549. */
  1550. static void setup_msrs(struct vcpu_vmx *vmx)
  1551. {
  1552. int save_nmsrs, index;
  1553. unsigned long *msr_bitmap;
  1554. save_nmsrs = 0;
  1555. #ifdef CONFIG_X86_64
  1556. if (is_long_mode(&vmx->vcpu)) {
  1557. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  1558. if (index >= 0)
  1559. move_msr_up(vmx, index, save_nmsrs++);
  1560. index = __find_msr_index(vmx, MSR_LSTAR);
  1561. if (index >= 0)
  1562. move_msr_up(vmx, index, save_nmsrs++);
  1563. index = __find_msr_index(vmx, MSR_CSTAR);
  1564. if (index >= 0)
  1565. move_msr_up(vmx, index, save_nmsrs++);
  1566. index = __find_msr_index(vmx, MSR_TSC_AUX);
  1567. if (index >= 0 && vmx->rdtscp_enabled)
  1568. move_msr_up(vmx, index, save_nmsrs++);
  1569. /*
  1570. * MSR_STAR is only needed on long mode guests, and only
  1571. * if efer.sce is enabled.
  1572. */
  1573. index = __find_msr_index(vmx, MSR_STAR);
  1574. if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
  1575. move_msr_up(vmx, index, save_nmsrs++);
  1576. }
  1577. #endif
  1578. index = __find_msr_index(vmx, MSR_EFER);
  1579. if (index >= 0 && update_transition_efer(vmx, index))
  1580. move_msr_up(vmx, index, save_nmsrs++);
  1581. vmx->save_nmsrs = save_nmsrs;
  1582. if (cpu_has_vmx_msr_bitmap()) {
  1583. if (is_long_mode(&vmx->vcpu))
  1584. msr_bitmap = vmx_msr_bitmap_longmode;
  1585. else
  1586. msr_bitmap = vmx_msr_bitmap_legacy;
  1587. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  1588. }
  1589. }
  1590. /*
  1591. * reads and returns guest's timestamp counter "register"
  1592. * guest_tsc = host_tsc + tsc_offset -- 21.3
  1593. */
  1594. static u64 guest_read_tsc(void)
  1595. {
  1596. u64 host_tsc, tsc_offset;
  1597. rdtscll(host_tsc);
  1598. tsc_offset = vmcs_read64(TSC_OFFSET);
  1599. return host_tsc + tsc_offset;
  1600. }
  1601. /*
  1602. * Like guest_read_tsc, but always returns L1's notion of the timestamp
  1603. * counter, even if a nested guest (L2) is currently running.
  1604. */
  1605. u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu)
  1606. {
  1607. u64 host_tsc, tsc_offset;
  1608. rdtscll(host_tsc);
  1609. tsc_offset = is_guest_mode(vcpu) ?
  1610. to_vmx(vcpu)->nested.vmcs01_tsc_offset :
  1611. vmcs_read64(TSC_OFFSET);
  1612. return host_tsc + tsc_offset;
  1613. }
  1614. /*
  1615. * Engage any workarounds for mis-matched TSC rates. Currently limited to
  1616. * software catchup for faster rates on slower CPUs.
  1617. */
  1618. static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
  1619. {
  1620. if (!scale)
  1621. return;
  1622. if (user_tsc_khz > tsc_khz) {
  1623. vcpu->arch.tsc_catchup = 1;
  1624. vcpu->arch.tsc_always_catchup = 1;
  1625. } else
  1626. WARN(1, "user requested TSC rate below hardware speed\n");
  1627. }
  1628. /*
  1629. * writes 'offset' into guest's timestamp counter offset register
  1630. */
  1631. static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
  1632. {
  1633. if (is_guest_mode(vcpu)) {
  1634. /*
  1635. * We're here if L1 chose not to trap WRMSR to TSC. According
  1636. * to the spec, this should set L1's TSC; The offset that L1
  1637. * set for L2 remains unchanged, and still needs to be added
  1638. * to the newly set TSC to get L2's TSC.
  1639. */
  1640. struct vmcs12 *vmcs12;
  1641. to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
  1642. /* recalculate vmcs02.TSC_OFFSET: */
  1643. vmcs12 = get_vmcs12(vcpu);
  1644. vmcs_write64(TSC_OFFSET, offset +
  1645. (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
  1646. vmcs12->tsc_offset : 0));
  1647. } else {
  1648. vmcs_write64(TSC_OFFSET, offset);
  1649. }
  1650. }
  1651. static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
  1652. {
  1653. u64 offset = vmcs_read64(TSC_OFFSET);
  1654. vmcs_write64(TSC_OFFSET, offset + adjustment);
  1655. if (is_guest_mode(vcpu)) {
  1656. /* Even when running L2, the adjustment needs to apply to L1 */
  1657. to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
  1658. }
  1659. }
  1660. static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
  1661. {
  1662. return target_tsc - native_read_tsc();
  1663. }
  1664. static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
  1665. {
  1666. struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
  1667. return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
  1668. }
  1669. /*
  1670. * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
  1671. * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
  1672. * all guests if the "nested" module option is off, and can also be disabled
  1673. * for a single guest by disabling its VMX cpuid bit.
  1674. */
  1675. static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
  1676. {
  1677. return nested && guest_cpuid_has_vmx(vcpu);
  1678. }
  1679. /*
  1680. * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
  1681. * returned for the various VMX controls MSRs when nested VMX is enabled.
  1682. * The same values should also be used to verify that vmcs12 control fields are
  1683. * valid during nested entry from L1 to L2.
  1684. * Each of these control msrs has a low and high 32-bit half: A low bit is on
  1685. * if the corresponding bit in the (32-bit) control field *must* be on, and a
  1686. * bit in the high half is on if the corresponding bit in the control field
  1687. * may be on. See also vmx_control_verify().
  1688. * TODO: allow these variables to be modified (downgraded) by module options
  1689. * or other means.
  1690. */
  1691. static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
  1692. static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
  1693. static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
  1694. static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
  1695. static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
  1696. static __init void nested_vmx_setup_ctls_msrs(void)
  1697. {
  1698. /*
  1699. * Note that as a general rule, the high half of the MSRs (bits in
  1700. * the control fields which may be 1) should be initialized by the
  1701. * intersection of the underlying hardware's MSR (i.e., features which
  1702. * can be supported) and the list of features we want to expose -
  1703. * because they are known to be properly supported in our code.
  1704. * Also, usually, the low half of the MSRs (bits which must be 1) can
  1705. * be set to 0, meaning that L1 may turn off any of these bits. The
  1706. * reason is that if one of these bits is necessary, it will appear
  1707. * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
  1708. * fields of vmcs01 and vmcs02, will turn these bits off - and
  1709. * nested_vmx_exit_handled() will not pass related exits to L1.
  1710. * These rules have exceptions below.
  1711. */
  1712. /* pin-based controls */
  1713. /*
  1714. * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
  1715. * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
  1716. */
  1717. nested_vmx_pinbased_ctls_low = 0x16 ;
  1718. nested_vmx_pinbased_ctls_high = 0x16 |
  1719. PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING |
  1720. PIN_BASED_VIRTUAL_NMIS;
  1721. /* exit controls */
  1722. nested_vmx_exit_ctls_low = 0;
  1723. /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
  1724. #ifdef CONFIG_X86_64
  1725. nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1726. #else
  1727. nested_vmx_exit_ctls_high = 0;
  1728. #endif
  1729. /* entry controls */
  1730. rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
  1731. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
  1732. nested_vmx_entry_ctls_low = 0;
  1733. nested_vmx_entry_ctls_high &=
  1734. VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
  1735. /* cpu-based controls */
  1736. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
  1737. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
  1738. nested_vmx_procbased_ctls_low = 0;
  1739. nested_vmx_procbased_ctls_high &=
  1740. CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
  1741. CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
  1742. CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
  1743. CPU_BASED_CR3_STORE_EXITING |
  1744. #ifdef CONFIG_X86_64
  1745. CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
  1746. #endif
  1747. CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
  1748. CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
  1749. CPU_BASED_RDPMC_EXITING |
  1750. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1751. /*
  1752. * We can allow some features even when not supported by the
  1753. * hardware. For example, L1 can specify an MSR bitmap - and we
  1754. * can use it to avoid exits to L1 - even when L0 runs L2
  1755. * without MSR bitmaps.
  1756. */
  1757. nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
  1758. /* secondary cpu-based controls */
  1759. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  1760. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
  1761. nested_vmx_secondary_ctls_low = 0;
  1762. nested_vmx_secondary_ctls_high &=
  1763. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  1764. }
  1765. static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
  1766. {
  1767. /*
  1768. * Bits 0 in high must be 0, and bits 1 in low must be 1.
  1769. */
  1770. return ((control & high) | low) == control;
  1771. }
  1772. static inline u64 vmx_control_msr(u32 low, u32 high)
  1773. {
  1774. return low | ((u64)high << 32);
  1775. }
  1776. /*
  1777. * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
  1778. * also let it use VMX-specific MSRs.
  1779. * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
  1780. * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
  1781. * like all other MSRs).
  1782. */
  1783. static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1784. {
  1785. if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
  1786. msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
  1787. /*
  1788. * According to the spec, processors which do not support VMX
  1789. * should throw a #GP(0) when VMX capability MSRs are read.
  1790. */
  1791. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  1792. return 1;
  1793. }
  1794. switch (msr_index) {
  1795. case MSR_IA32_FEATURE_CONTROL:
  1796. *pdata = 0;
  1797. break;
  1798. case MSR_IA32_VMX_BASIC:
  1799. /*
  1800. * This MSR reports some information about VMX support. We
  1801. * should return information about the VMX we emulate for the
  1802. * guest, and the VMCS structure we give it - not about the
  1803. * VMX support of the underlying hardware.
  1804. */
  1805. *pdata = VMCS12_REVISION |
  1806. ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
  1807. (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
  1808. break;
  1809. case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
  1810. case MSR_IA32_VMX_PINBASED_CTLS:
  1811. *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
  1812. nested_vmx_pinbased_ctls_high);
  1813. break;
  1814. case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
  1815. case MSR_IA32_VMX_PROCBASED_CTLS:
  1816. *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
  1817. nested_vmx_procbased_ctls_high);
  1818. break;
  1819. case MSR_IA32_VMX_TRUE_EXIT_CTLS:
  1820. case MSR_IA32_VMX_EXIT_CTLS:
  1821. *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
  1822. nested_vmx_exit_ctls_high);
  1823. break;
  1824. case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
  1825. case MSR_IA32_VMX_ENTRY_CTLS:
  1826. *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
  1827. nested_vmx_entry_ctls_high);
  1828. break;
  1829. case MSR_IA32_VMX_MISC:
  1830. *pdata = 0;
  1831. break;
  1832. /*
  1833. * These MSRs specify bits which the guest must keep fixed (on or off)
  1834. * while L1 is in VMXON mode (in L1's root mode, or running an L2).
  1835. * We picked the standard core2 setting.
  1836. */
  1837. #define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
  1838. #define VMXON_CR4_ALWAYSON X86_CR4_VMXE
  1839. case MSR_IA32_VMX_CR0_FIXED0:
  1840. *pdata = VMXON_CR0_ALWAYSON;
  1841. break;
  1842. case MSR_IA32_VMX_CR0_FIXED1:
  1843. *pdata = -1ULL;
  1844. break;
  1845. case MSR_IA32_VMX_CR4_FIXED0:
  1846. *pdata = VMXON_CR4_ALWAYSON;
  1847. break;
  1848. case MSR_IA32_VMX_CR4_FIXED1:
  1849. *pdata = -1ULL;
  1850. break;
  1851. case MSR_IA32_VMX_VMCS_ENUM:
  1852. *pdata = 0x1f;
  1853. break;
  1854. case MSR_IA32_VMX_PROCBASED_CTLS2:
  1855. *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
  1856. nested_vmx_secondary_ctls_high);
  1857. break;
  1858. case MSR_IA32_VMX_EPT_VPID_CAP:
  1859. /* Currently, no nested ept or nested vpid */
  1860. *pdata = 0;
  1861. break;
  1862. default:
  1863. return 0;
  1864. }
  1865. return 1;
  1866. }
  1867. static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  1868. {
  1869. if (!nested_vmx_allowed(vcpu))
  1870. return 0;
  1871. if (msr_index == MSR_IA32_FEATURE_CONTROL)
  1872. /* TODO: the right thing. */
  1873. return 1;
  1874. /*
  1875. * No need to treat VMX capability MSRs specially: If we don't handle
  1876. * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
  1877. */
  1878. return 0;
  1879. }
  1880. /*
  1881. * Reads an msr value (of 'msr_index') into 'pdata'.
  1882. * Returns 0 on success, non-0 otherwise.
  1883. * Assumes vcpu_load() was already called.
  1884. */
  1885. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1886. {
  1887. u64 data;
  1888. struct shared_msr_entry *msr;
  1889. if (!pdata) {
  1890. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  1891. return -EINVAL;
  1892. }
  1893. switch (msr_index) {
  1894. #ifdef CONFIG_X86_64
  1895. case MSR_FS_BASE:
  1896. data = vmcs_readl(GUEST_FS_BASE);
  1897. break;
  1898. case MSR_GS_BASE:
  1899. data = vmcs_readl(GUEST_GS_BASE);
  1900. break;
  1901. case MSR_KERNEL_GS_BASE:
  1902. vmx_load_host_state(to_vmx(vcpu));
  1903. data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
  1904. break;
  1905. #endif
  1906. case MSR_EFER:
  1907. return kvm_get_msr_common(vcpu, msr_index, pdata);
  1908. case MSR_IA32_TSC:
  1909. data = guest_read_tsc();
  1910. break;
  1911. case MSR_IA32_SYSENTER_CS:
  1912. data = vmcs_read32(GUEST_SYSENTER_CS);
  1913. break;
  1914. case MSR_IA32_SYSENTER_EIP:
  1915. data = vmcs_readl(GUEST_SYSENTER_EIP);
  1916. break;
  1917. case MSR_IA32_SYSENTER_ESP:
  1918. data = vmcs_readl(GUEST_SYSENTER_ESP);
  1919. break;
  1920. case MSR_TSC_AUX:
  1921. if (!to_vmx(vcpu)->rdtscp_enabled)
  1922. return 1;
  1923. /* Otherwise falls through */
  1924. default:
  1925. if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
  1926. return 0;
  1927. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  1928. if (msr) {
  1929. data = msr->data;
  1930. break;
  1931. }
  1932. return kvm_get_msr_common(vcpu, msr_index, pdata);
  1933. }
  1934. *pdata = data;
  1935. return 0;
  1936. }
  1937. /*
  1938. * Writes msr value into into the appropriate "register".
  1939. * Returns 0 on success, non-0 otherwise.
  1940. * Assumes vcpu_load() was already called.
  1941. */
  1942. static int vmx_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data)
  1943. {
  1944. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1945. struct shared_msr_entry *msr;
  1946. int ret = 0;
  1947. switch (msr_index) {
  1948. case MSR_EFER:
  1949. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1950. break;
  1951. #ifdef CONFIG_X86_64
  1952. case MSR_FS_BASE:
  1953. vmx_segment_cache_clear(vmx);
  1954. vmcs_writel(GUEST_FS_BASE, data);
  1955. break;
  1956. case MSR_GS_BASE:
  1957. vmx_segment_cache_clear(vmx);
  1958. vmcs_writel(GUEST_GS_BASE, data);
  1959. break;
  1960. case MSR_KERNEL_GS_BASE:
  1961. vmx_load_host_state(vmx);
  1962. vmx->msr_guest_kernel_gs_base = data;
  1963. break;
  1964. #endif
  1965. case MSR_IA32_SYSENTER_CS:
  1966. vmcs_write32(GUEST_SYSENTER_CS, data);
  1967. break;
  1968. case MSR_IA32_SYSENTER_EIP:
  1969. vmcs_writel(GUEST_SYSENTER_EIP, data);
  1970. break;
  1971. case MSR_IA32_SYSENTER_ESP:
  1972. vmcs_writel(GUEST_SYSENTER_ESP, data);
  1973. break;
  1974. case MSR_IA32_TSC:
  1975. kvm_write_tsc(vcpu, data);
  1976. break;
  1977. case MSR_IA32_CR_PAT:
  1978. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  1979. vmcs_write64(GUEST_IA32_PAT, data);
  1980. vcpu->arch.pat = data;
  1981. break;
  1982. }
  1983. ret = kvm_set_msr_common(vcpu, msr_index, data);
  1984. break;
  1985. case MSR_TSC_AUX:
  1986. if (!vmx->rdtscp_enabled)
  1987. return 1;
  1988. /* Check reserved bit, higher 32 bits should be zero */
  1989. if ((data >> 32) != 0)
  1990. return 1;
  1991. /* Otherwise falls through */
  1992. default:
  1993. if (vmx_set_vmx_msr(vcpu, msr_index, data))
  1994. break;
  1995. msr = find_msr_entry(vmx, msr_index);
  1996. if (msr) {
  1997. msr->data = data;
  1998. if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
  1999. preempt_disable();
  2000. kvm_set_shared_msr(msr->index, msr->data,
  2001. msr->mask);
  2002. preempt_enable();
  2003. }
  2004. break;
  2005. }
  2006. ret = kvm_set_msr_common(vcpu, msr_index, data);
  2007. }
  2008. return ret;
  2009. }
  2010. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  2011. {
  2012. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  2013. switch (reg) {
  2014. case VCPU_REGS_RSP:
  2015. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  2016. break;
  2017. case VCPU_REGS_RIP:
  2018. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  2019. break;
  2020. case VCPU_EXREG_PDPTR:
  2021. if (enable_ept)
  2022. ept_save_pdptrs(vcpu);
  2023. break;
  2024. default:
  2025. break;
  2026. }
  2027. }
  2028. static void set_guest_debug(struct kvm_vcpu *vcpu, struct kvm_guest_debug *dbg)
  2029. {
  2030. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP)
  2031. vmcs_writel(GUEST_DR7, dbg->arch.debugreg[7]);
  2032. else
  2033. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  2034. update_exception_bitmap(vcpu);
  2035. }
  2036. static __init int cpu_has_kvm_support(void)
  2037. {
  2038. return cpu_has_vmx();
  2039. }
  2040. static __init int vmx_disabled_by_bios(void)
  2041. {
  2042. u64 msr;
  2043. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  2044. if (msr & FEATURE_CONTROL_LOCKED) {
  2045. /* launched w/ TXT and VMX disabled */
  2046. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2047. && tboot_enabled())
  2048. return 1;
  2049. /* launched w/o TXT and VMX only enabled w/ TXT */
  2050. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2051. && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2052. && !tboot_enabled()) {
  2053. printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
  2054. "activate TXT before enabling KVM\n");
  2055. return 1;
  2056. }
  2057. /* launched w/o TXT and VMX disabled */
  2058. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2059. && !tboot_enabled())
  2060. return 1;
  2061. }
  2062. return 0;
  2063. }
  2064. static void kvm_cpu_vmxon(u64 addr)
  2065. {
  2066. asm volatile (ASM_VMX_VMXON_RAX
  2067. : : "a"(&addr), "m"(addr)
  2068. : "memory", "cc");
  2069. }
  2070. static int hardware_enable(void *garbage)
  2071. {
  2072. int cpu = raw_smp_processor_id();
  2073. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  2074. u64 old, test_bits;
  2075. if (read_cr4() & X86_CR4_VMXE)
  2076. return -EBUSY;
  2077. INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
  2078. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  2079. test_bits = FEATURE_CONTROL_LOCKED;
  2080. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  2081. if (tboot_enabled())
  2082. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
  2083. if ((old & test_bits) != test_bits) {
  2084. /* enable and lock */
  2085. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
  2086. }
  2087. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  2088. if (vmm_exclusive) {
  2089. kvm_cpu_vmxon(phys_addr);
  2090. ept_sync_global();
  2091. }
  2092. store_gdt(&__get_cpu_var(host_gdt));
  2093. return 0;
  2094. }
  2095. static void vmclear_local_loaded_vmcss(void)
  2096. {
  2097. int cpu = raw_smp_processor_id();
  2098. struct loaded_vmcs *v, *n;
  2099. list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
  2100. loaded_vmcss_on_cpu_link)
  2101. __loaded_vmcs_clear(v);
  2102. }
  2103. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  2104. * tricks.
  2105. */
  2106. static void kvm_cpu_vmxoff(void)
  2107. {
  2108. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  2109. }
  2110. static void hardware_disable(void *garbage)
  2111. {
  2112. if (vmm_exclusive) {
  2113. vmclear_local_loaded_vmcss();
  2114. kvm_cpu_vmxoff();
  2115. }
  2116. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  2117. }
  2118. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  2119. u32 msr, u32 *result)
  2120. {
  2121. u32 vmx_msr_low, vmx_msr_high;
  2122. u32 ctl = ctl_min | ctl_opt;
  2123. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2124. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  2125. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  2126. /* Ensure minimum (required) set of control bits are supported. */
  2127. if (ctl_min & ~ctl)
  2128. return -EIO;
  2129. *result = ctl;
  2130. return 0;
  2131. }
  2132. static __init bool allow_1_setting(u32 msr, u32 ctl)
  2133. {
  2134. u32 vmx_msr_low, vmx_msr_high;
  2135. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2136. return vmx_msr_high & ctl;
  2137. }
  2138. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  2139. {
  2140. u32 vmx_msr_low, vmx_msr_high;
  2141. u32 min, opt, min2, opt2;
  2142. u32 _pin_based_exec_control = 0;
  2143. u32 _cpu_based_exec_control = 0;
  2144. u32 _cpu_based_2nd_exec_control = 0;
  2145. u32 _vmexit_control = 0;
  2146. u32 _vmentry_control = 0;
  2147. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  2148. opt = PIN_BASED_VIRTUAL_NMIS;
  2149. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  2150. &_pin_based_exec_control) < 0)
  2151. return -EIO;
  2152. min = CPU_BASED_HLT_EXITING |
  2153. #ifdef CONFIG_X86_64
  2154. CPU_BASED_CR8_LOAD_EXITING |
  2155. CPU_BASED_CR8_STORE_EXITING |
  2156. #endif
  2157. CPU_BASED_CR3_LOAD_EXITING |
  2158. CPU_BASED_CR3_STORE_EXITING |
  2159. CPU_BASED_USE_IO_BITMAPS |
  2160. CPU_BASED_MOV_DR_EXITING |
  2161. CPU_BASED_USE_TSC_OFFSETING |
  2162. CPU_BASED_MWAIT_EXITING |
  2163. CPU_BASED_MONITOR_EXITING |
  2164. CPU_BASED_INVLPG_EXITING |
  2165. CPU_BASED_RDPMC_EXITING;
  2166. opt = CPU_BASED_TPR_SHADOW |
  2167. CPU_BASED_USE_MSR_BITMAPS |
  2168. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  2169. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  2170. &_cpu_based_exec_control) < 0)
  2171. return -EIO;
  2172. #ifdef CONFIG_X86_64
  2173. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  2174. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  2175. ~CPU_BASED_CR8_STORE_EXITING;
  2176. #endif
  2177. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  2178. min2 = 0;
  2179. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  2180. SECONDARY_EXEC_WBINVD_EXITING |
  2181. SECONDARY_EXEC_ENABLE_VPID |
  2182. SECONDARY_EXEC_ENABLE_EPT |
  2183. SECONDARY_EXEC_UNRESTRICTED_GUEST |
  2184. SECONDARY_EXEC_PAUSE_LOOP_EXITING |
  2185. SECONDARY_EXEC_RDTSCP |
  2186. SECONDARY_EXEC_ENABLE_INVPCID;
  2187. if (adjust_vmx_controls(min2, opt2,
  2188. MSR_IA32_VMX_PROCBASED_CTLS2,
  2189. &_cpu_based_2nd_exec_control) < 0)
  2190. return -EIO;
  2191. }
  2192. #ifndef CONFIG_X86_64
  2193. if (!(_cpu_based_2nd_exec_control &
  2194. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  2195. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  2196. #endif
  2197. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  2198. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  2199. enabled */
  2200. _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
  2201. CPU_BASED_CR3_STORE_EXITING |
  2202. CPU_BASED_INVLPG_EXITING);
  2203. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  2204. vmx_capability.ept, vmx_capability.vpid);
  2205. }
  2206. min = 0;
  2207. #ifdef CONFIG_X86_64
  2208. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  2209. #endif
  2210. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT;
  2211. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  2212. &_vmexit_control) < 0)
  2213. return -EIO;
  2214. min = 0;
  2215. opt = VM_ENTRY_LOAD_IA32_PAT;
  2216. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  2217. &_vmentry_control) < 0)
  2218. return -EIO;
  2219. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  2220. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  2221. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  2222. return -EIO;
  2223. #ifdef CONFIG_X86_64
  2224. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  2225. if (vmx_msr_high & (1u<<16))
  2226. return -EIO;
  2227. #endif
  2228. /* Require Write-Back (WB) memory type for VMCS accesses. */
  2229. if (((vmx_msr_high >> 18) & 15) != 6)
  2230. return -EIO;
  2231. vmcs_conf->size = vmx_msr_high & 0x1fff;
  2232. vmcs_conf->order = get_order(vmcs_config.size);
  2233. vmcs_conf->revision_id = vmx_msr_low;
  2234. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  2235. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  2236. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  2237. vmcs_conf->vmexit_ctrl = _vmexit_control;
  2238. vmcs_conf->vmentry_ctrl = _vmentry_control;
  2239. cpu_has_load_ia32_efer =
  2240. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2241. VM_ENTRY_LOAD_IA32_EFER)
  2242. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2243. VM_EXIT_LOAD_IA32_EFER);
  2244. cpu_has_load_perf_global_ctrl =
  2245. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2246. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
  2247. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2248. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  2249. /*
  2250. * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
  2251. * but due to arrata below it can't be used. Workaround is to use
  2252. * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
  2253. *
  2254. * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
  2255. *
  2256. * AAK155 (model 26)
  2257. * AAP115 (model 30)
  2258. * AAT100 (model 37)
  2259. * BC86,AAY89,BD102 (model 44)
  2260. * BA97 (model 46)
  2261. *
  2262. */
  2263. if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
  2264. switch (boot_cpu_data.x86_model) {
  2265. case 26:
  2266. case 30:
  2267. case 37:
  2268. case 44:
  2269. case 46:
  2270. cpu_has_load_perf_global_ctrl = false;
  2271. printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
  2272. "does not work properly. Using workaround\n");
  2273. break;
  2274. default:
  2275. break;
  2276. }
  2277. }
  2278. return 0;
  2279. }
  2280. static struct vmcs *alloc_vmcs_cpu(int cpu)
  2281. {
  2282. int node = cpu_to_node(cpu);
  2283. struct page *pages;
  2284. struct vmcs *vmcs;
  2285. pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
  2286. if (!pages)
  2287. return NULL;
  2288. vmcs = page_address(pages);
  2289. memset(vmcs, 0, vmcs_config.size);
  2290. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  2291. return vmcs;
  2292. }
  2293. static struct vmcs *alloc_vmcs(void)
  2294. {
  2295. return alloc_vmcs_cpu(raw_smp_processor_id());
  2296. }
  2297. static void free_vmcs(struct vmcs *vmcs)
  2298. {
  2299. free_pages((unsigned long)vmcs, vmcs_config.order);
  2300. }
  2301. /*
  2302. * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
  2303. */
  2304. static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
  2305. {
  2306. if (!loaded_vmcs->vmcs)
  2307. return;
  2308. loaded_vmcs_clear(loaded_vmcs);
  2309. free_vmcs(loaded_vmcs->vmcs);
  2310. loaded_vmcs->vmcs = NULL;
  2311. }
  2312. static void free_kvm_area(void)
  2313. {
  2314. int cpu;
  2315. for_each_possible_cpu(cpu) {
  2316. free_vmcs(per_cpu(vmxarea, cpu));
  2317. per_cpu(vmxarea, cpu) = NULL;
  2318. }
  2319. }
  2320. static __init int alloc_kvm_area(void)
  2321. {
  2322. int cpu;
  2323. for_each_possible_cpu(cpu) {
  2324. struct vmcs *vmcs;
  2325. vmcs = alloc_vmcs_cpu(cpu);
  2326. if (!vmcs) {
  2327. free_kvm_area();
  2328. return -ENOMEM;
  2329. }
  2330. per_cpu(vmxarea, cpu) = vmcs;
  2331. }
  2332. return 0;
  2333. }
  2334. static __init int hardware_setup(void)
  2335. {
  2336. if (setup_vmcs_config(&vmcs_config) < 0)
  2337. return -EIO;
  2338. if (boot_cpu_has(X86_FEATURE_NX))
  2339. kvm_enable_efer_bits(EFER_NX);
  2340. if (!cpu_has_vmx_vpid())
  2341. enable_vpid = 0;
  2342. if (!cpu_has_vmx_ept() ||
  2343. !cpu_has_vmx_ept_4levels()) {
  2344. enable_ept = 0;
  2345. enable_unrestricted_guest = 0;
  2346. enable_ept_ad_bits = 0;
  2347. }
  2348. if (!cpu_has_vmx_ept_ad_bits())
  2349. enable_ept_ad_bits = 0;
  2350. if (!cpu_has_vmx_unrestricted_guest())
  2351. enable_unrestricted_guest = 0;
  2352. if (!cpu_has_vmx_flexpriority())
  2353. flexpriority_enabled = 0;
  2354. if (!cpu_has_vmx_tpr_shadow())
  2355. kvm_x86_ops->update_cr8_intercept = NULL;
  2356. if (enable_ept && !cpu_has_vmx_ept_2m_page())
  2357. kvm_disable_largepages();
  2358. if (!cpu_has_vmx_ple())
  2359. ple_gap = 0;
  2360. if (nested)
  2361. nested_vmx_setup_ctls_msrs();
  2362. return alloc_kvm_area();
  2363. }
  2364. static __exit void hardware_unsetup(void)
  2365. {
  2366. free_kvm_area();
  2367. }
  2368. static void fix_pmode_dataseg(int seg, struct kvm_save_segment *save)
  2369. {
  2370. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2371. if (vmcs_readl(sf->base) == save->base && (save->base & AR_S_MASK)) {
  2372. vmcs_write16(sf->selector, save->selector);
  2373. vmcs_writel(sf->base, save->base);
  2374. vmcs_write32(sf->limit, save->limit);
  2375. vmcs_write32(sf->ar_bytes, save->ar);
  2376. } else {
  2377. u32 dpl = (vmcs_read16(sf->selector) & SELECTOR_RPL_MASK)
  2378. << AR_DPL_SHIFT;
  2379. vmcs_write32(sf->ar_bytes, 0x93 | dpl);
  2380. }
  2381. }
  2382. static void enter_pmode(struct kvm_vcpu *vcpu)
  2383. {
  2384. unsigned long flags;
  2385. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2386. vmx->emulation_required = 1;
  2387. vmx->rmode.vm86_active = 0;
  2388. vmx_segment_cache_clear(vmx);
  2389. vmcs_write16(GUEST_TR_SELECTOR, vmx->rmode.tr.selector);
  2390. vmcs_writel(GUEST_TR_BASE, vmx->rmode.tr.base);
  2391. vmcs_write32(GUEST_TR_LIMIT, vmx->rmode.tr.limit);
  2392. vmcs_write32(GUEST_TR_AR_BYTES, vmx->rmode.tr.ar);
  2393. flags = vmcs_readl(GUEST_RFLAGS);
  2394. flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  2395. flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  2396. vmcs_writel(GUEST_RFLAGS, flags);
  2397. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  2398. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  2399. update_exception_bitmap(vcpu);
  2400. if (emulate_invalid_guest_state)
  2401. return;
  2402. fix_pmode_dataseg(VCPU_SREG_ES, &vmx->rmode.es);
  2403. fix_pmode_dataseg(VCPU_SREG_DS, &vmx->rmode.ds);
  2404. fix_pmode_dataseg(VCPU_SREG_GS, &vmx->rmode.gs);
  2405. fix_pmode_dataseg(VCPU_SREG_FS, &vmx->rmode.fs);
  2406. vmx_segment_cache_clear(vmx);
  2407. vmcs_write16(GUEST_SS_SELECTOR, 0);
  2408. vmcs_write32(GUEST_SS_AR_BYTES, 0x93);
  2409. vmcs_write16(GUEST_CS_SELECTOR,
  2410. vmcs_read16(GUEST_CS_SELECTOR) & ~SELECTOR_RPL_MASK);
  2411. vmcs_write32(GUEST_CS_AR_BYTES, 0x9b);
  2412. }
  2413. static gva_t rmode_tss_base(struct kvm *kvm)
  2414. {
  2415. if (!kvm->arch.tss_addr) {
  2416. struct kvm_memslots *slots;
  2417. struct kvm_memory_slot *slot;
  2418. gfn_t base_gfn;
  2419. slots = kvm_memslots(kvm);
  2420. slot = id_to_memslot(slots, 0);
  2421. base_gfn = slot->base_gfn + slot->npages - 3;
  2422. return base_gfn << PAGE_SHIFT;
  2423. }
  2424. return kvm->arch.tss_addr;
  2425. }
  2426. static void fix_rmode_seg(int seg, struct kvm_save_segment *save)
  2427. {
  2428. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2429. save->selector = vmcs_read16(sf->selector);
  2430. save->base = vmcs_readl(sf->base);
  2431. save->limit = vmcs_read32(sf->limit);
  2432. save->ar = vmcs_read32(sf->ar_bytes);
  2433. vmcs_write16(sf->selector, save->base >> 4);
  2434. vmcs_write32(sf->base, save->base & 0xffff0);
  2435. vmcs_write32(sf->limit, 0xffff);
  2436. vmcs_write32(sf->ar_bytes, 0xf3);
  2437. if (save->base & 0xf)
  2438. printk_once(KERN_WARNING "kvm: segment base is not paragraph"
  2439. " aligned when entering protected mode (seg=%d)",
  2440. seg);
  2441. }
  2442. static void enter_rmode(struct kvm_vcpu *vcpu)
  2443. {
  2444. unsigned long flags;
  2445. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2446. struct kvm_segment var;
  2447. if (enable_unrestricted_guest)
  2448. return;
  2449. vmx->emulation_required = 1;
  2450. vmx->rmode.vm86_active = 1;
  2451. /*
  2452. * Very old userspace does not call KVM_SET_TSS_ADDR before entering
  2453. * vcpu. Call it here with phys address pointing 16M below 4G.
  2454. */
  2455. if (!vcpu->kvm->arch.tss_addr) {
  2456. printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
  2457. "called before entering vcpu\n");
  2458. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  2459. vmx_set_tss_addr(vcpu->kvm, 0xfeffd000);
  2460. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  2461. }
  2462. vmx_segment_cache_clear(vmx);
  2463. vmx->rmode.tr.selector = vmcs_read16(GUEST_TR_SELECTOR);
  2464. vmx->rmode.tr.base = vmcs_readl(GUEST_TR_BASE);
  2465. vmcs_writel(GUEST_TR_BASE, rmode_tss_base(vcpu->kvm));
  2466. vmx->rmode.tr.limit = vmcs_read32(GUEST_TR_LIMIT);
  2467. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  2468. vmx->rmode.tr.ar = vmcs_read32(GUEST_TR_AR_BYTES);
  2469. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  2470. flags = vmcs_readl(GUEST_RFLAGS);
  2471. vmx->rmode.save_rflags = flags;
  2472. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  2473. vmcs_writel(GUEST_RFLAGS, flags);
  2474. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  2475. update_exception_bitmap(vcpu);
  2476. if (emulate_invalid_guest_state)
  2477. goto continue_rmode;
  2478. vmx_get_segment(vcpu, &var, VCPU_SREG_SS);
  2479. vmx_set_segment(vcpu, &var, VCPU_SREG_SS);
  2480. vmx_get_segment(vcpu, &var, VCPU_SREG_CS);
  2481. vmx_set_segment(vcpu, &var, VCPU_SREG_CS);
  2482. vmx_get_segment(vcpu, &var, VCPU_SREG_ES);
  2483. vmx_set_segment(vcpu, &var, VCPU_SREG_ES);
  2484. vmx_get_segment(vcpu, &var, VCPU_SREG_DS);
  2485. vmx_set_segment(vcpu, &var, VCPU_SREG_DS);
  2486. vmx_get_segment(vcpu, &var, VCPU_SREG_GS);
  2487. vmx_set_segment(vcpu, &var, VCPU_SREG_GS);
  2488. vmx_get_segment(vcpu, &var, VCPU_SREG_FS);
  2489. vmx_set_segment(vcpu, &var, VCPU_SREG_FS);
  2490. continue_rmode:
  2491. kvm_mmu_reset_context(vcpu);
  2492. }
  2493. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  2494. {
  2495. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2496. struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  2497. if (!msr)
  2498. return;
  2499. /*
  2500. * Force kernel_gs_base reloading before EFER changes, as control
  2501. * of this msr depends on is_long_mode().
  2502. */
  2503. vmx_load_host_state(to_vmx(vcpu));
  2504. vcpu->arch.efer = efer;
  2505. if (efer & EFER_LMA) {
  2506. vmcs_write32(VM_ENTRY_CONTROLS,
  2507. vmcs_read32(VM_ENTRY_CONTROLS) |
  2508. VM_ENTRY_IA32E_MODE);
  2509. msr->data = efer;
  2510. } else {
  2511. vmcs_write32(VM_ENTRY_CONTROLS,
  2512. vmcs_read32(VM_ENTRY_CONTROLS) &
  2513. ~VM_ENTRY_IA32E_MODE);
  2514. msr->data = efer & ~EFER_LME;
  2515. }
  2516. setup_msrs(vmx);
  2517. }
  2518. #ifdef CONFIG_X86_64
  2519. static void enter_lmode(struct kvm_vcpu *vcpu)
  2520. {
  2521. u32 guest_tr_ar;
  2522. vmx_segment_cache_clear(to_vmx(vcpu));
  2523. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  2524. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  2525. pr_debug_ratelimited("%s: tss fixup for long mode. \n",
  2526. __func__);
  2527. vmcs_write32(GUEST_TR_AR_BYTES,
  2528. (guest_tr_ar & ~AR_TYPE_MASK)
  2529. | AR_TYPE_BUSY_64_TSS);
  2530. }
  2531. vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
  2532. }
  2533. static void exit_lmode(struct kvm_vcpu *vcpu)
  2534. {
  2535. vmcs_write32(VM_ENTRY_CONTROLS,
  2536. vmcs_read32(VM_ENTRY_CONTROLS)
  2537. & ~VM_ENTRY_IA32E_MODE);
  2538. vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
  2539. }
  2540. #endif
  2541. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  2542. {
  2543. vpid_sync_context(to_vmx(vcpu));
  2544. if (enable_ept) {
  2545. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2546. return;
  2547. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  2548. }
  2549. }
  2550. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  2551. {
  2552. ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
  2553. vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
  2554. vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
  2555. }
  2556. static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
  2557. {
  2558. if (enable_ept && is_paging(vcpu))
  2559. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2560. __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
  2561. }
  2562. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  2563. {
  2564. ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
  2565. vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
  2566. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
  2567. }
  2568. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  2569. {
  2570. if (!test_bit(VCPU_EXREG_PDPTR,
  2571. (unsigned long *)&vcpu->arch.regs_dirty))
  2572. return;
  2573. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2574. vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
  2575. vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
  2576. vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
  2577. vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
  2578. }
  2579. }
  2580. static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
  2581. {
  2582. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2583. vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
  2584. vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
  2585. vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
  2586. vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
  2587. }
  2588. __set_bit(VCPU_EXREG_PDPTR,
  2589. (unsigned long *)&vcpu->arch.regs_avail);
  2590. __set_bit(VCPU_EXREG_PDPTR,
  2591. (unsigned long *)&vcpu->arch.regs_dirty);
  2592. }
  2593. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  2594. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  2595. unsigned long cr0,
  2596. struct kvm_vcpu *vcpu)
  2597. {
  2598. if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
  2599. vmx_decache_cr3(vcpu);
  2600. if (!(cr0 & X86_CR0_PG)) {
  2601. /* From paging/starting to nonpaging */
  2602. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2603. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  2604. (CPU_BASED_CR3_LOAD_EXITING |
  2605. CPU_BASED_CR3_STORE_EXITING));
  2606. vcpu->arch.cr0 = cr0;
  2607. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2608. } else if (!is_paging(vcpu)) {
  2609. /* From nonpaging to paging */
  2610. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2611. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  2612. ~(CPU_BASED_CR3_LOAD_EXITING |
  2613. CPU_BASED_CR3_STORE_EXITING));
  2614. vcpu->arch.cr0 = cr0;
  2615. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2616. }
  2617. if (!(cr0 & X86_CR0_WP))
  2618. *hw_cr0 &= ~X86_CR0_WP;
  2619. }
  2620. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  2621. {
  2622. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2623. unsigned long hw_cr0;
  2624. if (enable_unrestricted_guest)
  2625. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK_UNRESTRICTED_GUEST)
  2626. | KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
  2627. else
  2628. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK) | KVM_VM_CR0_ALWAYS_ON;
  2629. if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
  2630. enter_pmode(vcpu);
  2631. if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
  2632. enter_rmode(vcpu);
  2633. #ifdef CONFIG_X86_64
  2634. if (vcpu->arch.efer & EFER_LME) {
  2635. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  2636. enter_lmode(vcpu);
  2637. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  2638. exit_lmode(vcpu);
  2639. }
  2640. #endif
  2641. if (enable_ept)
  2642. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  2643. if (!vcpu->fpu_active)
  2644. hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
  2645. vmcs_writel(CR0_READ_SHADOW, cr0);
  2646. vmcs_writel(GUEST_CR0, hw_cr0);
  2647. vcpu->arch.cr0 = cr0;
  2648. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2649. }
  2650. static u64 construct_eptp(unsigned long root_hpa)
  2651. {
  2652. u64 eptp;
  2653. /* TODO write the value reading from MSR */
  2654. eptp = VMX_EPT_DEFAULT_MT |
  2655. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  2656. if (enable_ept_ad_bits)
  2657. eptp |= VMX_EPT_AD_ENABLE_BIT;
  2658. eptp |= (root_hpa & PAGE_MASK);
  2659. return eptp;
  2660. }
  2661. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  2662. {
  2663. unsigned long guest_cr3;
  2664. u64 eptp;
  2665. guest_cr3 = cr3;
  2666. if (enable_ept) {
  2667. eptp = construct_eptp(cr3);
  2668. vmcs_write64(EPT_POINTER, eptp);
  2669. guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
  2670. vcpu->kvm->arch.ept_identity_map_addr;
  2671. ept_load_pdptrs(vcpu);
  2672. }
  2673. vmx_flush_tlb(vcpu);
  2674. vmcs_writel(GUEST_CR3, guest_cr3);
  2675. }
  2676. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  2677. {
  2678. unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
  2679. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  2680. if (cr4 & X86_CR4_VMXE) {
  2681. /*
  2682. * To use VMXON (and later other VMX instructions), a guest
  2683. * must first be able to turn on cr4.VMXE (see handle_vmon()).
  2684. * So basically the check on whether to allow nested VMX
  2685. * is here.
  2686. */
  2687. if (!nested_vmx_allowed(vcpu))
  2688. return 1;
  2689. } else if (to_vmx(vcpu)->nested.vmxon)
  2690. return 1;
  2691. vcpu->arch.cr4 = cr4;
  2692. if (enable_ept) {
  2693. if (!is_paging(vcpu)) {
  2694. hw_cr4 &= ~X86_CR4_PAE;
  2695. hw_cr4 |= X86_CR4_PSE;
  2696. } else if (!(cr4 & X86_CR4_PAE)) {
  2697. hw_cr4 &= ~X86_CR4_PAE;
  2698. }
  2699. }
  2700. vmcs_writel(CR4_READ_SHADOW, cr4);
  2701. vmcs_writel(GUEST_CR4, hw_cr4);
  2702. return 0;
  2703. }
  2704. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  2705. struct kvm_segment *var, int seg)
  2706. {
  2707. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2708. struct kvm_save_segment *save;
  2709. u32 ar;
  2710. if (vmx->rmode.vm86_active
  2711. && (seg == VCPU_SREG_TR || seg == VCPU_SREG_ES
  2712. || seg == VCPU_SREG_DS || seg == VCPU_SREG_FS
  2713. || seg == VCPU_SREG_GS)
  2714. && !emulate_invalid_guest_state) {
  2715. switch (seg) {
  2716. case VCPU_SREG_TR: save = &vmx->rmode.tr; break;
  2717. case VCPU_SREG_ES: save = &vmx->rmode.es; break;
  2718. case VCPU_SREG_DS: save = &vmx->rmode.ds; break;
  2719. case VCPU_SREG_FS: save = &vmx->rmode.fs; break;
  2720. case VCPU_SREG_GS: save = &vmx->rmode.gs; break;
  2721. default: BUG();
  2722. }
  2723. var->selector = save->selector;
  2724. var->base = save->base;
  2725. var->limit = save->limit;
  2726. ar = save->ar;
  2727. if (seg == VCPU_SREG_TR
  2728. || var->selector == vmx_read_guest_seg_selector(vmx, seg))
  2729. goto use_saved_rmode_seg;
  2730. }
  2731. var->base = vmx_read_guest_seg_base(vmx, seg);
  2732. var->limit = vmx_read_guest_seg_limit(vmx, seg);
  2733. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  2734. ar = vmx_read_guest_seg_ar(vmx, seg);
  2735. use_saved_rmode_seg:
  2736. if ((ar & AR_UNUSABLE_MASK) && !emulate_invalid_guest_state)
  2737. ar = 0;
  2738. var->type = ar & 15;
  2739. var->s = (ar >> 4) & 1;
  2740. var->dpl = (ar >> 5) & 3;
  2741. var->present = (ar >> 7) & 1;
  2742. var->avl = (ar >> 12) & 1;
  2743. var->l = (ar >> 13) & 1;
  2744. var->db = (ar >> 14) & 1;
  2745. var->g = (ar >> 15) & 1;
  2746. var->unusable = (ar >> 16) & 1;
  2747. }
  2748. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  2749. {
  2750. struct kvm_segment s;
  2751. if (to_vmx(vcpu)->rmode.vm86_active) {
  2752. vmx_get_segment(vcpu, &s, seg);
  2753. return s.base;
  2754. }
  2755. return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
  2756. }
  2757. static int __vmx_get_cpl(struct kvm_vcpu *vcpu)
  2758. {
  2759. if (!is_protmode(vcpu))
  2760. return 0;
  2761. if (!is_long_mode(vcpu)
  2762. && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
  2763. return 3;
  2764. return vmx_read_guest_seg_selector(to_vmx(vcpu), VCPU_SREG_CS) & 3;
  2765. }
  2766. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  2767. {
  2768. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2769. /*
  2770. * If we enter real mode with cs.sel & 3 != 0, the normal CPL calculations
  2771. * fail; use the cache instead.
  2772. */
  2773. if (unlikely(vmx->emulation_required && emulate_invalid_guest_state)) {
  2774. return vmx->cpl;
  2775. }
  2776. if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
  2777. __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2778. vmx->cpl = __vmx_get_cpl(vcpu);
  2779. }
  2780. return vmx->cpl;
  2781. }
  2782. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  2783. {
  2784. u32 ar;
  2785. if (var->unusable || !var->present)
  2786. ar = 1 << 16;
  2787. else {
  2788. ar = var->type & 15;
  2789. ar |= (var->s & 1) << 4;
  2790. ar |= (var->dpl & 3) << 5;
  2791. ar |= (var->present & 1) << 7;
  2792. ar |= (var->avl & 1) << 12;
  2793. ar |= (var->l & 1) << 13;
  2794. ar |= (var->db & 1) << 14;
  2795. ar |= (var->g & 1) << 15;
  2796. }
  2797. return ar;
  2798. }
  2799. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  2800. struct kvm_segment *var, int seg)
  2801. {
  2802. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2803. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2804. u32 ar;
  2805. vmx_segment_cache_clear(vmx);
  2806. if (vmx->rmode.vm86_active && seg == VCPU_SREG_TR) {
  2807. vmcs_write16(sf->selector, var->selector);
  2808. vmx->rmode.tr.selector = var->selector;
  2809. vmx->rmode.tr.base = var->base;
  2810. vmx->rmode.tr.limit = var->limit;
  2811. vmx->rmode.tr.ar = vmx_segment_access_rights(var);
  2812. return;
  2813. }
  2814. vmcs_writel(sf->base, var->base);
  2815. vmcs_write32(sf->limit, var->limit);
  2816. vmcs_write16(sf->selector, var->selector);
  2817. if (vmx->rmode.vm86_active && var->s) {
  2818. /*
  2819. * Hack real-mode segments into vm86 compatibility.
  2820. */
  2821. if (var->base == 0xffff0000 && var->selector == 0xf000)
  2822. vmcs_writel(sf->base, 0xf0000);
  2823. ar = 0xf3;
  2824. } else
  2825. ar = vmx_segment_access_rights(var);
  2826. /*
  2827. * Fix the "Accessed" bit in AR field of segment registers for older
  2828. * qemu binaries.
  2829. * IA32 arch specifies that at the time of processor reset the
  2830. * "Accessed" bit in the AR field of segment registers is 1. And qemu
  2831. * is setting it to 0 in the userland code. This causes invalid guest
  2832. * state vmexit when "unrestricted guest" mode is turned on.
  2833. * Fix for this setup issue in cpu_reset is being pushed in the qemu
  2834. * tree. Newer qemu binaries with that qemu fix would not need this
  2835. * kvm hack.
  2836. */
  2837. if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
  2838. ar |= 0x1; /* Accessed */
  2839. vmcs_write32(sf->ar_bytes, ar);
  2840. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2841. /*
  2842. * Fix segments for real mode guest in hosts that don't have
  2843. * "unrestricted_mode" or it was disabled.
  2844. * This is done to allow migration of the guests from hosts with
  2845. * unrestricted guest like Westmere to older host that don't have
  2846. * unrestricted guest like Nehelem.
  2847. */
  2848. if (!enable_unrestricted_guest && vmx->rmode.vm86_active) {
  2849. switch (seg) {
  2850. case VCPU_SREG_CS:
  2851. vmcs_write32(GUEST_CS_AR_BYTES, 0xf3);
  2852. vmcs_write32(GUEST_CS_LIMIT, 0xffff);
  2853. if (vmcs_readl(GUEST_CS_BASE) == 0xffff0000)
  2854. vmcs_writel(GUEST_CS_BASE, 0xf0000);
  2855. vmcs_write16(GUEST_CS_SELECTOR,
  2856. vmcs_readl(GUEST_CS_BASE) >> 4);
  2857. break;
  2858. case VCPU_SREG_ES:
  2859. fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.es);
  2860. break;
  2861. case VCPU_SREG_DS:
  2862. fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.ds);
  2863. break;
  2864. case VCPU_SREG_GS:
  2865. fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.gs);
  2866. break;
  2867. case VCPU_SREG_FS:
  2868. fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.fs);
  2869. break;
  2870. case VCPU_SREG_SS:
  2871. vmcs_write16(GUEST_SS_SELECTOR,
  2872. vmcs_readl(GUEST_SS_BASE) >> 4);
  2873. vmcs_write32(GUEST_SS_LIMIT, 0xffff);
  2874. vmcs_write32(GUEST_SS_AR_BYTES, 0xf3);
  2875. break;
  2876. }
  2877. }
  2878. }
  2879. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  2880. {
  2881. u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
  2882. *db = (ar >> 14) & 1;
  2883. *l = (ar >> 13) & 1;
  2884. }
  2885. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2886. {
  2887. dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
  2888. dt->address = vmcs_readl(GUEST_IDTR_BASE);
  2889. }
  2890. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2891. {
  2892. vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
  2893. vmcs_writel(GUEST_IDTR_BASE, dt->address);
  2894. }
  2895. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2896. {
  2897. dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
  2898. dt->address = vmcs_readl(GUEST_GDTR_BASE);
  2899. }
  2900. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  2901. {
  2902. vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
  2903. vmcs_writel(GUEST_GDTR_BASE, dt->address);
  2904. }
  2905. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  2906. {
  2907. struct kvm_segment var;
  2908. u32 ar;
  2909. vmx_get_segment(vcpu, &var, seg);
  2910. ar = vmx_segment_access_rights(&var);
  2911. if (var.base != (var.selector << 4))
  2912. return false;
  2913. if (var.limit != 0xffff)
  2914. return false;
  2915. if (ar != 0xf3)
  2916. return false;
  2917. return true;
  2918. }
  2919. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  2920. {
  2921. struct kvm_segment cs;
  2922. unsigned int cs_rpl;
  2923. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  2924. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  2925. if (cs.unusable)
  2926. return false;
  2927. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  2928. return false;
  2929. if (!cs.s)
  2930. return false;
  2931. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  2932. if (cs.dpl > cs_rpl)
  2933. return false;
  2934. } else {
  2935. if (cs.dpl != cs_rpl)
  2936. return false;
  2937. }
  2938. if (!cs.present)
  2939. return false;
  2940. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  2941. return true;
  2942. }
  2943. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  2944. {
  2945. struct kvm_segment ss;
  2946. unsigned int ss_rpl;
  2947. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  2948. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  2949. if (ss.unusable)
  2950. return true;
  2951. if (ss.type != 3 && ss.type != 7)
  2952. return false;
  2953. if (!ss.s)
  2954. return false;
  2955. if (ss.dpl != ss_rpl) /* DPL != RPL */
  2956. return false;
  2957. if (!ss.present)
  2958. return false;
  2959. return true;
  2960. }
  2961. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  2962. {
  2963. struct kvm_segment var;
  2964. unsigned int rpl;
  2965. vmx_get_segment(vcpu, &var, seg);
  2966. rpl = var.selector & SELECTOR_RPL_MASK;
  2967. if (var.unusable)
  2968. return true;
  2969. if (!var.s)
  2970. return false;
  2971. if (!var.present)
  2972. return false;
  2973. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  2974. if (var.dpl < rpl) /* DPL < RPL */
  2975. return false;
  2976. }
  2977. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  2978. * rights flags
  2979. */
  2980. return true;
  2981. }
  2982. static bool tr_valid(struct kvm_vcpu *vcpu)
  2983. {
  2984. struct kvm_segment tr;
  2985. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  2986. if (tr.unusable)
  2987. return false;
  2988. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  2989. return false;
  2990. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  2991. return false;
  2992. if (!tr.present)
  2993. return false;
  2994. return true;
  2995. }
  2996. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  2997. {
  2998. struct kvm_segment ldtr;
  2999. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  3000. if (ldtr.unusable)
  3001. return true;
  3002. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  3003. return false;
  3004. if (ldtr.type != 2)
  3005. return false;
  3006. if (!ldtr.present)
  3007. return false;
  3008. return true;
  3009. }
  3010. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  3011. {
  3012. struct kvm_segment cs, ss;
  3013. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3014. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  3015. return ((cs.selector & SELECTOR_RPL_MASK) ==
  3016. (ss.selector & SELECTOR_RPL_MASK));
  3017. }
  3018. /*
  3019. * Check if guest state is valid. Returns true if valid, false if
  3020. * not.
  3021. * We assume that registers are always usable
  3022. */
  3023. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  3024. {
  3025. /* real mode guest state checks */
  3026. if (!is_protmode(vcpu)) {
  3027. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  3028. return false;
  3029. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  3030. return false;
  3031. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  3032. return false;
  3033. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  3034. return false;
  3035. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  3036. return false;
  3037. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  3038. return false;
  3039. } else {
  3040. /* protected mode guest state checks */
  3041. if (!cs_ss_rpl_check(vcpu))
  3042. return false;
  3043. if (!code_segment_valid(vcpu))
  3044. return false;
  3045. if (!stack_segment_valid(vcpu))
  3046. return false;
  3047. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  3048. return false;
  3049. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  3050. return false;
  3051. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  3052. return false;
  3053. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  3054. return false;
  3055. if (!tr_valid(vcpu))
  3056. return false;
  3057. if (!ldtr_valid(vcpu))
  3058. return false;
  3059. }
  3060. /* TODO:
  3061. * - Add checks on RIP
  3062. * - Add checks on RFLAGS
  3063. */
  3064. return true;
  3065. }
  3066. static int init_rmode_tss(struct kvm *kvm)
  3067. {
  3068. gfn_t fn;
  3069. u16 data = 0;
  3070. int r, idx, ret = 0;
  3071. idx = srcu_read_lock(&kvm->srcu);
  3072. fn = rmode_tss_base(kvm) >> PAGE_SHIFT;
  3073. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3074. if (r < 0)
  3075. goto out;
  3076. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  3077. r = kvm_write_guest_page(kvm, fn++, &data,
  3078. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  3079. if (r < 0)
  3080. goto out;
  3081. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  3082. if (r < 0)
  3083. goto out;
  3084. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3085. if (r < 0)
  3086. goto out;
  3087. data = ~0;
  3088. r = kvm_write_guest_page(kvm, fn, &data,
  3089. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  3090. sizeof(u8));
  3091. if (r < 0)
  3092. goto out;
  3093. ret = 1;
  3094. out:
  3095. srcu_read_unlock(&kvm->srcu, idx);
  3096. return ret;
  3097. }
  3098. static int init_rmode_identity_map(struct kvm *kvm)
  3099. {
  3100. int i, idx, r, ret;
  3101. pfn_t identity_map_pfn;
  3102. u32 tmp;
  3103. if (!enable_ept)
  3104. return 1;
  3105. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  3106. printk(KERN_ERR "EPT: identity-mapping pagetable "
  3107. "haven't been allocated!\n");
  3108. return 0;
  3109. }
  3110. if (likely(kvm->arch.ept_identity_pagetable_done))
  3111. return 1;
  3112. ret = 0;
  3113. identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
  3114. idx = srcu_read_lock(&kvm->srcu);
  3115. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  3116. if (r < 0)
  3117. goto out;
  3118. /* Set up identity-mapping pagetable for EPT in real mode */
  3119. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  3120. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  3121. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  3122. r = kvm_write_guest_page(kvm, identity_map_pfn,
  3123. &tmp, i * sizeof(tmp), sizeof(tmp));
  3124. if (r < 0)
  3125. goto out;
  3126. }
  3127. kvm->arch.ept_identity_pagetable_done = true;
  3128. ret = 1;
  3129. out:
  3130. srcu_read_unlock(&kvm->srcu, idx);
  3131. return ret;
  3132. }
  3133. static void seg_setup(int seg)
  3134. {
  3135. struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  3136. unsigned int ar;
  3137. vmcs_write16(sf->selector, 0);
  3138. vmcs_writel(sf->base, 0);
  3139. vmcs_write32(sf->limit, 0xffff);
  3140. if (enable_unrestricted_guest) {
  3141. ar = 0x93;
  3142. if (seg == VCPU_SREG_CS)
  3143. ar |= 0x08; /* code segment */
  3144. } else
  3145. ar = 0xf3;
  3146. vmcs_write32(sf->ar_bytes, ar);
  3147. }
  3148. static int alloc_apic_access_page(struct kvm *kvm)
  3149. {
  3150. struct kvm_userspace_memory_region kvm_userspace_mem;
  3151. int r = 0;
  3152. mutex_lock(&kvm->slots_lock);
  3153. if (kvm->arch.apic_access_page)
  3154. goto out;
  3155. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  3156. kvm_userspace_mem.flags = 0;
  3157. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  3158. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3159. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  3160. if (r)
  3161. goto out;
  3162. kvm->arch.apic_access_page = gfn_to_page(kvm, 0xfee00);
  3163. out:
  3164. mutex_unlock(&kvm->slots_lock);
  3165. return r;
  3166. }
  3167. static int alloc_identity_pagetable(struct kvm *kvm)
  3168. {
  3169. struct kvm_userspace_memory_region kvm_userspace_mem;
  3170. int r = 0;
  3171. mutex_lock(&kvm->slots_lock);
  3172. if (kvm->arch.ept_identity_pagetable)
  3173. goto out;
  3174. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  3175. kvm_userspace_mem.flags = 0;
  3176. kvm_userspace_mem.guest_phys_addr =
  3177. kvm->arch.ept_identity_map_addr;
  3178. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3179. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem, 0);
  3180. if (r)
  3181. goto out;
  3182. kvm->arch.ept_identity_pagetable = gfn_to_page(kvm,
  3183. kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
  3184. out:
  3185. mutex_unlock(&kvm->slots_lock);
  3186. return r;
  3187. }
  3188. static void allocate_vpid(struct vcpu_vmx *vmx)
  3189. {
  3190. int vpid;
  3191. vmx->vpid = 0;
  3192. if (!enable_vpid)
  3193. return;
  3194. spin_lock(&vmx_vpid_lock);
  3195. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  3196. if (vpid < VMX_NR_VPIDS) {
  3197. vmx->vpid = vpid;
  3198. __set_bit(vpid, vmx_vpid_bitmap);
  3199. }
  3200. spin_unlock(&vmx_vpid_lock);
  3201. }
  3202. static void free_vpid(struct vcpu_vmx *vmx)
  3203. {
  3204. if (!enable_vpid)
  3205. return;
  3206. spin_lock(&vmx_vpid_lock);
  3207. if (vmx->vpid != 0)
  3208. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  3209. spin_unlock(&vmx_vpid_lock);
  3210. }
  3211. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap, u32 msr)
  3212. {
  3213. int f = sizeof(unsigned long);
  3214. if (!cpu_has_vmx_msr_bitmap())
  3215. return;
  3216. /*
  3217. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  3218. * have the write-low and read-high bitmap offsets the wrong way round.
  3219. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  3220. */
  3221. if (msr <= 0x1fff) {
  3222. __clear_bit(msr, msr_bitmap + 0x000 / f); /* read-low */
  3223. __clear_bit(msr, msr_bitmap + 0x800 / f); /* write-low */
  3224. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  3225. msr &= 0x1fff;
  3226. __clear_bit(msr, msr_bitmap + 0x400 / f); /* read-high */
  3227. __clear_bit(msr, msr_bitmap + 0xc00 / f); /* write-high */
  3228. }
  3229. }
  3230. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  3231. {
  3232. if (!longmode_only)
  3233. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy, msr);
  3234. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode, msr);
  3235. }
  3236. /*
  3237. * Set up the vmcs's constant host-state fields, i.e., host-state fields that
  3238. * will not change in the lifetime of the guest.
  3239. * Note that host-state that does change is set elsewhere. E.g., host-state
  3240. * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
  3241. */
  3242. static void vmx_set_constant_host_state(void)
  3243. {
  3244. u32 low32, high32;
  3245. unsigned long tmpl;
  3246. struct desc_ptr dt;
  3247. vmcs_writel(HOST_CR0, read_cr0() | X86_CR0_TS); /* 22.2.3 */
  3248. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  3249. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  3250. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  3251. #ifdef CONFIG_X86_64
  3252. /*
  3253. * Load null selectors, so we can avoid reloading them in
  3254. * __vmx_load_host_state(), in case userspace uses the null selectors
  3255. * too (the expected case).
  3256. */
  3257. vmcs_write16(HOST_DS_SELECTOR, 0);
  3258. vmcs_write16(HOST_ES_SELECTOR, 0);
  3259. #else
  3260. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3261. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3262. #endif
  3263. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3264. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  3265. native_store_idt(&dt);
  3266. vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
  3267. asm("mov $.Lkvm_vmx_return, %0" : "=r"(tmpl));
  3268. vmcs_writel(HOST_RIP, tmpl); /* 22.2.5 */
  3269. rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
  3270. vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
  3271. rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
  3272. vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
  3273. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  3274. rdmsr(MSR_IA32_CR_PAT, low32, high32);
  3275. vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
  3276. }
  3277. }
  3278. static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
  3279. {
  3280. vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
  3281. if (enable_ept)
  3282. vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
  3283. if (is_guest_mode(&vmx->vcpu))
  3284. vmx->vcpu.arch.cr4_guest_owned_bits &=
  3285. ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
  3286. vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
  3287. }
  3288. static u32 vmx_exec_control(struct vcpu_vmx *vmx)
  3289. {
  3290. u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
  3291. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  3292. exec_control &= ~CPU_BASED_TPR_SHADOW;
  3293. #ifdef CONFIG_X86_64
  3294. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  3295. CPU_BASED_CR8_LOAD_EXITING;
  3296. #endif
  3297. }
  3298. if (!enable_ept)
  3299. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  3300. CPU_BASED_CR3_LOAD_EXITING |
  3301. CPU_BASED_INVLPG_EXITING;
  3302. return exec_control;
  3303. }
  3304. static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
  3305. {
  3306. u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  3307. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3308. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  3309. if (vmx->vpid == 0)
  3310. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  3311. if (!enable_ept) {
  3312. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  3313. enable_unrestricted_guest = 0;
  3314. /* Enable INVPCID for non-ept guests may cause performance regression. */
  3315. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  3316. }
  3317. if (!enable_unrestricted_guest)
  3318. exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
  3319. if (!ple_gap)
  3320. exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  3321. return exec_control;
  3322. }
  3323. static void ept_set_mmio_spte_mask(void)
  3324. {
  3325. /*
  3326. * EPT Misconfigurations can be generated if the value of bits 2:0
  3327. * of an EPT paging-structure entry is 110b (write/execute).
  3328. * Also, magic bits (0xffull << 49) is set to quickly identify mmio
  3329. * spte.
  3330. */
  3331. kvm_mmu_set_mmio_spte_mask(0xffull << 49 | 0x6ull);
  3332. }
  3333. /*
  3334. * Sets up the vmcs for emulated real mode.
  3335. */
  3336. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  3337. {
  3338. #ifdef CONFIG_X86_64
  3339. unsigned long a;
  3340. #endif
  3341. int i;
  3342. /* I/O */
  3343. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  3344. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  3345. if (cpu_has_vmx_msr_bitmap())
  3346. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  3347. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  3348. /* Control */
  3349. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  3350. vmcs_config.pin_based_exec_ctrl);
  3351. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
  3352. if (cpu_has_secondary_exec_ctrls()) {
  3353. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  3354. vmx_secondary_exec_control(vmx));
  3355. }
  3356. if (ple_gap) {
  3357. vmcs_write32(PLE_GAP, ple_gap);
  3358. vmcs_write32(PLE_WINDOW, ple_window);
  3359. }
  3360. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  3361. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  3362. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  3363. vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
  3364. vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
  3365. vmx_set_constant_host_state();
  3366. #ifdef CONFIG_X86_64
  3367. rdmsrl(MSR_FS_BASE, a);
  3368. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  3369. rdmsrl(MSR_GS_BASE, a);
  3370. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  3371. #else
  3372. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  3373. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  3374. #endif
  3375. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  3376. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  3377. vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
  3378. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  3379. vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
  3380. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  3381. u32 msr_low, msr_high;
  3382. u64 host_pat;
  3383. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  3384. host_pat = msr_low | ((u64) msr_high << 32);
  3385. /* Write the default value follow host pat */
  3386. vmcs_write64(GUEST_IA32_PAT, host_pat);
  3387. /* Keep arch.pat sync with GUEST_IA32_PAT */
  3388. vmx->vcpu.arch.pat = host_pat;
  3389. }
  3390. for (i = 0; i < NR_VMX_MSR; ++i) {
  3391. u32 index = vmx_msr_index[i];
  3392. u32 data_low, data_high;
  3393. int j = vmx->nmsrs;
  3394. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  3395. continue;
  3396. if (wrmsr_safe(index, data_low, data_high) < 0)
  3397. continue;
  3398. vmx->guest_msrs[j].index = i;
  3399. vmx->guest_msrs[j].data = 0;
  3400. vmx->guest_msrs[j].mask = -1ull;
  3401. ++vmx->nmsrs;
  3402. }
  3403. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  3404. /* 22.2.1, 20.8.1 */
  3405. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  3406. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  3407. set_cr4_guest_host_mask(vmx);
  3408. kvm_write_tsc(&vmx->vcpu, 0);
  3409. return 0;
  3410. }
  3411. static int vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  3412. {
  3413. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3414. u64 msr;
  3415. int ret;
  3416. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP));
  3417. vmx->rmode.vm86_active = 0;
  3418. vmx->soft_vnmi_blocked = 0;
  3419. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  3420. kvm_set_cr8(&vmx->vcpu, 0);
  3421. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  3422. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  3423. msr |= MSR_IA32_APICBASE_BSP;
  3424. kvm_set_apic_base(&vmx->vcpu, msr);
  3425. ret = fx_init(&vmx->vcpu);
  3426. if (ret != 0)
  3427. goto out;
  3428. vmx_segment_cache_clear(vmx);
  3429. seg_setup(VCPU_SREG_CS);
  3430. /*
  3431. * GUEST_CS_BASE should really be 0xffff0000, but VT vm86 mode
  3432. * insists on having GUEST_CS_BASE == GUEST_CS_SELECTOR << 4. Sigh.
  3433. */
  3434. if (kvm_vcpu_is_bsp(&vmx->vcpu)) {
  3435. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  3436. vmcs_writel(GUEST_CS_BASE, 0x000f0000);
  3437. } else {
  3438. vmcs_write16(GUEST_CS_SELECTOR, vmx->vcpu.arch.sipi_vector << 8);
  3439. vmcs_writel(GUEST_CS_BASE, vmx->vcpu.arch.sipi_vector << 12);
  3440. }
  3441. seg_setup(VCPU_SREG_DS);
  3442. seg_setup(VCPU_SREG_ES);
  3443. seg_setup(VCPU_SREG_FS);
  3444. seg_setup(VCPU_SREG_GS);
  3445. seg_setup(VCPU_SREG_SS);
  3446. vmcs_write16(GUEST_TR_SELECTOR, 0);
  3447. vmcs_writel(GUEST_TR_BASE, 0);
  3448. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  3449. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  3450. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  3451. vmcs_writel(GUEST_LDTR_BASE, 0);
  3452. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  3453. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  3454. vmcs_write32(GUEST_SYSENTER_CS, 0);
  3455. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  3456. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  3457. vmcs_writel(GUEST_RFLAGS, 0x02);
  3458. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  3459. kvm_rip_write(vcpu, 0xfff0);
  3460. else
  3461. kvm_rip_write(vcpu, 0);
  3462. kvm_register_write(vcpu, VCPU_REGS_RSP, 0);
  3463. vmcs_writel(GUEST_DR7, 0x400);
  3464. vmcs_writel(GUEST_GDTR_BASE, 0);
  3465. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  3466. vmcs_writel(GUEST_IDTR_BASE, 0);
  3467. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  3468. vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
  3469. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  3470. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  3471. /* Special registers */
  3472. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  3473. setup_msrs(vmx);
  3474. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  3475. if (cpu_has_vmx_tpr_shadow()) {
  3476. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  3477. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  3478. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  3479. __pa(vmx->vcpu.arch.apic->regs));
  3480. vmcs_write32(TPR_THRESHOLD, 0);
  3481. }
  3482. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3483. vmcs_write64(APIC_ACCESS_ADDR,
  3484. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  3485. if (vmx->vpid != 0)
  3486. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  3487. vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
  3488. vcpu->srcu_idx = srcu_read_lock(&vcpu->kvm->srcu);
  3489. vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
  3490. srcu_read_unlock(&vcpu->kvm->srcu, vcpu->srcu_idx);
  3491. vmx_set_cr4(&vmx->vcpu, 0);
  3492. vmx_set_efer(&vmx->vcpu, 0);
  3493. vmx_fpu_activate(&vmx->vcpu);
  3494. update_exception_bitmap(&vmx->vcpu);
  3495. vpid_sync_context(vmx);
  3496. ret = 0;
  3497. /* HACK: Don't enable emulation on guest boot/reset */
  3498. vmx->emulation_required = 0;
  3499. out:
  3500. return ret;
  3501. }
  3502. /*
  3503. * In nested virtualization, check if L1 asked to exit on external interrupts.
  3504. * For most existing hypervisors, this will always return true.
  3505. */
  3506. static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
  3507. {
  3508. return get_vmcs12(vcpu)->pin_based_vm_exec_control &
  3509. PIN_BASED_EXT_INTR_MASK;
  3510. }
  3511. static void enable_irq_window(struct kvm_vcpu *vcpu)
  3512. {
  3513. u32 cpu_based_vm_exec_control;
  3514. if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
  3515. /*
  3516. * We get here if vmx_interrupt_allowed() said we can't
  3517. * inject to L1 now because L2 must run. Ask L2 to exit
  3518. * right after entry, so we can inject to L1 more promptly.
  3519. */
  3520. kvm_make_request(KVM_REQ_IMMEDIATE_EXIT, vcpu);
  3521. return;
  3522. }
  3523. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3524. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  3525. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3526. }
  3527. static void enable_nmi_window(struct kvm_vcpu *vcpu)
  3528. {
  3529. u32 cpu_based_vm_exec_control;
  3530. if (!cpu_has_virtual_nmis()) {
  3531. enable_irq_window(vcpu);
  3532. return;
  3533. }
  3534. if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
  3535. enable_irq_window(vcpu);
  3536. return;
  3537. }
  3538. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3539. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  3540. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3541. }
  3542. static void vmx_inject_irq(struct kvm_vcpu *vcpu)
  3543. {
  3544. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3545. uint32_t intr;
  3546. int irq = vcpu->arch.interrupt.nr;
  3547. trace_kvm_inj_virq(irq);
  3548. ++vcpu->stat.irq_injections;
  3549. if (vmx->rmode.vm86_active) {
  3550. int inc_eip = 0;
  3551. if (vcpu->arch.interrupt.soft)
  3552. inc_eip = vcpu->arch.event_exit_inst_len;
  3553. if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
  3554. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3555. return;
  3556. }
  3557. intr = irq | INTR_INFO_VALID_MASK;
  3558. if (vcpu->arch.interrupt.soft) {
  3559. intr |= INTR_TYPE_SOFT_INTR;
  3560. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  3561. vmx->vcpu.arch.event_exit_inst_len);
  3562. } else
  3563. intr |= INTR_TYPE_EXT_INTR;
  3564. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
  3565. }
  3566. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  3567. {
  3568. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3569. if (is_guest_mode(vcpu))
  3570. return;
  3571. if (!cpu_has_virtual_nmis()) {
  3572. /*
  3573. * Tracking the NMI-blocked state in software is built upon
  3574. * finding the next open IRQ window. This, in turn, depends on
  3575. * well-behaving guests: They have to keep IRQs disabled at
  3576. * least as long as the NMI handler runs. Otherwise we may
  3577. * cause NMI nesting, maybe breaking the guest. But as this is
  3578. * highly unlikely, we can live with the residual risk.
  3579. */
  3580. vmx->soft_vnmi_blocked = 1;
  3581. vmx->vnmi_blocked_time = 0;
  3582. }
  3583. ++vcpu->stat.nmi_injections;
  3584. vmx->nmi_known_unmasked = false;
  3585. if (vmx->rmode.vm86_active) {
  3586. if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
  3587. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3588. return;
  3589. }
  3590. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  3591. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  3592. }
  3593. static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
  3594. {
  3595. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  3596. return 0;
  3597. return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3598. (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
  3599. | GUEST_INTR_STATE_NMI));
  3600. }
  3601. static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
  3602. {
  3603. if (!cpu_has_virtual_nmis())
  3604. return to_vmx(vcpu)->soft_vnmi_blocked;
  3605. if (to_vmx(vcpu)->nmi_known_unmasked)
  3606. return false;
  3607. return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
  3608. }
  3609. static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  3610. {
  3611. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3612. if (!cpu_has_virtual_nmis()) {
  3613. if (vmx->soft_vnmi_blocked != masked) {
  3614. vmx->soft_vnmi_blocked = masked;
  3615. vmx->vnmi_blocked_time = 0;
  3616. }
  3617. } else {
  3618. vmx->nmi_known_unmasked = !masked;
  3619. if (masked)
  3620. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  3621. GUEST_INTR_STATE_NMI);
  3622. else
  3623. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  3624. GUEST_INTR_STATE_NMI);
  3625. }
  3626. }
  3627. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  3628. {
  3629. if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu)) {
  3630. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  3631. if (to_vmx(vcpu)->nested.nested_run_pending ||
  3632. (vmcs12->idt_vectoring_info_field &
  3633. VECTORING_INFO_VALID_MASK))
  3634. return 0;
  3635. nested_vmx_vmexit(vcpu);
  3636. vmcs12->vm_exit_reason = EXIT_REASON_EXTERNAL_INTERRUPT;
  3637. vmcs12->vm_exit_intr_info = 0;
  3638. /* fall through to normal code, but now in L1, not L2 */
  3639. }
  3640. return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  3641. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3642. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
  3643. }
  3644. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  3645. {
  3646. int ret;
  3647. struct kvm_userspace_memory_region tss_mem = {
  3648. .slot = TSS_PRIVATE_MEMSLOT,
  3649. .guest_phys_addr = addr,
  3650. .memory_size = PAGE_SIZE * 3,
  3651. .flags = 0,
  3652. };
  3653. ret = kvm_set_memory_region(kvm, &tss_mem, 0);
  3654. if (ret)
  3655. return ret;
  3656. kvm->arch.tss_addr = addr;
  3657. if (!init_rmode_tss(kvm))
  3658. return -ENOMEM;
  3659. return 0;
  3660. }
  3661. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  3662. int vec, u32 err_code)
  3663. {
  3664. /*
  3665. * Instruction with address size override prefix opcode 0x67
  3666. * Cause the #SS fault with 0 error code in VM86 mode.
  3667. */
  3668. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0)
  3669. if (emulate_instruction(vcpu, 0) == EMULATE_DONE)
  3670. return 1;
  3671. /*
  3672. * Forward all other exceptions that are valid in real mode.
  3673. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  3674. * the required debugging infrastructure rework.
  3675. */
  3676. switch (vec) {
  3677. case DB_VECTOR:
  3678. if (vcpu->guest_debug &
  3679. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  3680. return 0;
  3681. kvm_queue_exception(vcpu, vec);
  3682. return 1;
  3683. case BP_VECTOR:
  3684. /*
  3685. * Update instruction length as we may reinject the exception
  3686. * from user space while in guest debugging mode.
  3687. */
  3688. to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
  3689. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3690. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  3691. return 0;
  3692. /* fall through */
  3693. case DE_VECTOR:
  3694. case OF_VECTOR:
  3695. case BR_VECTOR:
  3696. case UD_VECTOR:
  3697. case DF_VECTOR:
  3698. case SS_VECTOR:
  3699. case GP_VECTOR:
  3700. case MF_VECTOR:
  3701. kvm_queue_exception(vcpu, vec);
  3702. return 1;
  3703. }
  3704. return 0;
  3705. }
  3706. /*
  3707. * Trigger machine check on the host. We assume all the MSRs are already set up
  3708. * by the CPU and that we still run on the same CPU as the MCE occurred on.
  3709. * We pass a fake environment to the machine check handler because we want
  3710. * the guest to be always treated like user space, no matter what context
  3711. * it used internally.
  3712. */
  3713. static void kvm_machine_check(void)
  3714. {
  3715. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
  3716. struct pt_regs regs = {
  3717. .cs = 3, /* Fake ring 3 no matter what the guest ran on */
  3718. .flags = X86_EFLAGS_IF,
  3719. };
  3720. do_machine_check(&regs, 0);
  3721. #endif
  3722. }
  3723. static int handle_machine_check(struct kvm_vcpu *vcpu)
  3724. {
  3725. /* already handled by vcpu_run */
  3726. return 1;
  3727. }
  3728. static int handle_exception(struct kvm_vcpu *vcpu)
  3729. {
  3730. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3731. struct kvm_run *kvm_run = vcpu->run;
  3732. u32 intr_info, ex_no, error_code;
  3733. unsigned long cr2, rip, dr6;
  3734. u32 vect_info;
  3735. enum emulation_result er;
  3736. vect_info = vmx->idt_vectoring_info;
  3737. intr_info = vmx->exit_intr_info;
  3738. if (is_machine_check(intr_info))
  3739. return handle_machine_check(vcpu);
  3740. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  3741. !is_page_fault(intr_info)) {
  3742. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  3743. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
  3744. vcpu->run->internal.ndata = 2;
  3745. vcpu->run->internal.data[0] = vect_info;
  3746. vcpu->run->internal.data[1] = intr_info;
  3747. return 0;
  3748. }
  3749. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  3750. return 1; /* already handled by vmx_vcpu_run() */
  3751. if (is_no_device(intr_info)) {
  3752. vmx_fpu_activate(vcpu);
  3753. return 1;
  3754. }
  3755. if (is_invalid_opcode(intr_info)) {
  3756. er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
  3757. if (er != EMULATE_DONE)
  3758. kvm_queue_exception(vcpu, UD_VECTOR);
  3759. return 1;
  3760. }
  3761. error_code = 0;
  3762. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  3763. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  3764. if (is_page_fault(intr_info)) {
  3765. /* EPT won't cause page fault directly */
  3766. BUG_ON(enable_ept);
  3767. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  3768. trace_kvm_page_fault(cr2, error_code);
  3769. if (kvm_event_needs_reinjection(vcpu))
  3770. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  3771. return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
  3772. }
  3773. if (vmx->rmode.vm86_active &&
  3774. handle_rmode_exception(vcpu, intr_info & INTR_INFO_VECTOR_MASK,
  3775. error_code)) {
  3776. if (vcpu->arch.halt_request) {
  3777. vcpu->arch.halt_request = 0;
  3778. return kvm_emulate_halt(vcpu);
  3779. }
  3780. return 1;
  3781. }
  3782. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  3783. switch (ex_no) {
  3784. case DB_VECTOR:
  3785. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  3786. if (!(vcpu->guest_debug &
  3787. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  3788. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  3789. kvm_queue_exception(vcpu, DB_VECTOR);
  3790. return 1;
  3791. }
  3792. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  3793. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  3794. /* fall through */
  3795. case BP_VECTOR:
  3796. /*
  3797. * Update instruction length as we may reinject #BP from
  3798. * user space while in guest debugging mode. Reading it for
  3799. * #DB as well causes no harm, it is not used in that case.
  3800. */
  3801. vmx->vcpu.arch.event_exit_inst_len =
  3802. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  3803. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  3804. rip = kvm_rip_read(vcpu);
  3805. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  3806. kvm_run->debug.arch.exception = ex_no;
  3807. break;
  3808. default:
  3809. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  3810. kvm_run->ex.exception = ex_no;
  3811. kvm_run->ex.error_code = error_code;
  3812. break;
  3813. }
  3814. return 0;
  3815. }
  3816. static int handle_external_interrupt(struct kvm_vcpu *vcpu)
  3817. {
  3818. ++vcpu->stat.irq_exits;
  3819. return 1;
  3820. }
  3821. static int handle_triple_fault(struct kvm_vcpu *vcpu)
  3822. {
  3823. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  3824. return 0;
  3825. }
  3826. static int handle_io(struct kvm_vcpu *vcpu)
  3827. {
  3828. unsigned long exit_qualification;
  3829. int size, in, string;
  3830. unsigned port;
  3831. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3832. string = (exit_qualification & 16) != 0;
  3833. in = (exit_qualification & 8) != 0;
  3834. ++vcpu->stat.io_exits;
  3835. if (string || in)
  3836. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  3837. port = exit_qualification >> 16;
  3838. size = (exit_qualification & 7) + 1;
  3839. skip_emulated_instruction(vcpu);
  3840. return kvm_fast_pio_out(vcpu, size, port);
  3841. }
  3842. static void
  3843. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  3844. {
  3845. /*
  3846. * Patch in the VMCALL instruction:
  3847. */
  3848. hypercall[0] = 0x0f;
  3849. hypercall[1] = 0x01;
  3850. hypercall[2] = 0xc1;
  3851. }
  3852. /* called to set cr0 as appropriate for a mov-to-cr0 exit. */
  3853. static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
  3854. {
  3855. if (to_vmx(vcpu)->nested.vmxon &&
  3856. ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
  3857. return 1;
  3858. if (is_guest_mode(vcpu)) {
  3859. /*
  3860. * We get here when L2 changed cr0 in a way that did not change
  3861. * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
  3862. * but did change L0 shadowed bits. This can currently happen
  3863. * with the TS bit: L0 may want to leave TS on (for lazy fpu
  3864. * loading) while pretending to allow the guest to change it.
  3865. */
  3866. if (kvm_set_cr0(vcpu, (val & vcpu->arch.cr0_guest_owned_bits) |
  3867. (vcpu->arch.cr0 & ~vcpu->arch.cr0_guest_owned_bits)))
  3868. return 1;
  3869. vmcs_writel(CR0_READ_SHADOW, val);
  3870. return 0;
  3871. } else
  3872. return kvm_set_cr0(vcpu, val);
  3873. }
  3874. static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
  3875. {
  3876. if (is_guest_mode(vcpu)) {
  3877. if (kvm_set_cr4(vcpu, (val & vcpu->arch.cr4_guest_owned_bits) |
  3878. (vcpu->arch.cr4 & ~vcpu->arch.cr4_guest_owned_bits)))
  3879. return 1;
  3880. vmcs_writel(CR4_READ_SHADOW, val);
  3881. return 0;
  3882. } else
  3883. return kvm_set_cr4(vcpu, val);
  3884. }
  3885. /* called to set cr0 as approriate for clts instruction exit. */
  3886. static void handle_clts(struct kvm_vcpu *vcpu)
  3887. {
  3888. if (is_guest_mode(vcpu)) {
  3889. /*
  3890. * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
  3891. * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
  3892. * just pretend it's off (also in arch.cr0 for fpu_activate).
  3893. */
  3894. vmcs_writel(CR0_READ_SHADOW,
  3895. vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
  3896. vcpu->arch.cr0 &= ~X86_CR0_TS;
  3897. } else
  3898. vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  3899. }
  3900. static int handle_cr(struct kvm_vcpu *vcpu)
  3901. {
  3902. unsigned long exit_qualification, val;
  3903. int cr;
  3904. int reg;
  3905. int err;
  3906. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  3907. cr = exit_qualification & 15;
  3908. reg = (exit_qualification >> 8) & 15;
  3909. switch ((exit_qualification >> 4) & 3) {
  3910. case 0: /* mov to cr */
  3911. val = kvm_register_read(vcpu, reg);
  3912. trace_kvm_cr_write(cr, val);
  3913. switch (cr) {
  3914. case 0:
  3915. err = handle_set_cr0(vcpu, val);
  3916. kvm_complete_insn_gp(vcpu, err);
  3917. return 1;
  3918. case 3:
  3919. err = kvm_set_cr3(vcpu, val);
  3920. kvm_complete_insn_gp(vcpu, err);
  3921. return 1;
  3922. case 4:
  3923. err = handle_set_cr4(vcpu, val);
  3924. kvm_complete_insn_gp(vcpu, err);
  3925. return 1;
  3926. case 8: {
  3927. u8 cr8_prev = kvm_get_cr8(vcpu);
  3928. u8 cr8 = kvm_register_read(vcpu, reg);
  3929. err = kvm_set_cr8(vcpu, cr8);
  3930. kvm_complete_insn_gp(vcpu, err);
  3931. if (irqchip_in_kernel(vcpu->kvm))
  3932. return 1;
  3933. if (cr8_prev <= cr8)
  3934. return 1;
  3935. vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
  3936. return 0;
  3937. }
  3938. };
  3939. break;
  3940. case 2: /* clts */
  3941. handle_clts(vcpu);
  3942. trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
  3943. skip_emulated_instruction(vcpu);
  3944. vmx_fpu_activate(vcpu);
  3945. return 1;
  3946. case 1: /*mov from cr*/
  3947. switch (cr) {
  3948. case 3:
  3949. val = kvm_read_cr3(vcpu);
  3950. kvm_register_write(vcpu, reg, val);
  3951. trace_kvm_cr_read(cr, val);
  3952. skip_emulated_instruction(vcpu);
  3953. return 1;
  3954. case 8:
  3955. val = kvm_get_cr8(vcpu);
  3956. kvm_register_write(vcpu, reg, val);
  3957. trace_kvm_cr_read(cr, val);
  3958. skip_emulated_instruction(vcpu);
  3959. return 1;
  3960. }
  3961. break;
  3962. case 3: /* lmsw */
  3963. val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
  3964. trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
  3965. kvm_lmsw(vcpu, val);
  3966. skip_emulated_instruction(vcpu);
  3967. return 1;
  3968. default:
  3969. break;
  3970. }
  3971. vcpu->run->exit_reason = 0;
  3972. vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  3973. (int)(exit_qualification >> 4) & 3, cr);
  3974. return 0;
  3975. }
  3976. static int handle_dr(struct kvm_vcpu *vcpu)
  3977. {
  3978. unsigned long exit_qualification;
  3979. int dr, reg;
  3980. /* Do not handle if the CPL > 0, will trigger GP on re-entry */
  3981. if (!kvm_require_cpl(vcpu, 0))
  3982. return 1;
  3983. dr = vmcs_readl(GUEST_DR7);
  3984. if (dr & DR7_GD) {
  3985. /*
  3986. * As the vm-exit takes precedence over the debug trap, we
  3987. * need to emulate the latter, either for the host or the
  3988. * guest debugging itself.
  3989. */
  3990. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  3991. vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
  3992. vcpu->run->debug.arch.dr7 = dr;
  3993. vcpu->run->debug.arch.pc =
  3994. vmcs_readl(GUEST_CS_BASE) +
  3995. vmcs_readl(GUEST_RIP);
  3996. vcpu->run->debug.arch.exception = DB_VECTOR;
  3997. vcpu->run->exit_reason = KVM_EXIT_DEBUG;
  3998. return 0;
  3999. } else {
  4000. vcpu->arch.dr7 &= ~DR7_GD;
  4001. vcpu->arch.dr6 |= DR6_BD;
  4002. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  4003. kvm_queue_exception(vcpu, DB_VECTOR);
  4004. return 1;
  4005. }
  4006. }
  4007. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4008. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  4009. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  4010. if (exit_qualification & TYPE_MOV_FROM_DR) {
  4011. unsigned long val;
  4012. if (!kvm_get_dr(vcpu, dr, &val))
  4013. kvm_register_write(vcpu, reg, val);
  4014. } else
  4015. kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
  4016. skip_emulated_instruction(vcpu);
  4017. return 1;
  4018. }
  4019. static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
  4020. {
  4021. vmcs_writel(GUEST_DR7, val);
  4022. }
  4023. static int handle_cpuid(struct kvm_vcpu *vcpu)
  4024. {
  4025. kvm_emulate_cpuid(vcpu);
  4026. return 1;
  4027. }
  4028. static int handle_rdmsr(struct kvm_vcpu *vcpu)
  4029. {
  4030. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4031. u64 data;
  4032. if (vmx_get_msr(vcpu, ecx, &data)) {
  4033. trace_kvm_msr_read_ex(ecx);
  4034. kvm_inject_gp(vcpu, 0);
  4035. return 1;
  4036. }
  4037. trace_kvm_msr_read(ecx, data);
  4038. /* FIXME: handling of bits 32:63 of rax, rdx */
  4039. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  4040. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  4041. skip_emulated_instruction(vcpu);
  4042. return 1;
  4043. }
  4044. static int handle_wrmsr(struct kvm_vcpu *vcpu)
  4045. {
  4046. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4047. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  4048. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  4049. if (vmx_set_msr(vcpu, ecx, data) != 0) {
  4050. trace_kvm_msr_write_ex(ecx, data);
  4051. kvm_inject_gp(vcpu, 0);
  4052. return 1;
  4053. }
  4054. trace_kvm_msr_write(ecx, data);
  4055. skip_emulated_instruction(vcpu);
  4056. return 1;
  4057. }
  4058. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
  4059. {
  4060. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4061. return 1;
  4062. }
  4063. static int handle_interrupt_window(struct kvm_vcpu *vcpu)
  4064. {
  4065. u32 cpu_based_vm_exec_control;
  4066. /* clear pending irq */
  4067. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4068. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  4069. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4070. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4071. ++vcpu->stat.irq_window_exits;
  4072. /*
  4073. * If the user space waits to inject interrupts, exit as soon as
  4074. * possible
  4075. */
  4076. if (!irqchip_in_kernel(vcpu->kvm) &&
  4077. vcpu->run->request_interrupt_window &&
  4078. !kvm_cpu_has_interrupt(vcpu)) {
  4079. vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  4080. return 0;
  4081. }
  4082. return 1;
  4083. }
  4084. static int handle_halt(struct kvm_vcpu *vcpu)
  4085. {
  4086. skip_emulated_instruction(vcpu);
  4087. return kvm_emulate_halt(vcpu);
  4088. }
  4089. static int handle_vmcall(struct kvm_vcpu *vcpu)
  4090. {
  4091. skip_emulated_instruction(vcpu);
  4092. kvm_emulate_hypercall(vcpu);
  4093. return 1;
  4094. }
  4095. static int handle_invd(struct kvm_vcpu *vcpu)
  4096. {
  4097. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4098. }
  4099. static int handle_invlpg(struct kvm_vcpu *vcpu)
  4100. {
  4101. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4102. kvm_mmu_invlpg(vcpu, exit_qualification);
  4103. skip_emulated_instruction(vcpu);
  4104. return 1;
  4105. }
  4106. static int handle_rdpmc(struct kvm_vcpu *vcpu)
  4107. {
  4108. int err;
  4109. err = kvm_rdpmc(vcpu);
  4110. kvm_complete_insn_gp(vcpu, err);
  4111. return 1;
  4112. }
  4113. static int handle_wbinvd(struct kvm_vcpu *vcpu)
  4114. {
  4115. skip_emulated_instruction(vcpu);
  4116. kvm_emulate_wbinvd(vcpu);
  4117. return 1;
  4118. }
  4119. static int handle_xsetbv(struct kvm_vcpu *vcpu)
  4120. {
  4121. u64 new_bv = kvm_read_edx_eax(vcpu);
  4122. u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4123. if (kvm_set_xcr(vcpu, index, new_bv) == 0)
  4124. skip_emulated_instruction(vcpu);
  4125. return 1;
  4126. }
  4127. static int handle_apic_access(struct kvm_vcpu *vcpu)
  4128. {
  4129. if (likely(fasteoi)) {
  4130. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4131. int access_type, offset;
  4132. access_type = exit_qualification & APIC_ACCESS_TYPE;
  4133. offset = exit_qualification & APIC_ACCESS_OFFSET;
  4134. /*
  4135. * Sane guest uses MOV to write EOI, with written value
  4136. * not cared. So make a short-circuit here by avoiding
  4137. * heavy instruction emulation.
  4138. */
  4139. if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
  4140. (offset == APIC_EOI)) {
  4141. kvm_lapic_set_eoi(vcpu);
  4142. skip_emulated_instruction(vcpu);
  4143. return 1;
  4144. }
  4145. }
  4146. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4147. }
  4148. static int handle_task_switch(struct kvm_vcpu *vcpu)
  4149. {
  4150. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4151. unsigned long exit_qualification;
  4152. bool has_error_code = false;
  4153. u32 error_code = 0;
  4154. u16 tss_selector;
  4155. int reason, type, idt_v, idt_index;
  4156. idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  4157. idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
  4158. type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
  4159. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4160. reason = (u32)exit_qualification >> 30;
  4161. if (reason == TASK_SWITCH_GATE && idt_v) {
  4162. switch (type) {
  4163. case INTR_TYPE_NMI_INTR:
  4164. vcpu->arch.nmi_injected = false;
  4165. vmx_set_nmi_mask(vcpu, true);
  4166. break;
  4167. case INTR_TYPE_EXT_INTR:
  4168. case INTR_TYPE_SOFT_INTR:
  4169. kvm_clear_interrupt_queue(vcpu);
  4170. break;
  4171. case INTR_TYPE_HARD_EXCEPTION:
  4172. if (vmx->idt_vectoring_info &
  4173. VECTORING_INFO_DELIVER_CODE_MASK) {
  4174. has_error_code = true;
  4175. error_code =
  4176. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  4177. }
  4178. /* fall through */
  4179. case INTR_TYPE_SOFT_EXCEPTION:
  4180. kvm_clear_exception_queue(vcpu);
  4181. break;
  4182. default:
  4183. break;
  4184. }
  4185. }
  4186. tss_selector = exit_qualification;
  4187. if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
  4188. type != INTR_TYPE_EXT_INTR &&
  4189. type != INTR_TYPE_NMI_INTR))
  4190. skip_emulated_instruction(vcpu);
  4191. if (kvm_task_switch(vcpu, tss_selector,
  4192. type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
  4193. has_error_code, error_code) == EMULATE_FAIL) {
  4194. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4195. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4196. vcpu->run->internal.ndata = 0;
  4197. return 0;
  4198. }
  4199. /* clear all local breakpoint enable flags */
  4200. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  4201. /*
  4202. * TODO: What about debug traps on tss switch?
  4203. * Are we supposed to inject them and update dr6?
  4204. */
  4205. return 1;
  4206. }
  4207. static int handle_ept_violation(struct kvm_vcpu *vcpu)
  4208. {
  4209. unsigned long exit_qualification;
  4210. gpa_t gpa;
  4211. u32 error_code;
  4212. int gla_validity;
  4213. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4214. if (exit_qualification & (1 << 6)) {
  4215. printk(KERN_ERR "EPT: GPA exceeds GAW!\n");
  4216. return -EINVAL;
  4217. }
  4218. gla_validity = (exit_qualification >> 7) & 0x3;
  4219. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  4220. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  4221. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  4222. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  4223. vmcs_readl(GUEST_LINEAR_ADDRESS));
  4224. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  4225. (long unsigned int)exit_qualification);
  4226. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4227. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
  4228. return 0;
  4229. }
  4230. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4231. trace_kvm_page_fault(gpa, exit_qualification);
  4232. /* It is a write fault? */
  4233. error_code = exit_qualification & (1U << 1);
  4234. /* ept page table is present? */
  4235. error_code |= (exit_qualification >> 3) & 0x1;
  4236. return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
  4237. }
  4238. static u64 ept_rsvd_mask(u64 spte, int level)
  4239. {
  4240. int i;
  4241. u64 mask = 0;
  4242. for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
  4243. mask |= (1ULL << i);
  4244. if (level > 2)
  4245. /* bits 7:3 reserved */
  4246. mask |= 0xf8;
  4247. else if (level == 2) {
  4248. if (spte & (1ULL << 7))
  4249. /* 2MB ref, bits 20:12 reserved */
  4250. mask |= 0x1ff000;
  4251. else
  4252. /* bits 6:3 reserved */
  4253. mask |= 0x78;
  4254. }
  4255. return mask;
  4256. }
  4257. static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
  4258. int level)
  4259. {
  4260. printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
  4261. /* 010b (write-only) */
  4262. WARN_ON((spte & 0x7) == 0x2);
  4263. /* 110b (write/execute) */
  4264. WARN_ON((spte & 0x7) == 0x6);
  4265. /* 100b (execute-only) and value not supported by logical processor */
  4266. if (!cpu_has_vmx_ept_execute_only())
  4267. WARN_ON((spte & 0x7) == 0x4);
  4268. /* not 000b */
  4269. if ((spte & 0x7)) {
  4270. u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
  4271. if (rsvd_bits != 0) {
  4272. printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
  4273. __func__, rsvd_bits);
  4274. WARN_ON(1);
  4275. }
  4276. if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
  4277. u64 ept_mem_type = (spte & 0x38) >> 3;
  4278. if (ept_mem_type == 2 || ept_mem_type == 3 ||
  4279. ept_mem_type == 7) {
  4280. printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
  4281. __func__, ept_mem_type);
  4282. WARN_ON(1);
  4283. }
  4284. }
  4285. }
  4286. }
  4287. static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
  4288. {
  4289. u64 sptes[4];
  4290. int nr_sptes, i, ret;
  4291. gpa_t gpa;
  4292. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4293. ret = handle_mmio_page_fault_common(vcpu, gpa, true);
  4294. if (likely(ret == 1))
  4295. return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
  4296. EMULATE_DONE;
  4297. if (unlikely(!ret))
  4298. return 1;
  4299. /* It is the real ept misconfig */
  4300. printk(KERN_ERR "EPT: Misconfiguration.\n");
  4301. printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
  4302. nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
  4303. for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
  4304. ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
  4305. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4306. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  4307. return 0;
  4308. }
  4309. static int handle_nmi_window(struct kvm_vcpu *vcpu)
  4310. {
  4311. u32 cpu_based_vm_exec_control;
  4312. /* clear pending NMI */
  4313. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4314. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  4315. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4316. ++vcpu->stat.nmi_window_exits;
  4317. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4318. return 1;
  4319. }
  4320. static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
  4321. {
  4322. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4323. enum emulation_result err = EMULATE_DONE;
  4324. int ret = 1;
  4325. u32 cpu_exec_ctrl;
  4326. bool intr_window_requested;
  4327. unsigned count = 130;
  4328. cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4329. intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
  4330. while (!guest_state_valid(vcpu) && count-- != 0) {
  4331. if (intr_window_requested && vmx_interrupt_allowed(vcpu))
  4332. return handle_interrupt_window(&vmx->vcpu);
  4333. if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
  4334. return 1;
  4335. err = emulate_instruction(vcpu, 0);
  4336. if (err == EMULATE_DO_MMIO) {
  4337. ret = 0;
  4338. goto out;
  4339. }
  4340. if (err != EMULATE_DONE) {
  4341. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4342. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4343. vcpu->run->internal.ndata = 0;
  4344. return 0;
  4345. }
  4346. if (signal_pending(current))
  4347. goto out;
  4348. if (need_resched())
  4349. schedule();
  4350. }
  4351. vmx->emulation_required = !guest_state_valid(vcpu);
  4352. out:
  4353. return ret;
  4354. }
  4355. /*
  4356. * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
  4357. * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
  4358. */
  4359. static int handle_pause(struct kvm_vcpu *vcpu)
  4360. {
  4361. skip_emulated_instruction(vcpu);
  4362. kvm_vcpu_on_spin(vcpu);
  4363. return 1;
  4364. }
  4365. static int handle_invalid_op(struct kvm_vcpu *vcpu)
  4366. {
  4367. kvm_queue_exception(vcpu, UD_VECTOR);
  4368. return 1;
  4369. }
  4370. /*
  4371. * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
  4372. * We could reuse a single VMCS for all the L2 guests, but we also want the
  4373. * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
  4374. * allows keeping them loaded on the processor, and in the future will allow
  4375. * optimizations where prepare_vmcs02 doesn't need to set all the fields on
  4376. * every entry if they never change.
  4377. * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
  4378. * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
  4379. *
  4380. * The following functions allocate and free a vmcs02 in this pool.
  4381. */
  4382. /* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
  4383. static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
  4384. {
  4385. struct vmcs02_list *item;
  4386. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4387. if (item->vmptr == vmx->nested.current_vmptr) {
  4388. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4389. return &item->vmcs02;
  4390. }
  4391. if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
  4392. /* Recycle the least recently used VMCS. */
  4393. item = list_entry(vmx->nested.vmcs02_pool.prev,
  4394. struct vmcs02_list, list);
  4395. item->vmptr = vmx->nested.current_vmptr;
  4396. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4397. return &item->vmcs02;
  4398. }
  4399. /* Create a new VMCS */
  4400. item = (struct vmcs02_list *)
  4401. kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
  4402. if (!item)
  4403. return NULL;
  4404. item->vmcs02.vmcs = alloc_vmcs();
  4405. if (!item->vmcs02.vmcs) {
  4406. kfree(item);
  4407. return NULL;
  4408. }
  4409. loaded_vmcs_init(&item->vmcs02);
  4410. item->vmptr = vmx->nested.current_vmptr;
  4411. list_add(&(item->list), &(vmx->nested.vmcs02_pool));
  4412. vmx->nested.vmcs02_num++;
  4413. return &item->vmcs02;
  4414. }
  4415. /* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
  4416. static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
  4417. {
  4418. struct vmcs02_list *item;
  4419. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4420. if (item->vmptr == vmptr) {
  4421. free_loaded_vmcs(&item->vmcs02);
  4422. list_del(&item->list);
  4423. kfree(item);
  4424. vmx->nested.vmcs02_num--;
  4425. return;
  4426. }
  4427. }
  4428. /*
  4429. * Free all VMCSs saved for this vcpu, except the one pointed by
  4430. * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
  4431. * currently used, if running L2), and vmcs01 when running L2.
  4432. */
  4433. static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
  4434. {
  4435. struct vmcs02_list *item, *n;
  4436. list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
  4437. if (vmx->loaded_vmcs != &item->vmcs02)
  4438. free_loaded_vmcs(&item->vmcs02);
  4439. list_del(&item->list);
  4440. kfree(item);
  4441. }
  4442. vmx->nested.vmcs02_num = 0;
  4443. if (vmx->loaded_vmcs != &vmx->vmcs01)
  4444. free_loaded_vmcs(&vmx->vmcs01);
  4445. }
  4446. /*
  4447. * Emulate the VMXON instruction.
  4448. * Currently, we just remember that VMX is active, and do not save or even
  4449. * inspect the argument to VMXON (the so-called "VMXON pointer") because we
  4450. * do not currently need to store anything in that guest-allocated memory
  4451. * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
  4452. * argument is different from the VMXON pointer (which the spec says they do).
  4453. */
  4454. static int handle_vmon(struct kvm_vcpu *vcpu)
  4455. {
  4456. struct kvm_segment cs;
  4457. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4458. /* The Intel VMX Instruction Reference lists a bunch of bits that
  4459. * are prerequisite to running VMXON, most notably cr4.VMXE must be
  4460. * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
  4461. * Otherwise, we should fail with #UD. We test these now:
  4462. */
  4463. if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
  4464. !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
  4465. (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
  4466. kvm_queue_exception(vcpu, UD_VECTOR);
  4467. return 1;
  4468. }
  4469. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4470. if (is_long_mode(vcpu) && !cs.l) {
  4471. kvm_queue_exception(vcpu, UD_VECTOR);
  4472. return 1;
  4473. }
  4474. if (vmx_get_cpl(vcpu)) {
  4475. kvm_inject_gp(vcpu, 0);
  4476. return 1;
  4477. }
  4478. INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
  4479. vmx->nested.vmcs02_num = 0;
  4480. vmx->nested.vmxon = true;
  4481. skip_emulated_instruction(vcpu);
  4482. return 1;
  4483. }
  4484. /*
  4485. * Intel's VMX Instruction Reference specifies a common set of prerequisites
  4486. * for running VMX instructions (except VMXON, whose prerequisites are
  4487. * slightly different). It also specifies what exception to inject otherwise.
  4488. */
  4489. static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
  4490. {
  4491. struct kvm_segment cs;
  4492. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4493. if (!vmx->nested.vmxon) {
  4494. kvm_queue_exception(vcpu, UD_VECTOR);
  4495. return 0;
  4496. }
  4497. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4498. if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
  4499. (is_long_mode(vcpu) && !cs.l)) {
  4500. kvm_queue_exception(vcpu, UD_VECTOR);
  4501. return 0;
  4502. }
  4503. if (vmx_get_cpl(vcpu)) {
  4504. kvm_inject_gp(vcpu, 0);
  4505. return 0;
  4506. }
  4507. return 1;
  4508. }
  4509. /*
  4510. * Free whatever needs to be freed from vmx->nested when L1 goes down, or
  4511. * just stops using VMX.
  4512. */
  4513. static void free_nested(struct vcpu_vmx *vmx)
  4514. {
  4515. if (!vmx->nested.vmxon)
  4516. return;
  4517. vmx->nested.vmxon = false;
  4518. if (vmx->nested.current_vmptr != -1ull) {
  4519. kunmap(vmx->nested.current_vmcs12_page);
  4520. nested_release_page(vmx->nested.current_vmcs12_page);
  4521. vmx->nested.current_vmptr = -1ull;
  4522. vmx->nested.current_vmcs12 = NULL;
  4523. }
  4524. /* Unpin physical memory we referred to in current vmcs02 */
  4525. if (vmx->nested.apic_access_page) {
  4526. nested_release_page(vmx->nested.apic_access_page);
  4527. vmx->nested.apic_access_page = 0;
  4528. }
  4529. nested_free_all_saved_vmcss(vmx);
  4530. }
  4531. /* Emulate the VMXOFF instruction */
  4532. static int handle_vmoff(struct kvm_vcpu *vcpu)
  4533. {
  4534. if (!nested_vmx_check_permission(vcpu))
  4535. return 1;
  4536. free_nested(to_vmx(vcpu));
  4537. skip_emulated_instruction(vcpu);
  4538. return 1;
  4539. }
  4540. /*
  4541. * Decode the memory-address operand of a vmx instruction, as recorded on an
  4542. * exit caused by such an instruction (run by a guest hypervisor).
  4543. * On success, returns 0. When the operand is invalid, returns 1 and throws
  4544. * #UD or #GP.
  4545. */
  4546. static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
  4547. unsigned long exit_qualification,
  4548. u32 vmx_instruction_info, gva_t *ret)
  4549. {
  4550. /*
  4551. * According to Vol. 3B, "Information for VM Exits Due to Instruction
  4552. * Execution", on an exit, vmx_instruction_info holds most of the
  4553. * addressing components of the operand. Only the displacement part
  4554. * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
  4555. * For how an actual address is calculated from all these components,
  4556. * refer to Vol. 1, "Operand Addressing".
  4557. */
  4558. int scaling = vmx_instruction_info & 3;
  4559. int addr_size = (vmx_instruction_info >> 7) & 7;
  4560. bool is_reg = vmx_instruction_info & (1u << 10);
  4561. int seg_reg = (vmx_instruction_info >> 15) & 7;
  4562. int index_reg = (vmx_instruction_info >> 18) & 0xf;
  4563. bool index_is_valid = !(vmx_instruction_info & (1u << 22));
  4564. int base_reg = (vmx_instruction_info >> 23) & 0xf;
  4565. bool base_is_valid = !(vmx_instruction_info & (1u << 27));
  4566. if (is_reg) {
  4567. kvm_queue_exception(vcpu, UD_VECTOR);
  4568. return 1;
  4569. }
  4570. /* Addr = segment_base + offset */
  4571. /* offset = base + [index * scale] + displacement */
  4572. *ret = vmx_get_segment_base(vcpu, seg_reg);
  4573. if (base_is_valid)
  4574. *ret += kvm_register_read(vcpu, base_reg);
  4575. if (index_is_valid)
  4576. *ret += kvm_register_read(vcpu, index_reg)<<scaling;
  4577. *ret += exit_qualification; /* holds the displacement */
  4578. if (addr_size == 1) /* 32 bit */
  4579. *ret &= 0xffffffff;
  4580. /*
  4581. * TODO: throw #GP (and return 1) in various cases that the VM*
  4582. * instructions require it - e.g., offset beyond segment limit,
  4583. * unusable or unreadable/unwritable segment, non-canonical 64-bit
  4584. * address, and so on. Currently these are not checked.
  4585. */
  4586. return 0;
  4587. }
  4588. /*
  4589. * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
  4590. * set the success or error code of an emulated VMX instruction, as specified
  4591. * by Vol 2B, VMX Instruction Reference, "Conventions".
  4592. */
  4593. static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
  4594. {
  4595. vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
  4596. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4597. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
  4598. }
  4599. static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
  4600. {
  4601. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4602. & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  4603. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4604. | X86_EFLAGS_CF);
  4605. }
  4606. static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
  4607. u32 vm_instruction_error)
  4608. {
  4609. if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
  4610. /*
  4611. * failValid writes the error number to the current VMCS, which
  4612. * can't be done there isn't a current VMCS.
  4613. */
  4614. nested_vmx_failInvalid(vcpu);
  4615. return;
  4616. }
  4617. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4618. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4619. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4620. | X86_EFLAGS_ZF);
  4621. get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
  4622. }
  4623. /* Emulate the VMCLEAR instruction */
  4624. static int handle_vmclear(struct kvm_vcpu *vcpu)
  4625. {
  4626. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4627. gva_t gva;
  4628. gpa_t vmptr;
  4629. struct vmcs12 *vmcs12;
  4630. struct page *page;
  4631. struct x86_exception e;
  4632. if (!nested_vmx_check_permission(vcpu))
  4633. return 1;
  4634. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  4635. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  4636. return 1;
  4637. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  4638. sizeof(vmptr), &e)) {
  4639. kvm_inject_page_fault(vcpu, &e);
  4640. return 1;
  4641. }
  4642. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  4643. nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
  4644. skip_emulated_instruction(vcpu);
  4645. return 1;
  4646. }
  4647. if (vmptr == vmx->nested.current_vmptr) {
  4648. kunmap(vmx->nested.current_vmcs12_page);
  4649. nested_release_page(vmx->nested.current_vmcs12_page);
  4650. vmx->nested.current_vmptr = -1ull;
  4651. vmx->nested.current_vmcs12 = NULL;
  4652. }
  4653. page = nested_get_page(vcpu, vmptr);
  4654. if (page == NULL) {
  4655. /*
  4656. * For accurate processor emulation, VMCLEAR beyond available
  4657. * physical memory should do nothing at all. However, it is
  4658. * possible that a nested vmx bug, not a guest hypervisor bug,
  4659. * resulted in this case, so let's shut down before doing any
  4660. * more damage:
  4661. */
  4662. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  4663. return 1;
  4664. }
  4665. vmcs12 = kmap(page);
  4666. vmcs12->launch_state = 0;
  4667. kunmap(page);
  4668. nested_release_page(page);
  4669. nested_free_vmcs02(vmx, vmptr);
  4670. skip_emulated_instruction(vcpu);
  4671. nested_vmx_succeed(vcpu);
  4672. return 1;
  4673. }
  4674. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
  4675. /* Emulate the VMLAUNCH instruction */
  4676. static int handle_vmlaunch(struct kvm_vcpu *vcpu)
  4677. {
  4678. return nested_vmx_run(vcpu, true);
  4679. }
  4680. /* Emulate the VMRESUME instruction */
  4681. static int handle_vmresume(struct kvm_vcpu *vcpu)
  4682. {
  4683. return nested_vmx_run(vcpu, false);
  4684. }
  4685. enum vmcs_field_type {
  4686. VMCS_FIELD_TYPE_U16 = 0,
  4687. VMCS_FIELD_TYPE_U64 = 1,
  4688. VMCS_FIELD_TYPE_U32 = 2,
  4689. VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
  4690. };
  4691. static inline int vmcs_field_type(unsigned long field)
  4692. {
  4693. if (0x1 & field) /* the *_HIGH fields are all 32 bit */
  4694. return VMCS_FIELD_TYPE_U32;
  4695. return (field >> 13) & 0x3 ;
  4696. }
  4697. static inline int vmcs_field_readonly(unsigned long field)
  4698. {
  4699. return (((field >> 10) & 0x3) == 1);
  4700. }
  4701. /*
  4702. * Read a vmcs12 field. Since these can have varying lengths and we return
  4703. * one type, we chose the biggest type (u64) and zero-extend the return value
  4704. * to that size. Note that the caller, handle_vmread, might need to use only
  4705. * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
  4706. * 64-bit fields are to be returned).
  4707. */
  4708. static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
  4709. unsigned long field, u64 *ret)
  4710. {
  4711. short offset = vmcs_field_to_offset(field);
  4712. char *p;
  4713. if (offset < 0)
  4714. return 0;
  4715. p = ((char *)(get_vmcs12(vcpu))) + offset;
  4716. switch (vmcs_field_type(field)) {
  4717. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  4718. *ret = *((natural_width *)p);
  4719. return 1;
  4720. case VMCS_FIELD_TYPE_U16:
  4721. *ret = *((u16 *)p);
  4722. return 1;
  4723. case VMCS_FIELD_TYPE_U32:
  4724. *ret = *((u32 *)p);
  4725. return 1;
  4726. case VMCS_FIELD_TYPE_U64:
  4727. *ret = *((u64 *)p);
  4728. return 1;
  4729. default:
  4730. return 0; /* can never happen. */
  4731. }
  4732. }
  4733. /*
  4734. * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
  4735. * used before) all generate the same failure when it is missing.
  4736. */
  4737. static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
  4738. {
  4739. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4740. if (vmx->nested.current_vmptr == -1ull) {
  4741. nested_vmx_failInvalid(vcpu);
  4742. skip_emulated_instruction(vcpu);
  4743. return 0;
  4744. }
  4745. return 1;
  4746. }
  4747. static int handle_vmread(struct kvm_vcpu *vcpu)
  4748. {
  4749. unsigned long field;
  4750. u64 field_value;
  4751. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4752. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  4753. gva_t gva = 0;
  4754. if (!nested_vmx_check_permission(vcpu) ||
  4755. !nested_vmx_check_vmcs12(vcpu))
  4756. return 1;
  4757. /* Decode instruction info and find the field to read */
  4758. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  4759. /* Read the field, zero-extended to a u64 field_value */
  4760. if (!vmcs12_read_any(vcpu, field, &field_value)) {
  4761. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  4762. skip_emulated_instruction(vcpu);
  4763. return 1;
  4764. }
  4765. /*
  4766. * Now copy part of this value to register or memory, as requested.
  4767. * Note that the number of bits actually copied is 32 or 64 depending
  4768. * on the guest's mode (32 or 64 bit), not on the given field's length.
  4769. */
  4770. if (vmx_instruction_info & (1u << 10)) {
  4771. kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
  4772. field_value);
  4773. } else {
  4774. if (get_vmx_mem_address(vcpu, exit_qualification,
  4775. vmx_instruction_info, &gva))
  4776. return 1;
  4777. /* _system ok, as nested_vmx_check_permission verified cpl=0 */
  4778. kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
  4779. &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
  4780. }
  4781. nested_vmx_succeed(vcpu);
  4782. skip_emulated_instruction(vcpu);
  4783. return 1;
  4784. }
  4785. static int handle_vmwrite(struct kvm_vcpu *vcpu)
  4786. {
  4787. unsigned long field;
  4788. gva_t gva;
  4789. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4790. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  4791. char *p;
  4792. short offset;
  4793. /* The value to write might be 32 or 64 bits, depending on L1's long
  4794. * mode, and eventually we need to write that into a field of several
  4795. * possible lengths. The code below first zero-extends the value to 64
  4796. * bit (field_value), and then copies only the approriate number of
  4797. * bits into the vmcs12 field.
  4798. */
  4799. u64 field_value = 0;
  4800. struct x86_exception e;
  4801. if (!nested_vmx_check_permission(vcpu) ||
  4802. !nested_vmx_check_vmcs12(vcpu))
  4803. return 1;
  4804. if (vmx_instruction_info & (1u << 10))
  4805. field_value = kvm_register_read(vcpu,
  4806. (((vmx_instruction_info) >> 3) & 0xf));
  4807. else {
  4808. if (get_vmx_mem_address(vcpu, exit_qualification,
  4809. vmx_instruction_info, &gva))
  4810. return 1;
  4811. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
  4812. &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
  4813. kvm_inject_page_fault(vcpu, &e);
  4814. return 1;
  4815. }
  4816. }
  4817. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  4818. if (vmcs_field_readonly(field)) {
  4819. nested_vmx_failValid(vcpu,
  4820. VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
  4821. skip_emulated_instruction(vcpu);
  4822. return 1;
  4823. }
  4824. offset = vmcs_field_to_offset(field);
  4825. if (offset < 0) {
  4826. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  4827. skip_emulated_instruction(vcpu);
  4828. return 1;
  4829. }
  4830. p = ((char *) get_vmcs12(vcpu)) + offset;
  4831. switch (vmcs_field_type(field)) {
  4832. case VMCS_FIELD_TYPE_U16:
  4833. *(u16 *)p = field_value;
  4834. break;
  4835. case VMCS_FIELD_TYPE_U32:
  4836. *(u32 *)p = field_value;
  4837. break;
  4838. case VMCS_FIELD_TYPE_U64:
  4839. *(u64 *)p = field_value;
  4840. break;
  4841. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  4842. *(natural_width *)p = field_value;
  4843. break;
  4844. default:
  4845. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  4846. skip_emulated_instruction(vcpu);
  4847. return 1;
  4848. }
  4849. nested_vmx_succeed(vcpu);
  4850. skip_emulated_instruction(vcpu);
  4851. return 1;
  4852. }
  4853. /* Emulate the VMPTRLD instruction */
  4854. static int handle_vmptrld(struct kvm_vcpu *vcpu)
  4855. {
  4856. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4857. gva_t gva;
  4858. gpa_t vmptr;
  4859. struct x86_exception e;
  4860. if (!nested_vmx_check_permission(vcpu))
  4861. return 1;
  4862. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  4863. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  4864. return 1;
  4865. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  4866. sizeof(vmptr), &e)) {
  4867. kvm_inject_page_fault(vcpu, &e);
  4868. return 1;
  4869. }
  4870. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  4871. nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
  4872. skip_emulated_instruction(vcpu);
  4873. return 1;
  4874. }
  4875. if (vmx->nested.current_vmptr != vmptr) {
  4876. struct vmcs12 *new_vmcs12;
  4877. struct page *page;
  4878. page = nested_get_page(vcpu, vmptr);
  4879. if (page == NULL) {
  4880. nested_vmx_failInvalid(vcpu);
  4881. skip_emulated_instruction(vcpu);
  4882. return 1;
  4883. }
  4884. new_vmcs12 = kmap(page);
  4885. if (new_vmcs12->revision_id != VMCS12_REVISION) {
  4886. kunmap(page);
  4887. nested_release_page_clean(page);
  4888. nested_vmx_failValid(vcpu,
  4889. VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
  4890. skip_emulated_instruction(vcpu);
  4891. return 1;
  4892. }
  4893. if (vmx->nested.current_vmptr != -1ull) {
  4894. kunmap(vmx->nested.current_vmcs12_page);
  4895. nested_release_page(vmx->nested.current_vmcs12_page);
  4896. }
  4897. vmx->nested.current_vmptr = vmptr;
  4898. vmx->nested.current_vmcs12 = new_vmcs12;
  4899. vmx->nested.current_vmcs12_page = page;
  4900. }
  4901. nested_vmx_succeed(vcpu);
  4902. skip_emulated_instruction(vcpu);
  4903. return 1;
  4904. }
  4905. /* Emulate the VMPTRST instruction */
  4906. static int handle_vmptrst(struct kvm_vcpu *vcpu)
  4907. {
  4908. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4909. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  4910. gva_t vmcs_gva;
  4911. struct x86_exception e;
  4912. if (!nested_vmx_check_permission(vcpu))
  4913. return 1;
  4914. if (get_vmx_mem_address(vcpu, exit_qualification,
  4915. vmx_instruction_info, &vmcs_gva))
  4916. return 1;
  4917. /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
  4918. if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
  4919. (void *)&to_vmx(vcpu)->nested.current_vmptr,
  4920. sizeof(u64), &e)) {
  4921. kvm_inject_page_fault(vcpu, &e);
  4922. return 1;
  4923. }
  4924. nested_vmx_succeed(vcpu);
  4925. skip_emulated_instruction(vcpu);
  4926. return 1;
  4927. }
  4928. /*
  4929. * The exit handlers return 1 if the exit was handled fully and guest execution
  4930. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  4931. * to be done to userspace and return 0.
  4932. */
  4933. static int (*kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
  4934. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  4935. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  4936. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  4937. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  4938. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  4939. [EXIT_REASON_CR_ACCESS] = handle_cr,
  4940. [EXIT_REASON_DR_ACCESS] = handle_dr,
  4941. [EXIT_REASON_CPUID] = handle_cpuid,
  4942. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  4943. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  4944. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  4945. [EXIT_REASON_HLT] = handle_halt,
  4946. [EXIT_REASON_INVD] = handle_invd,
  4947. [EXIT_REASON_INVLPG] = handle_invlpg,
  4948. [EXIT_REASON_RDPMC] = handle_rdpmc,
  4949. [EXIT_REASON_VMCALL] = handle_vmcall,
  4950. [EXIT_REASON_VMCLEAR] = handle_vmclear,
  4951. [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
  4952. [EXIT_REASON_VMPTRLD] = handle_vmptrld,
  4953. [EXIT_REASON_VMPTRST] = handle_vmptrst,
  4954. [EXIT_REASON_VMREAD] = handle_vmread,
  4955. [EXIT_REASON_VMRESUME] = handle_vmresume,
  4956. [EXIT_REASON_VMWRITE] = handle_vmwrite,
  4957. [EXIT_REASON_VMOFF] = handle_vmoff,
  4958. [EXIT_REASON_VMON] = handle_vmon,
  4959. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  4960. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  4961. [EXIT_REASON_WBINVD] = handle_wbinvd,
  4962. [EXIT_REASON_XSETBV] = handle_xsetbv,
  4963. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  4964. [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
  4965. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  4966. [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
  4967. [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
  4968. [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
  4969. [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
  4970. };
  4971. static const int kvm_vmx_max_exit_handlers =
  4972. ARRAY_SIZE(kvm_vmx_exit_handlers);
  4973. /*
  4974. * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
  4975. * rather than handle it ourselves in L0. I.e., check whether L1 expressed
  4976. * disinterest in the current event (read or write a specific MSR) by using an
  4977. * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
  4978. */
  4979. static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
  4980. struct vmcs12 *vmcs12, u32 exit_reason)
  4981. {
  4982. u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
  4983. gpa_t bitmap;
  4984. if (!nested_cpu_has(get_vmcs12(vcpu), CPU_BASED_USE_MSR_BITMAPS))
  4985. return 1;
  4986. /*
  4987. * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
  4988. * for the four combinations of read/write and low/high MSR numbers.
  4989. * First we need to figure out which of the four to use:
  4990. */
  4991. bitmap = vmcs12->msr_bitmap;
  4992. if (exit_reason == EXIT_REASON_MSR_WRITE)
  4993. bitmap += 2048;
  4994. if (msr_index >= 0xc0000000) {
  4995. msr_index -= 0xc0000000;
  4996. bitmap += 1024;
  4997. }
  4998. /* Then read the msr_index'th bit from this bitmap: */
  4999. if (msr_index < 1024*8) {
  5000. unsigned char b;
  5001. kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1);
  5002. return 1 & (b >> (msr_index & 7));
  5003. } else
  5004. return 1; /* let L1 handle the wrong parameter */
  5005. }
  5006. /*
  5007. * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
  5008. * rather than handle it ourselves in L0. I.e., check if L1 wanted to
  5009. * intercept (via guest_host_mask etc.) the current event.
  5010. */
  5011. static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
  5012. struct vmcs12 *vmcs12)
  5013. {
  5014. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5015. int cr = exit_qualification & 15;
  5016. int reg = (exit_qualification >> 8) & 15;
  5017. unsigned long val = kvm_register_read(vcpu, reg);
  5018. switch ((exit_qualification >> 4) & 3) {
  5019. case 0: /* mov to cr */
  5020. switch (cr) {
  5021. case 0:
  5022. if (vmcs12->cr0_guest_host_mask &
  5023. (val ^ vmcs12->cr0_read_shadow))
  5024. return 1;
  5025. break;
  5026. case 3:
  5027. if ((vmcs12->cr3_target_count >= 1 &&
  5028. vmcs12->cr3_target_value0 == val) ||
  5029. (vmcs12->cr3_target_count >= 2 &&
  5030. vmcs12->cr3_target_value1 == val) ||
  5031. (vmcs12->cr3_target_count >= 3 &&
  5032. vmcs12->cr3_target_value2 == val) ||
  5033. (vmcs12->cr3_target_count >= 4 &&
  5034. vmcs12->cr3_target_value3 == val))
  5035. return 0;
  5036. if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
  5037. return 1;
  5038. break;
  5039. case 4:
  5040. if (vmcs12->cr4_guest_host_mask &
  5041. (vmcs12->cr4_read_shadow ^ val))
  5042. return 1;
  5043. break;
  5044. case 8:
  5045. if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
  5046. return 1;
  5047. break;
  5048. }
  5049. break;
  5050. case 2: /* clts */
  5051. if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
  5052. (vmcs12->cr0_read_shadow & X86_CR0_TS))
  5053. return 1;
  5054. break;
  5055. case 1: /* mov from cr */
  5056. switch (cr) {
  5057. case 3:
  5058. if (vmcs12->cpu_based_vm_exec_control &
  5059. CPU_BASED_CR3_STORE_EXITING)
  5060. return 1;
  5061. break;
  5062. case 8:
  5063. if (vmcs12->cpu_based_vm_exec_control &
  5064. CPU_BASED_CR8_STORE_EXITING)
  5065. return 1;
  5066. break;
  5067. }
  5068. break;
  5069. case 3: /* lmsw */
  5070. /*
  5071. * lmsw can change bits 1..3 of cr0, and only set bit 0 of
  5072. * cr0. Other attempted changes are ignored, with no exit.
  5073. */
  5074. if (vmcs12->cr0_guest_host_mask & 0xe &
  5075. (val ^ vmcs12->cr0_read_shadow))
  5076. return 1;
  5077. if ((vmcs12->cr0_guest_host_mask & 0x1) &&
  5078. !(vmcs12->cr0_read_shadow & 0x1) &&
  5079. (val & 0x1))
  5080. return 1;
  5081. break;
  5082. }
  5083. return 0;
  5084. }
  5085. /*
  5086. * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
  5087. * should handle it ourselves in L0 (and then continue L2). Only call this
  5088. * when in is_guest_mode (L2).
  5089. */
  5090. static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
  5091. {
  5092. u32 exit_reason = vmcs_read32(VM_EXIT_REASON);
  5093. u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5094. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5095. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5096. if (vmx->nested.nested_run_pending)
  5097. return 0;
  5098. if (unlikely(vmx->fail)) {
  5099. pr_info_ratelimited("%s failed vm entry %x\n", __func__,
  5100. vmcs_read32(VM_INSTRUCTION_ERROR));
  5101. return 1;
  5102. }
  5103. switch (exit_reason) {
  5104. case EXIT_REASON_EXCEPTION_NMI:
  5105. if (!is_exception(intr_info))
  5106. return 0;
  5107. else if (is_page_fault(intr_info))
  5108. return enable_ept;
  5109. return vmcs12->exception_bitmap &
  5110. (1u << (intr_info & INTR_INFO_VECTOR_MASK));
  5111. case EXIT_REASON_EXTERNAL_INTERRUPT:
  5112. return 0;
  5113. case EXIT_REASON_TRIPLE_FAULT:
  5114. return 1;
  5115. case EXIT_REASON_PENDING_INTERRUPT:
  5116. case EXIT_REASON_NMI_WINDOW:
  5117. /*
  5118. * prepare_vmcs02() set the CPU_BASED_VIRTUAL_INTR_PENDING bit
  5119. * (aka Interrupt Window Exiting) only when L1 turned it on,
  5120. * so if we got a PENDING_INTERRUPT exit, this must be for L1.
  5121. * Same for NMI Window Exiting.
  5122. */
  5123. return 1;
  5124. case EXIT_REASON_TASK_SWITCH:
  5125. return 1;
  5126. case EXIT_REASON_CPUID:
  5127. return 1;
  5128. case EXIT_REASON_HLT:
  5129. return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
  5130. case EXIT_REASON_INVD:
  5131. return 1;
  5132. case EXIT_REASON_INVLPG:
  5133. return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
  5134. case EXIT_REASON_RDPMC:
  5135. return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
  5136. case EXIT_REASON_RDTSC:
  5137. return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
  5138. case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
  5139. case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
  5140. case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
  5141. case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
  5142. case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
  5143. /*
  5144. * VMX instructions trap unconditionally. This allows L1 to
  5145. * emulate them for its L2 guest, i.e., allows 3-level nesting!
  5146. */
  5147. return 1;
  5148. case EXIT_REASON_CR_ACCESS:
  5149. return nested_vmx_exit_handled_cr(vcpu, vmcs12);
  5150. case EXIT_REASON_DR_ACCESS:
  5151. return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
  5152. case EXIT_REASON_IO_INSTRUCTION:
  5153. /* TODO: support IO bitmaps */
  5154. return 1;
  5155. case EXIT_REASON_MSR_READ:
  5156. case EXIT_REASON_MSR_WRITE:
  5157. return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
  5158. case EXIT_REASON_INVALID_STATE:
  5159. return 1;
  5160. case EXIT_REASON_MWAIT_INSTRUCTION:
  5161. return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
  5162. case EXIT_REASON_MONITOR_INSTRUCTION:
  5163. return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
  5164. case EXIT_REASON_PAUSE_INSTRUCTION:
  5165. return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
  5166. nested_cpu_has2(vmcs12,
  5167. SECONDARY_EXEC_PAUSE_LOOP_EXITING);
  5168. case EXIT_REASON_MCE_DURING_VMENTRY:
  5169. return 0;
  5170. case EXIT_REASON_TPR_BELOW_THRESHOLD:
  5171. return 1;
  5172. case EXIT_REASON_APIC_ACCESS:
  5173. return nested_cpu_has2(vmcs12,
  5174. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  5175. case EXIT_REASON_EPT_VIOLATION:
  5176. case EXIT_REASON_EPT_MISCONFIG:
  5177. return 0;
  5178. case EXIT_REASON_WBINVD:
  5179. return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
  5180. case EXIT_REASON_XSETBV:
  5181. return 1;
  5182. default:
  5183. return 1;
  5184. }
  5185. }
  5186. static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
  5187. {
  5188. *info1 = vmcs_readl(EXIT_QUALIFICATION);
  5189. *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
  5190. }
  5191. /*
  5192. * The guest has exited. See if we can fix it or if we need userspace
  5193. * assistance.
  5194. */
  5195. static int vmx_handle_exit(struct kvm_vcpu *vcpu)
  5196. {
  5197. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5198. u32 exit_reason = vmx->exit_reason;
  5199. u32 vectoring_info = vmx->idt_vectoring_info;
  5200. /* If guest state is invalid, start emulating */
  5201. if (vmx->emulation_required && emulate_invalid_guest_state)
  5202. return handle_invalid_guest_state(vcpu);
  5203. /*
  5204. * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
  5205. * we did not inject a still-pending event to L1 now because of
  5206. * nested_run_pending, we need to re-enable this bit.
  5207. */
  5208. if (vmx->nested.nested_run_pending)
  5209. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5210. if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
  5211. exit_reason == EXIT_REASON_VMRESUME))
  5212. vmx->nested.nested_run_pending = 1;
  5213. else
  5214. vmx->nested.nested_run_pending = 0;
  5215. if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
  5216. nested_vmx_vmexit(vcpu);
  5217. return 1;
  5218. }
  5219. if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
  5220. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5221. vcpu->run->fail_entry.hardware_entry_failure_reason
  5222. = exit_reason;
  5223. return 0;
  5224. }
  5225. if (unlikely(vmx->fail)) {
  5226. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5227. vcpu->run->fail_entry.hardware_entry_failure_reason
  5228. = vmcs_read32(VM_INSTRUCTION_ERROR);
  5229. return 0;
  5230. }
  5231. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  5232. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  5233. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  5234. exit_reason != EXIT_REASON_TASK_SWITCH))
  5235. printk(KERN_WARNING "%s: unexpected, valid vectoring info "
  5236. "(0x%x) and exit reason is 0x%x\n",
  5237. __func__, vectoring_info, exit_reason);
  5238. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
  5239. !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
  5240. get_vmcs12(vcpu), vcpu)))) {
  5241. if (vmx_interrupt_allowed(vcpu)) {
  5242. vmx->soft_vnmi_blocked = 0;
  5243. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  5244. vcpu->arch.nmi_pending) {
  5245. /*
  5246. * This CPU don't support us in finding the end of an
  5247. * NMI-blocked window if the guest runs with IRQs
  5248. * disabled. So we pull the trigger after 1 s of
  5249. * futile waiting, but inform the user about this.
  5250. */
  5251. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  5252. "state on VCPU %d after 1 s timeout\n",
  5253. __func__, vcpu->vcpu_id);
  5254. vmx->soft_vnmi_blocked = 0;
  5255. }
  5256. }
  5257. if (exit_reason < kvm_vmx_max_exit_handlers
  5258. && kvm_vmx_exit_handlers[exit_reason])
  5259. return kvm_vmx_exit_handlers[exit_reason](vcpu);
  5260. else {
  5261. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  5262. vcpu->run->hw.hardware_exit_reason = exit_reason;
  5263. }
  5264. return 0;
  5265. }
  5266. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  5267. {
  5268. if (irr == -1 || tpr < irr) {
  5269. vmcs_write32(TPR_THRESHOLD, 0);
  5270. return;
  5271. }
  5272. vmcs_write32(TPR_THRESHOLD, irr);
  5273. }
  5274. static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
  5275. {
  5276. u32 exit_intr_info;
  5277. if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
  5278. || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
  5279. return;
  5280. vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5281. exit_intr_info = vmx->exit_intr_info;
  5282. /* Handle machine checks before interrupts are enabled */
  5283. if (is_machine_check(exit_intr_info))
  5284. kvm_machine_check();
  5285. /* We need to handle NMIs before interrupts are enabled */
  5286. if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  5287. (exit_intr_info & INTR_INFO_VALID_MASK)) {
  5288. kvm_before_handle_nmi(&vmx->vcpu);
  5289. asm("int $2");
  5290. kvm_after_handle_nmi(&vmx->vcpu);
  5291. }
  5292. }
  5293. static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
  5294. {
  5295. u32 exit_intr_info;
  5296. bool unblock_nmi;
  5297. u8 vector;
  5298. bool idtv_info_valid;
  5299. idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  5300. if (cpu_has_virtual_nmis()) {
  5301. if (vmx->nmi_known_unmasked)
  5302. return;
  5303. /*
  5304. * Can't use vmx->exit_intr_info since we're not sure what
  5305. * the exit reason is.
  5306. */
  5307. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5308. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  5309. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  5310. /*
  5311. * SDM 3: 27.7.1.2 (September 2008)
  5312. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  5313. * a guest IRET fault.
  5314. * SDM 3: 23.2.2 (September 2008)
  5315. * Bit 12 is undefined in any of the following cases:
  5316. * If the VM exit sets the valid bit in the IDT-vectoring
  5317. * information field.
  5318. * If the VM exit is due to a double fault.
  5319. */
  5320. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  5321. vector != DF_VECTOR && !idtv_info_valid)
  5322. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  5323. GUEST_INTR_STATE_NMI);
  5324. else
  5325. vmx->nmi_known_unmasked =
  5326. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
  5327. & GUEST_INTR_STATE_NMI);
  5328. } else if (unlikely(vmx->soft_vnmi_blocked))
  5329. vmx->vnmi_blocked_time +=
  5330. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  5331. }
  5332. static void __vmx_complete_interrupts(struct vcpu_vmx *vmx,
  5333. u32 idt_vectoring_info,
  5334. int instr_len_field,
  5335. int error_code_field)
  5336. {
  5337. u8 vector;
  5338. int type;
  5339. bool idtv_info_valid;
  5340. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  5341. vmx->vcpu.arch.nmi_injected = false;
  5342. kvm_clear_exception_queue(&vmx->vcpu);
  5343. kvm_clear_interrupt_queue(&vmx->vcpu);
  5344. if (!idtv_info_valid)
  5345. return;
  5346. kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
  5347. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  5348. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  5349. switch (type) {
  5350. case INTR_TYPE_NMI_INTR:
  5351. vmx->vcpu.arch.nmi_injected = true;
  5352. /*
  5353. * SDM 3: 27.7.1.2 (September 2008)
  5354. * Clear bit "block by NMI" before VM entry if a NMI
  5355. * delivery faulted.
  5356. */
  5357. vmx_set_nmi_mask(&vmx->vcpu, false);
  5358. break;
  5359. case INTR_TYPE_SOFT_EXCEPTION:
  5360. vmx->vcpu.arch.event_exit_inst_len =
  5361. vmcs_read32(instr_len_field);
  5362. /* fall through */
  5363. case INTR_TYPE_HARD_EXCEPTION:
  5364. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  5365. u32 err = vmcs_read32(error_code_field);
  5366. kvm_queue_exception_e(&vmx->vcpu, vector, err);
  5367. } else
  5368. kvm_queue_exception(&vmx->vcpu, vector);
  5369. break;
  5370. case INTR_TYPE_SOFT_INTR:
  5371. vmx->vcpu.arch.event_exit_inst_len =
  5372. vmcs_read32(instr_len_field);
  5373. /* fall through */
  5374. case INTR_TYPE_EXT_INTR:
  5375. kvm_queue_interrupt(&vmx->vcpu, vector,
  5376. type == INTR_TYPE_SOFT_INTR);
  5377. break;
  5378. default:
  5379. break;
  5380. }
  5381. }
  5382. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  5383. {
  5384. if (is_guest_mode(&vmx->vcpu))
  5385. return;
  5386. __vmx_complete_interrupts(vmx, vmx->idt_vectoring_info,
  5387. VM_EXIT_INSTRUCTION_LEN,
  5388. IDT_VECTORING_ERROR_CODE);
  5389. }
  5390. static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
  5391. {
  5392. if (is_guest_mode(vcpu))
  5393. return;
  5394. __vmx_complete_interrupts(to_vmx(vcpu),
  5395. vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
  5396. VM_ENTRY_INSTRUCTION_LEN,
  5397. VM_ENTRY_EXCEPTION_ERROR_CODE);
  5398. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
  5399. }
  5400. static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
  5401. {
  5402. int i, nr_msrs;
  5403. struct perf_guest_switch_msr *msrs;
  5404. msrs = perf_guest_get_msrs(&nr_msrs);
  5405. if (!msrs)
  5406. return;
  5407. for (i = 0; i < nr_msrs; i++)
  5408. if (msrs[i].host == msrs[i].guest)
  5409. clear_atomic_switch_msr(vmx, msrs[i].msr);
  5410. else
  5411. add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
  5412. msrs[i].host);
  5413. }
  5414. #ifdef CONFIG_X86_64
  5415. #define R "r"
  5416. #define Q "q"
  5417. #else
  5418. #define R "e"
  5419. #define Q "l"
  5420. #endif
  5421. static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
  5422. {
  5423. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5424. if (is_guest_mode(vcpu) && !vmx->nested.nested_run_pending) {
  5425. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5426. if (vmcs12->idt_vectoring_info_field &
  5427. VECTORING_INFO_VALID_MASK) {
  5428. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  5429. vmcs12->idt_vectoring_info_field);
  5430. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  5431. vmcs12->vm_exit_instruction_len);
  5432. if (vmcs12->idt_vectoring_info_field &
  5433. VECTORING_INFO_DELIVER_CODE_MASK)
  5434. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  5435. vmcs12->idt_vectoring_error_code);
  5436. }
  5437. }
  5438. /* Record the guest's net vcpu time for enforced NMI injections. */
  5439. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  5440. vmx->entry_time = ktime_get();
  5441. /* Don't enter VMX if guest state is invalid, let the exit handler
  5442. start emulation until we arrive back to a valid state */
  5443. if (vmx->emulation_required && emulate_invalid_guest_state)
  5444. return;
  5445. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  5446. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  5447. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  5448. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  5449. /* When single-stepping over STI and MOV SS, we must clear the
  5450. * corresponding interruptibility bits in the guest state. Otherwise
  5451. * vmentry fails as it then expects bit 14 (BS) in pending debug
  5452. * exceptions being set, but that's not correct for the guest debugging
  5453. * case. */
  5454. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  5455. vmx_set_interrupt_shadow(vcpu, 0);
  5456. atomic_switch_perf_msrs(vmx);
  5457. vmx->__launched = vmx->loaded_vmcs->launched;
  5458. asm(
  5459. /* Store host registers */
  5460. "push %%"R"dx; push %%"R"bp;"
  5461. "push %%"R"cx \n\t" /* placeholder for guest rcx */
  5462. "push %%"R"cx \n\t"
  5463. "cmp %%"R"sp, %c[host_rsp](%0) \n\t"
  5464. "je 1f \n\t"
  5465. "mov %%"R"sp, %c[host_rsp](%0) \n\t"
  5466. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  5467. "1: \n\t"
  5468. /* Reload cr2 if changed */
  5469. "mov %c[cr2](%0), %%"R"ax \n\t"
  5470. "mov %%cr2, %%"R"dx \n\t"
  5471. "cmp %%"R"ax, %%"R"dx \n\t"
  5472. "je 2f \n\t"
  5473. "mov %%"R"ax, %%cr2 \n\t"
  5474. "2: \n\t"
  5475. /* Check if vmlaunch of vmresume is needed */
  5476. "cmpl $0, %c[launched](%0) \n\t"
  5477. /* Load guest registers. Don't clobber flags. */
  5478. "mov %c[rax](%0), %%"R"ax \n\t"
  5479. "mov %c[rbx](%0), %%"R"bx \n\t"
  5480. "mov %c[rdx](%0), %%"R"dx \n\t"
  5481. "mov %c[rsi](%0), %%"R"si \n\t"
  5482. "mov %c[rdi](%0), %%"R"di \n\t"
  5483. "mov %c[rbp](%0), %%"R"bp \n\t"
  5484. #ifdef CONFIG_X86_64
  5485. "mov %c[r8](%0), %%r8 \n\t"
  5486. "mov %c[r9](%0), %%r9 \n\t"
  5487. "mov %c[r10](%0), %%r10 \n\t"
  5488. "mov %c[r11](%0), %%r11 \n\t"
  5489. "mov %c[r12](%0), %%r12 \n\t"
  5490. "mov %c[r13](%0), %%r13 \n\t"
  5491. "mov %c[r14](%0), %%r14 \n\t"
  5492. "mov %c[r15](%0), %%r15 \n\t"
  5493. #endif
  5494. "mov %c[rcx](%0), %%"R"cx \n\t" /* kills %0 (ecx) */
  5495. /* Enter guest mode */
  5496. "jne .Llaunched \n\t"
  5497. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  5498. "jmp .Lkvm_vmx_return \n\t"
  5499. ".Llaunched: " __ex(ASM_VMX_VMRESUME) "\n\t"
  5500. ".Lkvm_vmx_return: "
  5501. /* Save guest registers, load host registers, keep flags */
  5502. "mov %0, %c[wordsize](%%"R"sp) \n\t"
  5503. "pop %0 \n\t"
  5504. "mov %%"R"ax, %c[rax](%0) \n\t"
  5505. "mov %%"R"bx, %c[rbx](%0) \n\t"
  5506. "pop"Q" %c[rcx](%0) \n\t"
  5507. "mov %%"R"dx, %c[rdx](%0) \n\t"
  5508. "mov %%"R"si, %c[rsi](%0) \n\t"
  5509. "mov %%"R"di, %c[rdi](%0) \n\t"
  5510. "mov %%"R"bp, %c[rbp](%0) \n\t"
  5511. #ifdef CONFIG_X86_64
  5512. "mov %%r8, %c[r8](%0) \n\t"
  5513. "mov %%r9, %c[r9](%0) \n\t"
  5514. "mov %%r10, %c[r10](%0) \n\t"
  5515. "mov %%r11, %c[r11](%0) \n\t"
  5516. "mov %%r12, %c[r12](%0) \n\t"
  5517. "mov %%r13, %c[r13](%0) \n\t"
  5518. "mov %%r14, %c[r14](%0) \n\t"
  5519. "mov %%r15, %c[r15](%0) \n\t"
  5520. #endif
  5521. "mov %%cr2, %%"R"ax \n\t"
  5522. "mov %%"R"ax, %c[cr2](%0) \n\t"
  5523. "pop %%"R"bp; pop %%"R"dx \n\t"
  5524. "setbe %c[fail](%0) \n\t"
  5525. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  5526. [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
  5527. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  5528. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  5529. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  5530. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  5531. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  5532. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  5533. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  5534. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  5535. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  5536. #ifdef CONFIG_X86_64
  5537. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  5538. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  5539. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  5540. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  5541. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  5542. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  5543. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  5544. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  5545. #endif
  5546. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
  5547. [wordsize]"i"(sizeof(ulong))
  5548. : "cc", "memory"
  5549. , R"ax", R"bx", R"di", R"si"
  5550. #ifdef CONFIG_X86_64
  5551. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  5552. #endif
  5553. );
  5554. #ifndef CONFIG_X86_64
  5555. /*
  5556. * The sysexit path does not restore ds/es, so we must set them to
  5557. * a reasonable value ourselves.
  5558. *
  5559. * We can't defer this to vmx_load_host_state() since that function
  5560. * may be executed in interrupt context, which saves and restore segments
  5561. * around it, nullifying its effect.
  5562. */
  5563. loadsegment(ds, __USER_DS);
  5564. loadsegment(es, __USER_DS);
  5565. #endif
  5566. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
  5567. | (1 << VCPU_EXREG_RFLAGS)
  5568. | (1 << VCPU_EXREG_CPL)
  5569. | (1 << VCPU_EXREG_PDPTR)
  5570. | (1 << VCPU_EXREG_SEGMENTS)
  5571. | (1 << VCPU_EXREG_CR3));
  5572. vcpu->arch.regs_dirty = 0;
  5573. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  5574. if (is_guest_mode(vcpu)) {
  5575. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5576. vmcs12->idt_vectoring_info_field = vmx->idt_vectoring_info;
  5577. if (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK) {
  5578. vmcs12->idt_vectoring_error_code =
  5579. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  5580. vmcs12->vm_exit_instruction_len =
  5581. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  5582. }
  5583. }
  5584. vmx->loaded_vmcs->launched = 1;
  5585. vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
  5586. trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
  5587. vmx_complete_atomic_exit(vmx);
  5588. vmx_recover_nmi_blocking(vmx);
  5589. vmx_complete_interrupts(vmx);
  5590. }
  5591. #undef R
  5592. #undef Q
  5593. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  5594. {
  5595. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5596. free_vpid(vmx);
  5597. free_nested(vmx);
  5598. free_loaded_vmcs(vmx->loaded_vmcs);
  5599. kfree(vmx->guest_msrs);
  5600. kvm_vcpu_uninit(vcpu);
  5601. kmem_cache_free(kvm_vcpu_cache, vmx);
  5602. }
  5603. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  5604. {
  5605. int err;
  5606. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  5607. int cpu;
  5608. if (!vmx)
  5609. return ERR_PTR(-ENOMEM);
  5610. allocate_vpid(vmx);
  5611. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  5612. if (err)
  5613. goto free_vcpu;
  5614. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  5615. err = -ENOMEM;
  5616. if (!vmx->guest_msrs) {
  5617. goto uninit_vcpu;
  5618. }
  5619. vmx->loaded_vmcs = &vmx->vmcs01;
  5620. vmx->loaded_vmcs->vmcs = alloc_vmcs();
  5621. if (!vmx->loaded_vmcs->vmcs)
  5622. goto free_msrs;
  5623. if (!vmm_exclusive)
  5624. kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
  5625. loaded_vmcs_init(vmx->loaded_vmcs);
  5626. if (!vmm_exclusive)
  5627. kvm_cpu_vmxoff();
  5628. cpu = get_cpu();
  5629. vmx_vcpu_load(&vmx->vcpu, cpu);
  5630. vmx->vcpu.cpu = cpu;
  5631. err = vmx_vcpu_setup(vmx);
  5632. vmx_vcpu_put(&vmx->vcpu);
  5633. put_cpu();
  5634. if (err)
  5635. goto free_vmcs;
  5636. if (vm_need_virtualize_apic_accesses(kvm))
  5637. err = alloc_apic_access_page(kvm);
  5638. if (err)
  5639. goto free_vmcs;
  5640. if (enable_ept) {
  5641. if (!kvm->arch.ept_identity_map_addr)
  5642. kvm->arch.ept_identity_map_addr =
  5643. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  5644. err = -ENOMEM;
  5645. if (alloc_identity_pagetable(kvm) != 0)
  5646. goto free_vmcs;
  5647. if (!init_rmode_identity_map(kvm))
  5648. goto free_vmcs;
  5649. }
  5650. vmx->nested.current_vmptr = -1ull;
  5651. vmx->nested.current_vmcs12 = NULL;
  5652. return &vmx->vcpu;
  5653. free_vmcs:
  5654. free_loaded_vmcs(vmx->loaded_vmcs);
  5655. free_msrs:
  5656. kfree(vmx->guest_msrs);
  5657. uninit_vcpu:
  5658. kvm_vcpu_uninit(&vmx->vcpu);
  5659. free_vcpu:
  5660. free_vpid(vmx);
  5661. kmem_cache_free(kvm_vcpu_cache, vmx);
  5662. return ERR_PTR(err);
  5663. }
  5664. static void __init vmx_check_processor_compat(void *rtn)
  5665. {
  5666. struct vmcs_config vmcs_conf;
  5667. *(int *)rtn = 0;
  5668. if (setup_vmcs_config(&vmcs_conf) < 0)
  5669. *(int *)rtn = -EIO;
  5670. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  5671. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  5672. smp_processor_id());
  5673. *(int *)rtn = -EIO;
  5674. }
  5675. }
  5676. static int get_ept_level(void)
  5677. {
  5678. return VMX_EPT_DEFAULT_GAW + 1;
  5679. }
  5680. static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  5681. {
  5682. u64 ret;
  5683. /* For VT-d and EPT combination
  5684. * 1. MMIO: always map as UC
  5685. * 2. EPT with VT-d:
  5686. * a. VT-d without snooping control feature: can't guarantee the
  5687. * result, try to trust guest.
  5688. * b. VT-d with snooping control feature: snooping control feature of
  5689. * VT-d engine can guarantee the cache correctness. Just set it
  5690. * to WB to keep consistent with host. So the same as item 3.
  5691. * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
  5692. * consistent with host MTRR
  5693. */
  5694. if (is_mmio)
  5695. ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
  5696. else if (vcpu->kvm->arch.iommu_domain &&
  5697. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
  5698. ret = kvm_get_guest_memory_type(vcpu, gfn) <<
  5699. VMX_EPT_MT_EPTE_SHIFT;
  5700. else
  5701. ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
  5702. | VMX_EPT_IPAT_BIT;
  5703. return ret;
  5704. }
  5705. static int vmx_get_lpage_level(void)
  5706. {
  5707. if (enable_ept && !cpu_has_vmx_ept_1g_page())
  5708. return PT_DIRECTORY_LEVEL;
  5709. else
  5710. /* For shadow and EPT supported 1GB page */
  5711. return PT_PDPE_LEVEL;
  5712. }
  5713. static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
  5714. {
  5715. struct kvm_cpuid_entry2 *best;
  5716. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5717. u32 exec_control;
  5718. vmx->rdtscp_enabled = false;
  5719. if (vmx_rdtscp_supported()) {
  5720. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5721. if (exec_control & SECONDARY_EXEC_RDTSCP) {
  5722. best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  5723. if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
  5724. vmx->rdtscp_enabled = true;
  5725. else {
  5726. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  5727. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  5728. exec_control);
  5729. }
  5730. }
  5731. }
  5732. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5733. /* Exposing INVPCID only when PCID is exposed */
  5734. best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
  5735. if (vmx_invpcid_supported() &&
  5736. best && (best->ecx & bit(X86_FEATURE_INVPCID)) &&
  5737. guest_cpuid_has_pcid(vcpu)) {
  5738. exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
  5739. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  5740. exec_control);
  5741. } else {
  5742. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  5743. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  5744. exec_control);
  5745. if (best)
  5746. best->ecx &= ~bit(X86_FEATURE_INVPCID);
  5747. }
  5748. }
  5749. static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  5750. {
  5751. if (func == 1 && nested)
  5752. entry->ecx |= bit(X86_FEATURE_VMX);
  5753. }
  5754. /*
  5755. * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
  5756. * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
  5757. * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
  5758. * guest in a way that will both be appropriate to L1's requests, and our
  5759. * needs. In addition to modifying the active vmcs (which is vmcs02), this
  5760. * function also has additional necessary side-effects, like setting various
  5761. * vcpu->arch fields.
  5762. */
  5763. static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  5764. {
  5765. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5766. u32 exec_control;
  5767. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
  5768. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
  5769. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
  5770. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
  5771. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
  5772. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
  5773. vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
  5774. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
  5775. vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
  5776. vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
  5777. vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
  5778. vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
  5779. vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
  5780. vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
  5781. vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
  5782. vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
  5783. vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
  5784. vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
  5785. vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
  5786. vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
  5787. vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
  5788. vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
  5789. vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
  5790. vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
  5791. vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
  5792. vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
  5793. vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
  5794. vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
  5795. vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
  5796. vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
  5797. vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
  5798. vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
  5799. vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
  5800. vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
  5801. vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
  5802. vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
  5803. vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
  5804. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  5805. vmcs12->vm_entry_intr_info_field);
  5806. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  5807. vmcs12->vm_entry_exception_error_code);
  5808. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  5809. vmcs12->vm_entry_instruction_len);
  5810. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  5811. vmcs12->guest_interruptibility_info);
  5812. vmcs_write32(GUEST_ACTIVITY_STATE, vmcs12->guest_activity_state);
  5813. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
  5814. vmcs_writel(GUEST_DR7, vmcs12->guest_dr7);
  5815. vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
  5816. vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
  5817. vmcs12->guest_pending_dbg_exceptions);
  5818. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
  5819. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
  5820. vmcs_write64(VMCS_LINK_POINTER, -1ull);
  5821. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  5822. (vmcs_config.pin_based_exec_ctrl |
  5823. vmcs12->pin_based_vm_exec_control));
  5824. /*
  5825. * Whether page-faults are trapped is determined by a combination of
  5826. * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
  5827. * If enable_ept, L0 doesn't care about page faults and we should
  5828. * set all of these to L1's desires. However, if !enable_ept, L0 does
  5829. * care about (at least some) page faults, and because it is not easy
  5830. * (if at all possible?) to merge L0 and L1's desires, we simply ask
  5831. * to exit on each and every L2 page fault. This is done by setting
  5832. * MASK=MATCH=0 and (see below) EB.PF=1.
  5833. * Note that below we don't need special code to set EB.PF beyond the
  5834. * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
  5835. * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
  5836. * !enable_ept, EB.PF is 1, so the "or" will always be 1.
  5837. *
  5838. * A problem with this approach (when !enable_ept) is that L1 may be
  5839. * injected with more page faults than it asked for. This could have
  5840. * caused problems, but in practice existing hypervisors don't care.
  5841. * To fix this, we will need to emulate the PFEC checking (on the L1
  5842. * page tables), using walk_addr(), when injecting PFs to L1.
  5843. */
  5844. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
  5845. enable_ept ? vmcs12->page_fault_error_code_mask : 0);
  5846. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
  5847. enable_ept ? vmcs12->page_fault_error_code_match : 0);
  5848. if (cpu_has_secondary_exec_ctrls()) {
  5849. u32 exec_control = vmx_secondary_exec_control(vmx);
  5850. if (!vmx->rdtscp_enabled)
  5851. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  5852. /* Take the following fields only from vmcs12 */
  5853. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5854. if (nested_cpu_has(vmcs12,
  5855. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
  5856. exec_control |= vmcs12->secondary_vm_exec_control;
  5857. if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
  5858. /*
  5859. * Translate L1 physical address to host physical
  5860. * address for vmcs02. Keep the page pinned, so this
  5861. * physical address remains valid. We keep a reference
  5862. * to it so we can release it later.
  5863. */
  5864. if (vmx->nested.apic_access_page) /* shouldn't happen */
  5865. nested_release_page(vmx->nested.apic_access_page);
  5866. vmx->nested.apic_access_page =
  5867. nested_get_page(vcpu, vmcs12->apic_access_addr);
  5868. /*
  5869. * If translation failed, no matter: This feature asks
  5870. * to exit when accessing the given address, and if it
  5871. * can never be accessed, this feature won't do
  5872. * anything anyway.
  5873. */
  5874. if (!vmx->nested.apic_access_page)
  5875. exec_control &=
  5876. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5877. else
  5878. vmcs_write64(APIC_ACCESS_ADDR,
  5879. page_to_phys(vmx->nested.apic_access_page));
  5880. }
  5881. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  5882. }
  5883. /*
  5884. * Set host-state according to L0's settings (vmcs12 is irrelevant here)
  5885. * Some constant fields are set here by vmx_set_constant_host_state().
  5886. * Other fields are different per CPU, and will be set later when
  5887. * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
  5888. */
  5889. vmx_set_constant_host_state();
  5890. /*
  5891. * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
  5892. * entry, but only if the current (host) sp changed from the value
  5893. * we wrote last (vmx->host_rsp). This cache is no longer relevant
  5894. * if we switch vmcs, and rather than hold a separate cache per vmcs,
  5895. * here we just force the write to happen on entry.
  5896. */
  5897. vmx->host_rsp = 0;
  5898. exec_control = vmx_exec_control(vmx); /* L0's desires */
  5899. exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  5900. exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  5901. exec_control &= ~CPU_BASED_TPR_SHADOW;
  5902. exec_control |= vmcs12->cpu_based_vm_exec_control;
  5903. /*
  5904. * Merging of IO and MSR bitmaps not currently supported.
  5905. * Rather, exit every time.
  5906. */
  5907. exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
  5908. exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
  5909. exec_control |= CPU_BASED_UNCOND_IO_EXITING;
  5910. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  5911. /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
  5912. * bitwise-or of what L1 wants to trap for L2, and what we want to
  5913. * trap. Note that CR0.TS also needs updating - we do this later.
  5914. */
  5915. update_exception_bitmap(vcpu);
  5916. vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
  5917. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  5918. /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
  5919. vmcs_write32(VM_EXIT_CONTROLS,
  5920. vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
  5921. vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
  5922. (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
  5923. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
  5924. vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
  5925. else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
  5926. vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
  5927. set_cr4_guest_host_mask(vmx);
  5928. if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
  5929. vmcs_write64(TSC_OFFSET,
  5930. vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
  5931. else
  5932. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  5933. if (enable_vpid) {
  5934. /*
  5935. * Trivially support vpid by letting L2s share their parent
  5936. * L1's vpid. TODO: move to a more elaborate solution, giving
  5937. * each L2 its own vpid and exposing the vpid feature to L1.
  5938. */
  5939. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  5940. vmx_flush_tlb(vcpu);
  5941. }
  5942. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
  5943. vcpu->arch.efer = vmcs12->guest_ia32_efer;
  5944. if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
  5945. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  5946. else
  5947. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  5948. /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
  5949. vmx_set_efer(vcpu, vcpu->arch.efer);
  5950. /*
  5951. * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
  5952. * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
  5953. * The CR0_READ_SHADOW is what L2 should have expected to read given
  5954. * the specifications by L1; It's not enough to take
  5955. * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
  5956. * have more bits than L1 expected.
  5957. */
  5958. vmx_set_cr0(vcpu, vmcs12->guest_cr0);
  5959. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  5960. vmx_set_cr4(vcpu, vmcs12->guest_cr4);
  5961. vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
  5962. /* shadow page tables on either EPT or shadow page tables */
  5963. kvm_set_cr3(vcpu, vmcs12->guest_cr3);
  5964. kvm_mmu_reset_context(vcpu);
  5965. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
  5966. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
  5967. }
  5968. /*
  5969. * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
  5970. * for running an L2 nested guest.
  5971. */
  5972. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
  5973. {
  5974. struct vmcs12 *vmcs12;
  5975. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5976. int cpu;
  5977. struct loaded_vmcs *vmcs02;
  5978. if (!nested_vmx_check_permission(vcpu) ||
  5979. !nested_vmx_check_vmcs12(vcpu))
  5980. return 1;
  5981. skip_emulated_instruction(vcpu);
  5982. vmcs12 = get_vmcs12(vcpu);
  5983. /*
  5984. * The nested entry process starts with enforcing various prerequisites
  5985. * on vmcs12 as required by the Intel SDM, and act appropriately when
  5986. * they fail: As the SDM explains, some conditions should cause the
  5987. * instruction to fail, while others will cause the instruction to seem
  5988. * to succeed, but return an EXIT_REASON_INVALID_STATE.
  5989. * To speed up the normal (success) code path, we should avoid checking
  5990. * for misconfigurations which will anyway be caught by the processor
  5991. * when using the merged vmcs02.
  5992. */
  5993. if (vmcs12->launch_state == launch) {
  5994. nested_vmx_failValid(vcpu,
  5995. launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
  5996. : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
  5997. return 1;
  5998. }
  5999. if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
  6000. !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
  6001. /*TODO: Also verify bits beyond physical address width are 0*/
  6002. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6003. return 1;
  6004. }
  6005. if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
  6006. !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
  6007. /*TODO: Also verify bits beyond physical address width are 0*/
  6008. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6009. return 1;
  6010. }
  6011. if (vmcs12->vm_entry_msr_load_count > 0 ||
  6012. vmcs12->vm_exit_msr_load_count > 0 ||
  6013. vmcs12->vm_exit_msr_store_count > 0) {
  6014. pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
  6015. __func__);
  6016. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6017. return 1;
  6018. }
  6019. if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
  6020. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
  6021. !vmx_control_verify(vmcs12->secondary_vm_exec_control,
  6022. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
  6023. !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
  6024. nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
  6025. !vmx_control_verify(vmcs12->vm_exit_controls,
  6026. nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
  6027. !vmx_control_verify(vmcs12->vm_entry_controls,
  6028. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
  6029. {
  6030. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6031. return 1;
  6032. }
  6033. if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  6034. ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6035. nested_vmx_failValid(vcpu,
  6036. VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
  6037. return 1;
  6038. }
  6039. if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  6040. ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6041. nested_vmx_entry_failure(vcpu, vmcs12,
  6042. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
  6043. return 1;
  6044. }
  6045. if (vmcs12->vmcs_link_pointer != -1ull) {
  6046. nested_vmx_entry_failure(vcpu, vmcs12,
  6047. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
  6048. return 1;
  6049. }
  6050. /*
  6051. * We're finally done with prerequisite checking, and can start with
  6052. * the nested entry.
  6053. */
  6054. vmcs02 = nested_get_current_vmcs02(vmx);
  6055. if (!vmcs02)
  6056. return -ENOMEM;
  6057. enter_guest_mode(vcpu);
  6058. vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
  6059. cpu = get_cpu();
  6060. vmx->loaded_vmcs = vmcs02;
  6061. vmx_vcpu_put(vcpu);
  6062. vmx_vcpu_load(vcpu, cpu);
  6063. vcpu->cpu = cpu;
  6064. put_cpu();
  6065. vmcs12->launch_state = 1;
  6066. prepare_vmcs02(vcpu, vmcs12);
  6067. /*
  6068. * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
  6069. * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
  6070. * returned as far as L1 is concerned. It will only return (and set
  6071. * the success flag) when L2 exits (see nested_vmx_vmexit()).
  6072. */
  6073. return 1;
  6074. }
  6075. /*
  6076. * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
  6077. * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
  6078. * This function returns the new value we should put in vmcs12.guest_cr0.
  6079. * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
  6080. * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
  6081. * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
  6082. * didn't trap the bit, because if L1 did, so would L0).
  6083. * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
  6084. * been modified by L2, and L1 knows it. So just leave the old value of
  6085. * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
  6086. * isn't relevant, because if L0 traps this bit it can set it to anything.
  6087. * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
  6088. * changed these bits, and therefore they need to be updated, but L0
  6089. * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
  6090. * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
  6091. */
  6092. static inline unsigned long
  6093. vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6094. {
  6095. return
  6096. /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
  6097. /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
  6098. /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
  6099. vcpu->arch.cr0_guest_owned_bits));
  6100. }
  6101. static inline unsigned long
  6102. vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6103. {
  6104. return
  6105. /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
  6106. /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
  6107. /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
  6108. vcpu->arch.cr4_guest_owned_bits));
  6109. }
  6110. /*
  6111. * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
  6112. * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
  6113. * and this function updates it to reflect the changes to the guest state while
  6114. * L2 was running (and perhaps made some exits which were handled directly by L0
  6115. * without going back to L1), and to reflect the exit reason.
  6116. * Note that we do not have to copy here all VMCS fields, just those that
  6117. * could have changed by the L2 guest or the exit - i.e., the guest-state and
  6118. * exit-information fields only. Other fields are modified by L1 with VMWRITE,
  6119. * which already writes to vmcs12 directly.
  6120. */
  6121. void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6122. {
  6123. /* update guest state fields: */
  6124. vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
  6125. vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
  6126. kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
  6127. vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  6128. vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
  6129. vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
  6130. vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
  6131. vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
  6132. vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
  6133. vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
  6134. vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
  6135. vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
  6136. vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
  6137. vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
  6138. vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
  6139. vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
  6140. vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  6141. vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
  6142. vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
  6143. vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
  6144. vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
  6145. vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
  6146. vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
  6147. vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
  6148. vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
  6149. vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
  6150. vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
  6151. vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
  6152. vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
  6153. vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
  6154. vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
  6155. vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
  6156. vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
  6157. vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
  6158. vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
  6159. vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
  6160. vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
  6161. vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
  6162. vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
  6163. vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
  6164. vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
  6165. vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
  6166. vmcs12->guest_activity_state = vmcs_read32(GUEST_ACTIVITY_STATE);
  6167. vmcs12->guest_interruptibility_info =
  6168. vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  6169. vmcs12->guest_pending_dbg_exceptions =
  6170. vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
  6171. /* TODO: These cannot have changed unless we have MSR bitmaps and
  6172. * the relevant bit asks not to trap the change */
  6173. vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
  6174. if (vmcs12->vm_entry_controls & VM_EXIT_SAVE_IA32_PAT)
  6175. vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
  6176. vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
  6177. vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
  6178. vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
  6179. /* update exit information fields: */
  6180. vmcs12->vm_exit_reason = vmcs_read32(VM_EXIT_REASON);
  6181. vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  6182. vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  6183. vmcs12->vm_exit_intr_error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  6184. vmcs12->idt_vectoring_info_field =
  6185. vmcs_read32(IDT_VECTORING_INFO_FIELD);
  6186. vmcs12->idt_vectoring_error_code =
  6187. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  6188. vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  6189. vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  6190. /* clear vm-entry fields which are to be cleared on exit */
  6191. if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY))
  6192. vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
  6193. }
  6194. /*
  6195. * A part of what we need to when the nested L2 guest exits and we want to
  6196. * run its L1 parent, is to reset L1's guest state to the host state specified
  6197. * in vmcs12.
  6198. * This function is to be called not only on normal nested exit, but also on
  6199. * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
  6200. * Failures During or After Loading Guest State").
  6201. * This function should be called when the active VMCS is L1's (vmcs01).
  6202. */
  6203. void load_vmcs12_host_state(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6204. {
  6205. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
  6206. vcpu->arch.efer = vmcs12->host_ia32_efer;
  6207. if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
  6208. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  6209. else
  6210. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  6211. vmx_set_efer(vcpu, vcpu->arch.efer);
  6212. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
  6213. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
  6214. /*
  6215. * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
  6216. * actually changed, because it depends on the current state of
  6217. * fpu_active (which may have changed).
  6218. * Note that vmx_set_cr0 refers to efer set above.
  6219. */
  6220. kvm_set_cr0(vcpu, vmcs12->host_cr0);
  6221. /*
  6222. * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
  6223. * to apply the same changes to L1's vmcs. We just set cr0 correctly,
  6224. * but we also need to update cr0_guest_host_mask and exception_bitmap.
  6225. */
  6226. update_exception_bitmap(vcpu);
  6227. vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
  6228. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  6229. /*
  6230. * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
  6231. * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
  6232. */
  6233. vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
  6234. kvm_set_cr4(vcpu, vmcs12->host_cr4);
  6235. /* shadow page tables on either EPT or shadow page tables */
  6236. kvm_set_cr3(vcpu, vmcs12->host_cr3);
  6237. kvm_mmu_reset_context(vcpu);
  6238. if (enable_vpid) {
  6239. /*
  6240. * Trivially support vpid by letting L2s share their parent
  6241. * L1's vpid. TODO: move to a more elaborate solution, giving
  6242. * each L2 its own vpid and exposing the vpid feature to L1.
  6243. */
  6244. vmx_flush_tlb(vcpu);
  6245. }
  6246. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
  6247. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
  6248. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
  6249. vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
  6250. vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
  6251. vmcs_writel(GUEST_TR_BASE, vmcs12->host_tr_base);
  6252. vmcs_writel(GUEST_GS_BASE, vmcs12->host_gs_base);
  6253. vmcs_writel(GUEST_FS_BASE, vmcs12->host_fs_base);
  6254. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->host_es_selector);
  6255. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->host_cs_selector);
  6256. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->host_ss_selector);
  6257. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->host_ds_selector);
  6258. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->host_fs_selector);
  6259. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->host_gs_selector);
  6260. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->host_tr_selector);
  6261. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
  6262. vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
  6263. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
  6264. vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
  6265. vmcs12->host_ia32_perf_global_ctrl);
  6266. }
  6267. /*
  6268. * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
  6269. * and modify vmcs12 to make it see what it would expect to see there if
  6270. * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
  6271. */
  6272. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
  6273. {
  6274. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6275. int cpu;
  6276. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  6277. leave_guest_mode(vcpu);
  6278. prepare_vmcs12(vcpu, vmcs12);
  6279. cpu = get_cpu();
  6280. vmx->loaded_vmcs = &vmx->vmcs01;
  6281. vmx_vcpu_put(vcpu);
  6282. vmx_vcpu_load(vcpu, cpu);
  6283. vcpu->cpu = cpu;
  6284. put_cpu();
  6285. /* if no vmcs02 cache requested, remove the one we used */
  6286. if (VMCS02_POOL_SIZE == 0)
  6287. nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
  6288. load_vmcs12_host_state(vcpu, vmcs12);
  6289. /* Update TSC_OFFSET if TSC was changed while L2 ran */
  6290. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  6291. /* This is needed for same reason as it was needed in prepare_vmcs02 */
  6292. vmx->host_rsp = 0;
  6293. /* Unpin physical memory we referred to in vmcs02 */
  6294. if (vmx->nested.apic_access_page) {
  6295. nested_release_page(vmx->nested.apic_access_page);
  6296. vmx->nested.apic_access_page = 0;
  6297. }
  6298. /*
  6299. * Exiting from L2 to L1, we're now back to L1 which thinks it just
  6300. * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
  6301. * success or failure flag accordingly.
  6302. */
  6303. if (unlikely(vmx->fail)) {
  6304. vmx->fail = 0;
  6305. nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
  6306. } else
  6307. nested_vmx_succeed(vcpu);
  6308. }
  6309. /*
  6310. * L1's failure to enter L2 is a subset of a normal exit, as explained in
  6311. * 23.7 "VM-entry failures during or after loading guest state" (this also
  6312. * lists the acceptable exit-reason and exit-qualification parameters).
  6313. * It should only be called before L2 actually succeeded to run, and when
  6314. * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
  6315. */
  6316. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  6317. struct vmcs12 *vmcs12,
  6318. u32 reason, unsigned long qualification)
  6319. {
  6320. load_vmcs12_host_state(vcpu, vmcs12);
  6321. vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
  6322. vmcs12->exit_qualification = qualification;
  6323. nested_vmx_succeed(vcpu);
  6324. }
  6325. static int vmx_check_intercept(struct kvm_vcpu *vcpu,
  6326. struct x86_instruction_info *info,
  6327. enum x86_intercept_stage stage)
  6328. {
  6329. return X86EMUL_CONTINUE;
  6330. }
  6331. static struct kvm_x86_ops vmx_x86_ops = {
  6332. .cpu_has_kvm_support = cpu_has_kvm_support,
  6333. .disabled_by_bios = vmx_disabled_by_bios,
  6334. .hardware_setup = hardware_setup,
  6335. .hardware_unsetup = hardware_unsetup,
  6336. .check_processor_compatibility = vmx_check_processor_compat,
  6337. .hardware_enable = hardware_enable,
  6338. .hardware_disable = hardware_disable,
  6339. .cpu_has_accelerated_tpr = report_flexpriority,
  6340. .vcpu_create = vmx_create_vcpu,
  6341. .vcpu_free = vmx_free_vcpu,
  6342. .vcpu_reset = vmx_vcpu_reset,
  6343. .prepare_guest_switch = vmx_save_host_state,
  6344. .vcpu_load = vmx_vcpu_load,
  6345. .vcpu_put = vmx_vcpu_put,
  6346. .set_guest_debug = set_guest_debug,
  6347. .get_msr = vmx_get_msr,
  6348. .set_msr = vmx_set_msr,
  6349. .get_segment_base = vmx_get_segment_base,
  6350. .get_segment = vmx_get_segment,
  6351. .set_segment = vmx_set_segment,
  6352. .get_cpl = vmx_get_cpl,
  6353. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  6354. .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
  6355. .decache_cr3 = vmx_decache_cr3,
  6356. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  6357. .set_cr0 = vmx_set_cr0,
  6358. .set_cr3 = vmx_set_cr3,
  6359. .set_cr4 = vmx_set_cr4,
  6360. .set_efer = vmx_set_efer,
  6361. .get_idt = vmx_get_idt,
  6362. .set_idt = vmx_set_idt,
  6363. .get_gdt = vmx_get_gdt,
  6364. .set_gdt = vmx_set_gdt,
  6365. .set_dr7 = vmx_set_dr7,
  6366. .cache_reg = vmx_cache_reg,
  6367. .get_rflags = vmx_get_rflags,
  6368. .set_rflags = vmx_set_rflags,
  6369. .fpu_activate = vmx_fpu_activate,
  6370. .fpu_deactivate = vmx_fpu_deactivate,
  6371. .tlb_flush = vmx_flush_tlb,
  6372. .run = vmx_vcpu_run,
  6373. .handle_exit = vmx_handle_exit,
  6374. .skip_emulated_instruction = skip_emulated_instruction,
  6375. .set_interrupt_shadow = vmx_set_interrupt_shadow,
  6376. .get_interrupt_shadow = vmx_get_interrupt_shadow,
  6377. .patch_hypercall = vmx_patch_hypercall,
  6378. .set_irq = vmx_inject_irq,
  6379. .set_nmi = vmx_inject_nmi,
  6380. .queue_exception = vmx_queue_exception,
  6381. .cancel_injection = vmx_cancel_injection,
  6382. .interrupt_allowed = vmx_interrupt_allowed,
  6383. .nmi_allowed = vmx_nmi_allowed,
  6384. .get_nmi_mask = vmx_get_nmi_mask,
  6385. .set_nmi_mask = vmx_set_nmi_mask,
  6386. .enable_nmi_window = enable_nmi_window,
  6387. .enable_irq_window = enable_irq_window,
  6388. .update_cr8_intercept = update_cr8_intercept,
  6389. .set_tss_addr = vmx_set_tss_addr,
  6390. .get_tdp_level = get_ept_level,
  6391. .get_mt_mask = vmx_get_mt_mask,
  6392. .get_exit_info = vmx_get_exit_info,
  6393. .get_lpage_level = vmx_get_lpage_level,
  6394. .cpuid_update = vmx_cpuid_update,
  6395. .rdtscp_supported = vmx_rdtscp_supported,
  6396. .invpcid_supported = vmx_invpcid_supported,
  6397. .set_supported_cpuid = vmx_set_supported_cpuid,
  6398. .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
  6399. .set_tsc_khz = vmx_set_tsc_khz,
  6400. .write_tsc_offset = vmx_write_tsc_offset,
  6401. .adjust_tsc_offset = vmx_adjust_tsc_offset,
  6402. .compute_tsc_offset = vmx_compute_tsc_offset,
  6403. .read_l1_tsc = vmx_read_l1_tsc,
  6404. .set_tdp_cr3 = vmx_set_cr3,
  6405. .check_intercept = vmx_check_intercept,
  6406. };
  6407. static int __init vmx_init(void)
  6408. {
  6409. int r, i;
  6410. rdmsrl_safe(MSR_EFER, &host_efer);
  6411. for (i = 0; i < NR_VMX_MSR; ++i)
  6412. kvm_define_shared_msr(i, vmx_msr_index[i]);
  6413. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  6414. if (!vmx_io_bitmap_a)
  6415. return -ENOMEM;
  6416. r = -ENOMEM;
  6417. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  6418. if (!vmx_io_bitmap_b)
  6419. goto out;
  6420. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  6421. if (!vmx_msr_bitmap_legacy)
  6422. goto out1;
  6423. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  6424. if (!vmx_msr_bitmap_longmode)
  6425. goto out2;
  6426. /*
  6427. * Allow direct access to the PC debug port (it is often used for I/O
  6428. * delays, but the vmexits simply slow things down).
  6429. */
  6430. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  6431. clear_bit(0x80, vmx_io_bitmap_a);
  6432. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  6433. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  6434. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  6435. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  6436. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
  6437. __alignof__(struct vcpu_vmx), THIS_MODULE);
  6438. if (r)
  6439. goto out3;
  6440. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  6441. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  6442. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  6443. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  6444. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  6445. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  6446. if (enable_ept) {
  6447. kvm_mmu_set_mask_ptes(0ull,
  6448. (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
  6449. (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
  6450. 0ull, VMX_EPT_EXECUTABLE_MASK);
  6451. ept_set_mmio_spte_mask();
  6452. kvm_enable_tdp();
  6453. } else
  6454. kvm_disable_tdp();
  6455. return 0;
  6456. out3:
  6457. free_page((unsigned long)vmx_msr_bitmap_longmode);
  6458. out2:
  6459. free_page((unsigned long)vmx_msr_bitmap_legacy);
  6460. out1:
  6461. free_page((unsigned long)vmx_io_bitmap_b);
  6462. out:
  6463. free_page((unsigned long)vmx_io_bitmap_a);
  6464. return r;
  6465. }
  6466. static void __exit vmx_exit(void)
  6467. {
  6468. free_page((unsigned long)vmx_msr_bitmap_legacy);
  6469. free_page((unsigned long)vmx_msr_bitmap_longmode);
  6470. free_page((unsigned long)vmx_io_bitmap_b);
  6471. free_page((unsigned long)vmx_io_bitmap_a);
  6472. kvm_exit();
  6473. }
  6474. module_init(vmx_init)
  6475. module_exit(vmx_exit)