core.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197
  1. /*
  2. * Filename: core.c
  3. *
  4. *
  5. * Authors: Joshua Morris <josh.h.morris@us.ibm.com>
  6. * Philip Kelleher <pjk1939@linux.vnet.ibm.com>
  7. *
  8. * (C) Copyright 2013 IBM Corporation
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License as
  12. * published by the Free Software Foundation; either version 2 of the
  13. * License, or (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software Foundation,
  22. * Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. */
  24. #include <linux/kernel.h>
  25. #include <linux/init.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/module.h>
  28. #include <linux/pci.h>
  29. #include <linux/reboot.h>
  30. #include <linux/slab.h>
  31. #include <linux/bitops.h>
  32. #include <linux/delay.h>
  33. #include <linux/debugfs.h>
  34. #include <linux/seq_file.h>
  35. #include <linux/genhd.h>
  36. #include <linux/idr.h>
  37. #include "rsxx_priv.h"
  38. #include "rsxx_cfg.h"
  39. #define NO_LEGACY 0
  40. #define SYNC_START_TIMEOUT (10 * 60) /* 10 minutes */
  41. MODULE_DESCRIPTION("IBM Flash Adapter 900GB Full Height Device Driver");
  42. MODULE_AUTHOR("Joshua Morris/Philip Kelleher, IBM");
  43. MODULE_LICENSE("GPL");
  44. MODULE_VERSION(DRIVER_VERSION);
  45. static unsigned int force_legacy = NO_LEGACY;
  46. module_param(force_legacy, uint, 0444);
  47. MODULE_PARM_DESC(force_legacy, "Force the use of legacy type PCI interrupts");
  48. static unsigned int sync_start = 1;
  49. module_param(sync_start, uint, 0444);
  50. MODULE_PARM_DESC(sync_start, "On by Default: Driver load will not complete "
  51. "until the card startup has completed.");
  52. static DEFINE_IDA(rsxx_disk_ida);
  53. static DEFINE_SPINLOCK(rsxx_ida_lock);
  54. /* --------------------Debugfs Setup ------------------- */
  55. struct rsxx_cram {
  56. u32 f_pos;
  57. u32 offset;
  58. void *i_private;
  59. };
  60. static int rsxx_attr_pci_regs_show(struct seq_file *m, void *p)
  61. {
  62. struct rsxx_cardinfo *card = m->private;
  63. seq_printf(m, "HWID 0x%08x\n",
  64. ioread32(card->regmap + HWID));
  65. seq_printf(m, "SCRATCH 0x%08x\n",
  66. ioread32(card->regmap + SCRATCH));
  67. seq_printf(m, "IER 0x%08x\n",
  68. ioread32(card->regmap + IER));
  69. seq_printf(m, "IPR 0x%08x\n",
  70. ioread32(card->regmap + IPR));
  71. seq_printf(m, "CREG_CMD 0x%08x\n",
  72. ioread32(card->regmap + CREG_CMD));
  73. seq_printf(m, "CREG_ADD 0x%08x\n",
  74. ioread32(card->regmap + CREG_ADD));
  75. seq_printf(m, "CREG_CNT 0x%08x\n",
  76. ioread32(card->regmap + CREG_CNT));
  77. seq_printf(m, "CREG_STAT 0x%08x\n",
  78. ioread32(card->regmap + CREG_STAT));
  79. seq_printf(m, "CREG_DATA0 0x%08x\n",
  80. ioread32(card->regmap + CREG_DATA0));
  81. seq_printf(m, "CREG_DATA1 0x%08x\n",
  82. ioread32(card->regmap + CREG_DATA1));
  83. seq_printf(m, "CREG_DATA2 0x%08x\n",
  84. ioread32(card->regmap + CREG_DATA2));
  85. seq_printf(m, "CREG_DATA3 0x%08x\n",
  86. ioread32(card->regmap + CREG_DATA3));
  87. seq_printf(m, "CREG_DATA4 0x%08x\n",
  88. ioread32(card->regmap + CREG_DATA4));
  89. seq_printf(m, "CREG_DATA5 0x%08x\n",
  90. ioread32(card->regmap + CREG_DATA5));
  91. seq_printf(m, "CREG_DATA6 0x%08x\n",
  92. ioread32(card->regmap + CREG_DATA6));
  93. seq_printf(m, "CREG_DATA7 0x%08x\n",
  94. ioread32(card->regmap + CREG_DATA7));
  95. seq_printf(m, "INTR_COAL 0x%08x\n",
  96. ioread32(card->regmap + INTR_COAL));
  97. seq_printf(m, "HW_ERROR 0x%08x\n",
  98. ioread32(card->regmap + HW_ERROR));
  99. seq_printf(m, "DEBUG0 0x%08x\n",
  100. ioread32(card->regmap + PCI_DEBUG0));
  101. seq_printf(m, "DEBUG1 0x%08x\n",
  102. ioread32(card->regmap + PCI_DEBUG1));
  103. seq_printf(m, "DEBUG2 0x%08x\n",
  104. ioread32(card->regmap + PCI_DEBUG2));
  105. seq_printf(m, "DEBUG3 0x%08x\n",
  106. ioread32(card->regmap + PCI_DEBUG3));
  107. seq_printf(m, "DEBUG4 0x%08x\n",
  108. ioread32(card->regmap + PCI_DEBUG4));
  109. seq_printf(m, "DEBUG5 0x%08x\n",
  110. ioread32(card->regmap + PCI_DEBUG5));
  111. seq_printf(m, "DEBUG6 0x%08x\n",
  112. ioread32(card->regmap + PCI_DEBUG6));
  113. seq_printf(m, "DEBUG7 0x%08x\n",
  114. ioread32(card->regmap + PCI_DEBUG7));
  115. seq_printf(m, "RECONFIG 0x%08x\n",
  116. ioread32(card->regmap + PCI_RECONFIG));
  117. return 0;
  118. }
  119. static int rsxx_attr_stats_show(struct seq_file *m, void *p)
  120. {
  121. struct rsxx_cardinfo *card = m->private;
  122. int i;
  123. for (i = 0; i < card->n_targets; i++) {
  124. seq_printf(m, "Ctrl %d CRC Errors = %d\n",
  125. i, card->ctrl[i].stats.crc_errors);
  126. seq_printf(m, "Ctrl %d Hard Errors = %d\n",
  127. i, card->ctrl[i].stats.hard_errors);
  128. seq_printf(m, "Ctrl %d Soft Errors = %d\n",
  129. i, card->ctrl[i].stats.soft_errors);
  130. seq_printf(m, "Ctrl %d Writes Issued = %d\n",
  131. i, card->ctrl[i].stats.writes_issued);
  132. seq_printf(m, "Ctrl %d Writes Failed = %d\n",
  133. i, card->ctrl[i].stats.writes_failed);
  134. seq_printf(m, "Ctrl %d Reads Issued = %d\n",
  135. i, card->ctrl[i].stats.reads_issued);
  136. seq_printf(m, "Ctrl %d Reads Failed = %d\n",
  137. i, card->ctrl[i].stats.reads_failed);
  138. seq_printf(m, "Ctrl %d Reads Retried = %d\n",
  139. i, card->ctrl[i].stats.reads_retried);
  140. seq_printf(m, "Ctrl %d Discards Issued = %d\n",
  141. i, card->ctrl[i].stats.discards_issued);
  142. seq_printf(m, "Ctrl %d Discards Failed = %d\n",
  143. i, card->ctrl[i].stats.discards_failed);
  144. seq_printf(m, "Ctrl %d DMA SW Errors = %d\n",
  145. i, card->ctrl[i].stats.dma_sw_err);
  146. seq_printf(m, "Ctrl %d DMA HW Faults = %d\n",
  147. i, card->ctrl[i].stats.dma_hw_fault);
  148. seq_printf(m, "Ctrl %d DMAs Cancelled = %d\n",
  149. i, card->ctrl[i].stats.dma_cancelled);
  150. seq_printf(m, "Ctrl %d SW Queue Depth = %d\n",
  151. i, card->ctrl[i].stats.sw_q_depth);
  152. seq_printf(m, "Ctrl %d HW Queue Depth = %d\n",
  153. i, atomic_read(&card->ctrl[i].stats.hw_q_depth));
  154. }
  155. return 0;
  156. }
  157. static int rsxx_attr_stats_open(struct inode *inode, struct file *file)
  158. {
  159. return single_open(file, rsxx_attr_stats_show, inode->i_private);
  160. }
  161. static int rsxx_attr_pci_regs_open(struct inode *inode, struct file *file)
  162. {
  163. return single_open(file, rsxx_attr_pci_regs_show, inode->i_private);
  164. }
  165. static ssize_t rsxx_cram_read(struct file *fp, char __user *ubuf,
  166. size_t cnt, loff_t *ppos)
  167. {
  168. struct rsxx_cram *info = fp->private_data;
  169. struct rsxx_cardinfo *card = info->i_private;
  170. char *buf;
  171. int st;
  172. buf = kzalloc(sizeof(*buf) * cnt, GFP_KERNEL);
  173. if (!buf)
  174. return -ENOMEM;
  175. info->f_pos = (u32)*ppos + info->offset;
  176. st = rsxx_creg_read(card, CREG_ADD_CRAM + info->f_pos, cnt, buf, 1);
  177. if (st)
  178. return st;
  179. st = copy_to_user(ubuf, buf, cnt);
  180. if (st)
  181. return st;
  182. info->offset += cnt;
  183. kfree(buf);
  184. return cnt;
  185. }
  186. static ssize_t rsxx_cram_write(struct file *fp, const char __user *ubuf,
  187. size_t cnt, loff_t *ppos)
  188. {
  189. struct rsxx_cram *info = fp->private_data;
  190. struct rsxx_cardinfo *card = info->i_private;
  191. char *buf;
  192. int st;
  193. buf = kzalloc(sizeof(*buf) * cnt, GFP_KERNEL);
  194. if (!buf)
  195. return -ENOMEM;
  196. st = copy_from_user(buf, ubuf, cnt);
  197. if (st)
  198. return st;
  199. info->f_pos = (u32)*ppos + info->offset;
  200. st = rsxx_creg_write(card, CREG_ADD_CRAM + info->f_pos, cnt, buf, 1);
  201. if (st)
  202. return st;
  203. info->offset += cnt;
  204. kfree(buf);
  205. return cnt;
  206. }
  207. static int rsxx_cram_open(struct inode *inode, struct file *file)
  208. {
  209. struct rsxx_cram *info = kzalloc(sizeof(*info), GFP_KERNEL);
  210. if (!info)
  211. return -ENOMEM;
  212. info->i_private = inode->i_private;
  213. info->f_pos = file->f_pos;
  214. file->private_data = info;
  215. return 0;
  216. }
  217. static int rsxx_cram_release(struct inode *inode, struct file *file)
  218. {
  219. struct rsxx_cram *info = file->private_data;
  220. if (!info)
  221. return 0;
  222. kfree(info);
  223. file->private_data = NULL;
  224. return 0;
  225. }
  226. static const struct file_operations debugfs_cram_fops = {
  227. .owner = THIS_MODULE,
  228. .open = rsxx_cram_open,
  229. .read = rsxx_cram_read,
  230. .write = rsxx_cram_write,
  231. .release = rsxx_cram_release,
  232. };
  233. static const struct file_operations debugfs_stats_fops = {
  234. .owner = THIS_MODULE,
  235. .open = rsxx_attr_stats_open,
  236. .read = seq_read,
  237. .llseek = seq_lseek,
  238. .release = single_release,
  239. };
  240. static const struct file_operations debugfs_pci_regs_fops = {
  241. .owner = THIS_MODULE,
  242. .open = rsxx_attr_pci_regs_open,
  243. .read = seq_read,
  244. .llseek = seq_lseek,
  245. .release = single_release,
  246. };
  247. static void rsxx_debugfs_dev_new(struct rsxx_cardinfo *card)
  248. {
  249. struct dentry *debugfs_stats;
  250. struct dentry *debugfs_pci_regs;
  251. struct dentry *debugfs_cram;
  252. card->debugfs_dir = debugfs_create_dir(card->gendisk->disk_name, NULL);
  253. if (IS_ERR_OR_NULL(card->debugfs_dir))
  254. goto failed_debugfs_dir;
  255. debugfs_stats = debugfs_create_file("stats", S_IRUGO,
  256. card->debugfs_dir, card,
  257. &debugfs_stats_fops);
  258. if (IS_ERR_OR_NULL(debugfs_stats))
  259. goto failed_debugfs_stats;
  260. debugfs_pci_regs = debugfs_create_file("pci_regs", S_IRUGO,
  261. card->debugfs_dir, card,
  262. &debugfs_pci_regs_fops);
  263. if (IS_ERR_OR_NULL(debugfs_pci_regs))
  264. goto failed_debugfs_pci_regs;
  265. debugfs_cram = debugfs_create_file("cram", S_IRUGO | S_IWUSR,
  266. card->debugfs_dir, card,
  267. &debugfs_cram_fops);
  268. if (IS_ERR_OR_NULL(debugfs_cram))
  269. goto failed_debugfs_cram;
  270. return;
  271. failed_debugfs_cram:
  272. debugfs_remove(debugfs_pci_regs);
  273. failed_debugfs_pci_regs:
  274. debugfs_remove(debugfs_stats);
  275. failed_debugfs_stats:
  276. debugfs_remove(card->debugfs_dir);
  277. failed_debugfs_dir:
  278. card->debugfs_dir = NULL;
  279. }
  280. /*----------------- Interrupt Control & Handling -------------------*/
  281. static void rsxx_mask_interrupts(struct rsxx_cardinfo *card)
  282. {
  283. card->isr_mask = 0;
  284. card->ier_mask = 0;
  285. }
  286. static void __enable_intr(unsigned int *mask, unsigned int intr)
  287. {
  288. *mask |= intr;
  289. }
  290. static void __disable_intr(unsigned int *mask, unsigned int intr)
  291. {
  292. *mask &= ~intr;
  293. }
  294. /*
  295. * NOTE: Disabling the IER will disable the hardware interrupt.
  296. * Disabling the ISR will disable the software handling of the ISR bit.
  297. *
  298. * Enable/Disable interrupt functions assume the card->irq_lock
  299. * is held by the caller.
  300. */
  301. void rsxx_enable_ier(struct rsxx_cardinfo *card, unsigned int intr)
  302. {
  303. if (unlikely(card->halt) ||
  304. unlikely(card->eeh_state))
  305. return;
  306. __enable_intr(&card->ier_mask, intr);
  307. iowrite32(card->ier_mask, card->regmap + IER);
  308. }
  309. void rsxx_disable_ier(struct rsxx_cardinfo *card, unsigned int intr)
  310. {
  311. if (unlikely(card->eeh_state))
  312. return;
  313. __disable_intr(&card->ier_mask, intr);
  314. iowrite32(card->ier_mask, card->regmap + IER);
  315. }
  316. void rsxx_enable_ier_and_isr(struct rsxx_cardinfo *card,
  317. unsigned int intr)
  318. {
  319. if (unlikely(card->halt) ||
  320. unlikely(card->eeh_state))
  321. return;
  322. __enable_intr(&card->isr_mask, intr);
  323. __enable_intr(&card->ier_mask, intr);
  324. iowrite32(card->ier_mask, card->regmap + IER);
  325. }
  326. void rsxx_disable_ier_and_isr(struct rsxx_cardinfo *card,
  327. unsigned int intr)
  328. {
  329. if (unlikely(card->eeh_state))
  330. return;
  331. __disable_intr(&card->isr_mask, intr);
  332. __disable_intr(&card->ier_mask, intr);
  333. iowrite32(card->ier_mask, card->regmap + IER);
  334. }
  335. static irqreturn_t rsxx_isr(int irq, void *pdata)
  336. {
  337. struct rsxx_cardinfo *card = pdata;
  338. unsigned int isr;
  339. int handled = 0;
  340. int reread_isr;
  341. int i;
  342. spin_lock(&card->irq_lock);
  343. do {
  344. reread_isr = 0;
  345. if (unlikely(card->eeh_state))
  346. break;
  347. isr = ioread32(card->regmap + ISR);
  348. if (isr == 0xffffffff) {
  349. /*
  350. * A few systems seem to have an intermittent issue
  351. * where PCI reads return all Fs, but retrying the read
  352. * a little later will return as expected.
  353. */
  354. dev_info(CARD_TO_DEV(card),
  355. "ISR = 0xFFFFFFFF, retrying later\n");
  356. break;
  357. }
  358. isr &= card->isr_mask;
  359. if (!isr)
  360. break;
  361. for (i = 0; i < card->n_targets; i++) {
  362. if (isr & CR_INTR_DMA(i)) {
  363. if (card->ier_mask & CR_INTR_DMA(i)) {
  364. rsxx_disable_ier(card, CR_INTR_DMA(i));
  365. reread_isr = 1;
  366. }
  367. queue_work(card->ctrl[i].done_wq,
  368. &card->ctrl[i].dma_done_work);
  369. handled++;
  370. }
  371. }
  372. if (isr & CR_INTR_CREG) {
  373. queue_work(card->creg_ctrl.creg_wq,
  374. &card->creg_ctrl.done_work);
  375. handled++;
  376. }
  377. if (isr & CR_INTR_EVENT) {
  378. queue_work(card->event_wq, &card->event_work);
  379. rsxx_disable_ier_and_isr(card, CR_INTR_EVENT);
  380. handled++;
  381. }
  382. } while (reread_isr);
  383. spin_unlock(&card->irq_lock);
  384. return handled ? IRQ_HANDLED : IRQ_NONE;
  385. }
  386. /*----------------- Card Event Handler -------------------*/
  387. static const char * const rsxx_card_state_to_str(unsigned int state)
  388. {
  389. static const char * const state_strings[] = {
  390. "Unknown", "Shutdown", "Starting", "Formatting",
  391. "Uninitialized", "Good", "Shutting Down",
  392. "Fault", "Read Only Fault", "dStroying"
  393. };
  394. return state_strings[ffs(state)];
  395. }
  396. static void card_state_change(struct rsxx_cardinfo *card,
  397. unsigned int new_state)
  398. {
  399. int st;
  400. dev_info(CARD_TO_DEV(card),
  401. "card state change detected.(%s -> %s)\n",
  402. rsxx_card_state_to_str(card->state),
  403. rsxx_card_state_to_str(new_state));
  404. card->state = new_state;
  405. /* Don't attach DMA interfaces if the card has an invalid config */
  406. if (!card->config_valid)
  407. return;
  408. switch (new_state) {
  409. case CARD_STATE_RD_ONLY_FAULT:
  410. dev_crit(CARD_TO_DEV(card),
  411. "Hardware has entered read-only mode!\n");
  412. /*
  413. * Fall through so the DMA devices can be attached and
  414. * the user can attempt to pull off their data.
  415. */
  416. case CARD_STATE_GOOD:
  417. st = rsxx_get_card_size8(card, &card->size8);
  418. if (st)
  419. dev_err(CARD_TO_DEV(card),
  420. "Failed attaching DMA devices\n");
  421. if (card->config_valid)
  422. set_capacity(card->gendisk, card->size8 >> 9);
  423. break;
  424. case CARD_STATE_FAULT:
  425. dev_crit(CARD_TO_DEV(card),
  426. "Hardware Fault reported!\n");
  427. /* Fall through. */
  428. /* Everything else, detach DMA interface if it's attached. */
  429. case CARD_STATE_SHUTDOWN:
  430. case CARD_STATE_STARTING:
  431. case CARD_STATE_FORMATTING:
  432. case CARD_STATE_UNINITIALIZED:
  433. case CARD_STATE_SHUTTING_DOWN:
  434. /*
  435. * dStroy is a term coined by marketing to represent the low level
  436. * secure erase.
  437. */
  438. case CARD_STATE_DSTROYING:
  439. set_capacity(card->gendisk, 0);
  440. break;
  441. }
  442. }
  443. static void card_event_handler(struct work_struct *work)
  444. {
  445. struct rsxx_cardinfo *card;
  446. unsigned int state;
  447. unsigned long flags;
  448. int st;
  449. card = container_of(work, struct rsxx_cardinfo, event_work);
  450. if (unlikely(card->halt))
  451. return;
  452. /*
  453. * Enable the interrupt now to avoid any weird race conditions where a
  454. * state change might occur while rsxx_get_card_state() is
  455. * processing a returned creg cmd.
  456. */
  457. spin_lock_irqsave(&card->irq_lock, flags);
  458. rsxx_enable_ier_and_isr(card, CR_INTR_EVENT);
  459. spin_unlock_irqrestore(&card->irq_lock, flags);
  460. st = rsxx_get_card_state(card, &state);
  461. if (st) {
  462. dev_info(CARD_TO_DEV(card),
  463. "Failed reading state after event.\n");
  464. return;
  465. }
  466. if (card->state != state)
  467. card_state_change(card, state);
  468. if (card->creg_ctrl.creg_stats.stat & CREG_STAT_LOG_PENDING)
  469. rsxx_read_hw_log(card);
  470. }
  471. /*----------------- Card Operations -------------------*/
  472. static int card_shutdown(struct rsxx_cardinfo *card)
  473. {
  474. unsigned int state;
  475. signed long start;
  476. const int timeout = msecs_to_jiffies(120000);
  477. int st;
  478. /* We can't issue a shutdown if the card is in a transition state */
  479. start = jiffies;
  480. do {
  481. st = rsxx_get_card_state(card, &state);
  482. if (st)
  483. return st;
  484. } while (state == CARD_STATE_STARTING &&
  485. (jiffies - start < timeout));
  486. if (state == CARD_STATE_STARTING)
  487. return -ETIMEDOUT;
  488. /* Only issue a shutdown if we need to */
  489. if ((state != CARD_STATE_SHUTTING_DOWN) &&
  490. (state != CARD_STATE_SHUTDOWN)) {
  491. st = rsxx_issue_card_cmd(card, CARD_CMD_SHUTDOWN);
  492. if (st)
  493. return st;
  494. }
  495. start = jiffies;
  496. do {
  497. st = rsxx_get_card_state(card, &state);
  498. if (st)
  499. return st;
  500. } while (state != CARD_STATE_SHUTDOWN &&
  501. (jiffies - start < timeout));
  502. if (state != CARD_STATE_SHUTDOWN)
  503. return -ETIMEDOUT;
  504. return 0;
  505. }
  506. static int rsxx_eeh_frozen(struct pci_dev *dev)
  507. {
  508. struct rsxx_cardinfo *card = pci_get_drvdata(dev);
  509. int i;
  510. int st;
  511. dev_warn(&dev->dev, "IBM Flash Adapter PCI: preparing for slot reset.\n");
  512. card->eeh_state = 1;
  513. rsxx_mask_interrupts(card);
  514. /*
  515. * We need to guarantee that the write for eeh_state and masking
  516. * interrupts does not become reordered. This will prevent a possible
  517. * race condition with the EEH code.
  518. */
  519. wmb();
  520. pci_disable_device(dev);
  521. st = rsxx_eeh_save_issued_dmas(card);
  522. if (st)
  523. return st;
  524. rsxx_eeh_save_issued_creg(card);
  525. for (i = 0; i < card->n_targets; i++) {
  526. if (card->ctrl[i].status.buf)
  527. pci_free_consistent(card->dev, STATUS_BUFFER_SIZE8,
  528. card->ctrl[i].status.buf,
  529. card->ctrl[i].status.dma_addr);
  530. if (card->ctrl[i].cmd.buf)
  531. pci_free_consistent(card->dev, COMMAND_BUFFER_SIZE8,
  532. card->ctrl[i].cmd.buf,
  533. card->ctrl[i].cmd.dma_addr);
  534. }
  535. return 0;
  536. }
  537. static void rsxx_eeh_failure(struct pci_dev *dev)
  538. {
  539. struct rsxx_cardinfo *card = pci_get_drvdata(dev);
  540. int i;
  541. int cnt = 0;
  542. dev_err(&dev->dev, "IBM Flash Adapter PCI: disabling failed card.\n");
  543. card->eeh_state = 1;
  544. card->halt = 1;
  545. for (i = 0; i < card->n_targets; i++) {
  546. spin_lock_bh(&card->ctrl[i].queue_lock);
  547. cnt = rsxx_cleanup_dma_queue(&card->ctrl[i],
  548. &card->ctrl[i].queue);
  549. spin_unlock_bh(&card->ctrl[i].queue_lock);
  550. cnt += rsxx_dma_cancel(&card->ctrl[i]);
  551. if (cnt)
  552. dev_info(CARD_TO_DEV(card),
  553. "Freed %d queued DMAs on channel %d\n",
  554. cnt, card->ctrl[i].id);
  555. }
  556. }
  557. static int rsxx_eeh_fifo_flush_poll(struct rsxx_cardinfo *card)
  558. {
  559. unsigned int status;
  560. int iter = 0;
  561. /* We need to wait for the hardware to reset */
  562. while (iter++ < 10) {
  563. status = ioread32(card->regmap + PCI_RECONFIG);
  564. if (status & RSXX_FLUSH_BUSY) {
  565. ssleep(1);
  566. continue;
  567. }
  568. if (status & RSXX_FLUSH_TIMEOUT)
  569. dev_warn(CARD_TO_DEV(card), "HW: flash controller timeout\n");
  570. return 0;
  571. }
  572. /* Hardware failed resetting itself. */
  573. return -1;
  574. }
  575. static pci_ers_result_t rsxx_error_detected(struct pci_dev *dev,
  576. enum pci_channel_state error)
  577. {
  578. int st;
  579. if (dev->revision < RSXX_EEH_SUPPORT)
  580. return PCI_ERS_RESULT_NONE;
  581. if (error == pci_channel_io_perm_failure) {
  582. rsxx_eeh_failure(dev);
  583. return PCI_ERS_RESULT_DISCONNECT;
  584. }
  585. st = rsxx_eeh_frozen(dev);
  586. if (st) {
  587. dev_err(&dev->dev, "Slot reset setup failed\n");
  588. rsxx_eeh_failure(dev);
  589. return PCI_ERS_RESULT_DISCONNECT;
  590. }
  591. return PCI_ERS_RESULT_NEED_RESET;
  592. }
  593. static pci_ers_result_t rsxx_slot_reset(struct pci_dev *dev)
  594. {
  595. struct rsxx_cardinfo *card = pci_get_drvdata(dev);
  596. unsigned long flags;
  597. int i;
  598. int st;
  599. dev_warn(&dev->dev,
  600. "IBM Flash Adapter PCI: recovering from slot reset.\n");
  601. st = pci_enable_device(dev);
  602. if (st)
  603. goto failed_hw_setup;
  604. pci_set_master(dev);
  605. st = rsxx_eeh_fifo_flush_poll(card);
  606. if (st)
  607. goto failed_hw_setup;
  608. rsxx_dma_queue_reset(card);
  609. for (i = 0; i < card->n_targets; i++) {
  610. st = rsxx_hw_buffers_init(dev, &card->ctrl[i]);
  611. if (st)
  612. goto failed_hw_buffers_init;
  613. }
  614. if (card->config_valid)
  615. rsxx_dma_configure(card);
  616. /* Clears the ISR register from spurious interrupts */
  617. st = ioread32(card->regmap + ISR);
  618. card->eeh_state = 0;
  619. st = rsxx_eeh_remap_dmas(card);
  620. if (st)
  621. goto failed_remap_dmas;
  622. spin_lock_irqsave(&card->irq_lock, flags);
  623. if (card->n_targets & RSXX_MAX_TARGETS)
  624. rsxx_enable_ier_and_isr(card, CR_INTR_ALL_G);
  625. else
  626. rsxx_enable_ier_and_isr(card, CR_INTR_ALL_C);
  627. spin_unlock_irqrestore(&card->irq_lock, flags);
  628. rsxx_kick_creg_queue(card);
  629. for (i = 0; i < card->n_targets; i++) {
  630. spin_lock(&card->ctrl[i].queue_lock);
  631. if (list_empty(&card->ctrl[i].queue)) {
  632. spin_unlock(&card->ctrl[i].queue_lock);
  633. continue;
  634. }
  635. spin_unlock(&card->ctrl[i].queue_lock);
  636. queue_work(card->ctrl[i].issue_wq,
  637. &card->ctrl[i].issue_dma_work);
  638. }
  639. dev_info(&dev->dev, "IBM Flash Adapter PCI: recovery complete.\n");
  640. return PCI_ERS_RESULT_RECOVERED;
  641. failed_hw_buffers_init:
  642. failed_remap_dmas:
  643. for (i = 0; i < card->n_targets; i++) {
  644. if (card->ctrl[i].status.buf)
  645. pci_free_consistent(card->dev,
  646. STATUS_BUFFER_SIZE8,
  647. card->ctrl[i].status.buf,
  648. card->ctrl[i].status.dma_addr);
  649. if (card->ctrl[i].cmd.buf)
  650. pci_free_consistent(card->dev,
  651. COMMAND_BUFFER_SIZE8,
  652. card->ctrl[i].cmd.buf,
  653. card->ctrl[i].cmd.dma_addr);
  654. }
  655. failed_hw_setup:
  656. rsxx_eeh_failure(dev);
  657. return PCI_ERS_RESULT_DISCONNECT;
  658. }
  659. /*----------------- Driver Initialization & Setup -------------------*/
  660. /* Returns: 0 if the driver is compatible with the device
  661. -1 if the driver is NOT compatible with the device */
  662. static int rsxx_compatibility_check(struct rsxx_cardinfo *card)
  663. {
  664. unsigned char pci_rev;
  665. pci_read_config_byte(card->dev, PCI_REVISION_ID, &pci_rev);
  666. if (pci_rev > RS70_PCI_REV_SUPPORTED)
  667. return -1;
  668. return 0;
  669. }
  670. static int rsxx_pci_probe(struct pci_dev *dev,
  671. const struct pci_device_id *id)
  672. {
  673. struct rsxx_cardinfo *card;
  674. int st;
  675. unsigned int sync_timeout;
  676. dev_info(&dev->dev, "PCI-Flash SSD discovered\n");
  677. card = kzalloc(sizeof(*card), GFP_KERNEL);
  678. if (!card)
  679. return -ENOMEM;
  680. card->dev = dev;
  681. pci_set_drvdata(dev, card);
  682. do {
  683. if (!ida_pre_get(&rsxx_disk_ida, GFP_KERNEL)) {
  684. st = -ENOMEM;
  685. goto failed_ida_get;
  686. }
  687. spin_lock(&rsxx_ida_lock);
  688. st = ida_get_new(&rsxx_disk_ida, &card->disk_id);
  689. spin_unlock(&rsxx_ida_lock);
  690. } while (st == -EAGAIN);
  691. if (st)
  692. goto failed_ida_get;
  693. st = pci_enable_device(dev);
  694. if (st)
  695. goto failed_enable;
  696. pci_set_master(dev);
  697. pci_set_dma_max_seg_size(dev, RSXX_HW_BLK_SIZE);
  698. st = pci_set_dma_mask(dev, DMA_BIT_MASK(64));
  699. if (st) {
  700. dev_err(CARD_TO_DEV(card),
  701. "No usable DMA configuration,aborting\n");
  702. goto failed_dma_mask;
  703. }
  704. st = pci_request_regions(dev, DRIVER_NAME);
  705. if (st) {
  706. dev_err(CARD_TO_DEV(card),
  707. "Failed to request memory region\n");
  708. goto failed_request_regions;
  709. }
  710. if (pci_resource_len(dev, 0) == 0) {
  711. dev_err(CARD_TO_DEV(card), "BAR0 has length 0!\n");
  712. st = -ENOMEM;
  713. goto failed_iomap;
  714. }
  715. card->regmap = pci_iomap(dev, 0, 0);
  716. if (!card->regmap) {
  717. dev_err(CARD_TO_DEV(card), "Failed to map BAR0\n");
  718. st = -ENOMEM;
  719. goto failed_iomap;
  720. }
  721. spin_lock_init(&card->irq_lock);
  722. card->halt = 0;
  723. card->eeh_state = 0;
  724. spin_lock_irq(&card->irq_lock);
  725. rsxx_disable_ier_and_isr(card, CR_INTR_ALL);
  726. spin_unlock_irq(&card->irq_lock);
  727. if (!force_legacy) {
  728. st = pci_enable_msi(dev);
  729. if (st)
  730. dev_warn(CARD_TO_DEV(card),
  731. "Failed to enable MSI\n");
  732. }
  733. st = request_irq(dev->irq, rsxx_isr, IRQF_DISABLED | IRQF_SHARED,
  734. DRIVER_NAME, card);
  735. if (st) {
  736. dev_err(CARD_TO_DEV(card),
  737. "Failed requesting IRQ%d\n", dev->irq);
  738. goto failed_irq;
  739. }
  740. /************* Setup Processor Command Interface *************/
  741. st = rsxx_creg_setup(card);
  742. if (st) {
  743. dev_err(CARD_TO_DEV(card), "Failed to setup creg interface.\n");
  744. goto failed_creg_setup;
  745. }
  746. spin_lock_irq(&card->irq_lock);
  747. rsxx_enable_ier_and_isr(card, CR_INTR_CREG);
  748. spin_unlock_irq(&card->irq_lock);
  749. st = rsxx_compatibility_check(card);
  750. if (st) {
  751. dev_warn(CARD_TO_DEV(card),
  752. "Incompatible driver detected. Please update the driver.\n");
  753. st = -EINVAL;
  754. goto failed_compatiblity_check;
  755. }
  756. /************* Load Card Config *************/
  757. st = rsxx_load_config(card);
  758. if (st)
  759. dev_err(CARD_TO_DEV(card),
  760. "Failed loading card config\n");
  761. /************* Setup DMA Engine *************/
  762. st = rsxx_get_num_targets(card, &card->n_targets);
  763. if (st)
  764. dev_info(CARD_TO_DEV(card),
  765. "Failed reading the number of DMA targets\n");
  766. card->ctrl = kzalloc(card->n_targets * sizeof(*card->ctrl), GFP_KERNEL);
  767. if (!card->ctrl) {
  768. st = -ENOMEM;
  769. goto failed_dma_setup;
  770. }
  771. st = rsxx_dma_setup(card);
  772. if (st) {
  773. dev_info(CARD_TO_DEV(card),
  774. "Failed to setup DMA engine\n");
  775. goto failed_dma_setup;
  776. }
  777. /************* Setup Card Event Handler *************/
  778. card->event_wq = create_singlethread_workqueue(DRIVER_NAME"_event");
  779. if (!card->event_wq) {
  780. dev_err(CARD_TO_DEV(card), "Failed card event setup.\n");
  781. goto failed_event_handler;
  782. }
  783. INIT_WORK(&card->event_work, card_event_handler);
  784. st = rsxx_setup_dev(card);
  785. if (st)
  786. goto failed_create_dev;
  787. rsxx_get_card_state(card, &card->state);
  788. dev_info(CARD_TO_DEV(card),
  789. "card state: %s\n",
  790. rsxx_card_state_to_str(card->state));
  791. /*
  792. * Now that the DMA Engine and devices have been setup,
  793. * we can enable the event interrupt(it kicks off actions in
  794. * those layers so we couldn't enable it right away.)
  795. */
  796. spin_lock_irq(&card->irq_lock);
  797. rsxx_enable_ier_and_isr(card, CR_INTR_EVENT);
  798. spin_unlock_irq(&card->irq_lock);
  799. if (card->state == CARD_STATE_SHUTDOWN) {
  800. st = rsxx_issue_card_cmd(card, CARD_CMD_STARTUP);
  801. if (st)
  802. dev_crit(CARD_TO_DEV(card),
  803. "Failed issuing card startup\n");
  804. if (sync_start) {
  805. sync_timeout = SYNC_START_TIMEOUT;
  806. dev_info(CARD_TO_DEV(card),
  807. "Waiting for card to startup\n");
  808. do {
  809. ssleep(1);
  810. sync_timeout--;
  811. rsxx_get_card_state(card, &card->state);
  812. } while (sync_timeout &&
  813. (card->state == CARD_STATE_STARTING));
  814. if (card->state == CARD_STATE_STARTING) {
  815. dev_warn(CARD_TO_DEV(card),
  816. "Card startup timed out\n");
  817. card->size8 = 0;
  818. } else {
  819. dev_info(CARD_TO_DEV(card),
  820. "card state: %s\n",
  821. rsxx_card_state_to_str(card->state));
  822. st = rsxx_get_card_size8(card, &card->size8);
  823. if (st)
  824. card->size8 = 0;
  825. }
  826. }
  827. } else if (card->state == CARD_STATE_GOOD ||
  828. card->state == CARD_STATE_RD_ONLY_FAULT) {
  829. st = rsxx_get_card_size8(card, &card->size8);
  830. if (st)
  831. card->size8 = 0;
  832. }
  833. rsxx_attach_dev(card);
  834. /************* Setup Debugfs *************/
  835. rsxx_debugfs_dev_new(card);
  836. return 0;
  837. failed_create_dev:
  838. destroy_workqueue(card->event_wq);
  839. card->event_wq = NULL;
  840. failed_event_handler:
  841. rsxx_dma_destroy(card);
  842. failed_dma_setup:
  843. failed_compatiblity_check:
  844. destroy_workqueue(card->creg_ctrl.creg_wq);
  845. card->creg_ctrl.creg_wq = NULL;
  846. failed_creg_setup:
  847. spin_lock_irq(&card->irq_lock);
  848. rsxx_disable_ier_and_isr(card, CR_INTR_ALL);
  849. spin_unlock_irq(&card->irq_lock);
  850. free_irq(dev->irq, card);
  851. if (!force_legacy)
  852. pci_disable_msi(dev);
  853. failed_irq:
  854. pci_iounmap(dev, card->regmap);
  855. failed_iomap:
  856. pci_release_regions(dev);
  857. failed_request_regions:
  858. failed_dma_mask:
  859. pci_disable_device(dev);
  860. failed_enable:
  861. spin_lock(&rsxx_ida_lock);
  862. ida_remove(&rsxx_disk_ida, card->disk_id);
  863. spin_unlock(&rsxx_ida_lock);
  864. failed_ida_get:
  865. kfree(card);
  866. return st;
  867. }
  868. static void rsxx_pci_remove(struct pci_dev *dev)
  869. {
  870. struct rsxx_cardinfo *card = pci_get_drvdata(dev);
  871. unsigned long flags;
  872. int st;
  873. int i;
  874. if (!card)
  875. return;
  876. dev_info(CARD_TO_DEV(card),
  877. "Removing PCI-Flash SSD.\n");
  878. rsxx_detach_dev(card);
  879. for (i = 0; i < card->n_targets; i++) {
  880. spin_lock_irqsave(&card->irq_lock, flags);
  881. rsxx_disable_ier_and_isr(card, CR_INTR_DMA(i));
  882. spin_unlock_irqrestore(&card->irq_lock, flags);
  883. }
  884. st = card_shutdown(card);
  885. if (st)
  886. dev_crit(CARD_TO_DEV(card), "Shutdown failed!\n");
  887. /* Sync outstanding event handlers. */
  888. spin_lock_irqsave(&card->irq_lock, flags);
  889. rsxx_disable_ier_and_isr(card, CR_INTR_EVENT);
  890. spin_unlock_irqrestore(&card->irq_lock, flags);
  891. cancel_work_sync(&card->event_work);
  892. rsxx_destroy_dev(card);
  893. rsxx_dma_destroy(card);
  894. spin_lock_irqsave(&card->irq_lock, flags);
  895. rsxx_disable_ier_and_isr(card, CR_INTR_ALL);
  896. spin_unlock_irqrestore(&card->irq_lock, flags);
  897. /* Prevent work_structs from re-queuing themselves. */
  898. card->halt = 1;
  899. debugfs_remove_recursive(card->debugfs_dir);
  900. free_irq(dev->irq, card);
  901. if (!force_legacy)
  902. pci_disable_msi(dev);
  903. rsxx_creg_destroy(card);
  904. pci_iounmap(dev, card->regmap);
  905. pci_disable_device(dev);
  906. pci_release_regions(dev);
  907. kfree(card);
  908. }
  909. static int rsxx_pci_suspend(struct pci_dev *dev, pm_message_t state)
  910. {
  911. /* We don't support suspend at this time. */
  912. return -ENOSYS;
  913. }
  914. static void rsxx_pci_shutdown(struct pci_dev *dev)
  915. {
  916. struct rsxx_cardinfo *card = pci_get_drvdata(dev);
  917. unsigned long flags;
  918. int i;
  919. if (!card)
  920. return;
  921. dev_info(CARD_TO_DEV(card), "Shutting down PCI-Flash SSD.\n");
  922. rsxx_detach_dev(card);
  923. for (i = 0; i < card->n_targets; i++) {
  924. spin_lock_irqsave(&card->irq_lock, flags);
  925. rsxx_disable_ier_and_isr(card, CR_INTR_DMA(i));
  926. spin_unlock_irqrestore(&card->irq_lock, flags);
  927. }
  928. card_shutdown(card);
  929. }
  930. static const struct pci_error_handlers rsxx_err_handler = {
  931. .error_detected = rsxx_error_detected,
  932. .slot_reset = rsxx_slot_reset,
  933. };
  934. static DEFINE_PCI_DEVICE_TABLE(rsxx_pci_ids) = {
  935. {PCI_DEVICE(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_FS70_FLASH)},
  936. {PCI_DEVICE(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_FS80_FLASH)},
  937. {0,},
  938. };
  939. MODULE_DEVICE_TABLE(pci, rsxx_pci_ids);
  940. static struct pci_driver rsxx_pci_driver = {
  941. .name = DRIVER_NAME,
  942. .id_table = rsxx_pci_ids,
  943. .probe = rsxx_pci_probe,
  944. .remove = rsxx_pci_remove,
  945. .suspend = rsxx_pci_suspend,
  946. .shutdown = rsxx_pci_shutdown,
  947. .err_handler = &rsxx_err_handler,
  948. };
  949. static int __init rsxx_core_init(void)
  950. {
  951. int st;
  952. st = rsxx_dev_init();
  953. if (st)
  954. return st;
  955. st = rsxx_dma_init();
  956. if (st)
  957. goto dma_init_failed;
  958. st = rsxx_creg_init();
  959. if (st)
  960. goto creg_init_failed;
  961. return pci_register_driver(&rsxx_pci_driver);
  962. creg_init_failed:
  963. rsxx_dma_cleanup();
  964. dma_init_failed:
  965. rsxx_dev_cleanup();
  966. return st;
  967. }
  968. static void __exit rsxx_core_cleanup(void)
  969. {
  970. pci_unregister_driver(&rsxx_pci_driver);
  971. rsxx_creg_cleanup();
  972. rsxx_dma_cleanup();
  973. rsxx_dev_cleanup();
  974. }
  975. module_init(rsxx_core_init);
  976. module_exit(rsxx_core_cleanup);